imx6q.dtsi 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include "imx6qdl.dtsi"
  10. #include "imx6q-pinfunc.h"
  11. / {
  12. cpus {
  13. #address-cells = <1>;
  14. #size-cells = <0>;
  15. cpu@0 {
  16. compatible = "arm,cortex-a9";
  17. device_type = "cpu";
  18. reg = <0>;
  19. next-level-cache = <&L2>;
  20. operating-points = <
  21. /* kHz uV */
  22. 1200000 1275000
  23. 996000 1250000
  24. 792000 1150000
  25. 396000 950000
  26. >;
  27. clock-latency = <61036>; /* two CLK32 periods */
  28. clocks = <&clks 104>, <&clks 6>, <&clks 16>,
  29. <&clks 17>, <&clks 170>;
  30. clock-names = "arm", "pll2_pfd2_396m", "step",
  31. "pll1_sw", "pll1_sys";
  32. arm-supply = <&reg_arm>;
  33. pu-supply = <&reg_pu>;
  34. soc-supply = <&reg_soc>;
  35. };
  36. cpu@1 {
  37. compatible = "arm,cortex-a9";
  38. device_type = "cpu";
  39. reg = <1>;
  40. next-level-cache = <&L2>;
  41. };
  42. cpu@2 {
  43. compatible = "arm,cortex-a9";
  44. device_type = "cpu";
  45. reg = <2>;
  46. next-level-cache = <&L2>;
  47. };
  48. cpu@3 {
  49. compatible = "arm,cortex-a9";
  50. device_type = "cpu";
  51. reg = <3>;
  52. next-level-cache = <&L2>;
  53. };
  54. };
  55. soc {
  56. aips-bus@02000000 { /* AIPS1 */
  57. spba-bus@02000000 {
  58. ecspi5: ecspi@02018000 {
  59. #address-cells = <1>;
  60. #size-cells = <0>;
  61. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  62. reg = <0x02018000 0x4000>;
  63. interrupts = <0 35 0x04>;
  64. clocks = <&clks 116>, <&clks 116>;
  65. clock-names = "ipg", "per";
  66. status = "disabled";
  67. };
  68. };
  69. iomuxc: iomuxc@020e0000 {
  70. compatible = "fsl,imx6q-iomuxc";
  71. reg = <0x020e0000 0x4000>;
  72. /* shared pinctrl settings */
  73. audmux {
  74. pinctrl_audmux_1: audmux-1 {
  75. fsl,pins = <
  76. MX6Q_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  77. MX6Q_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  78. MX6Q_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  79. MX6Q_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  80. >;
  81. };
  82. pinctrl_audmux_2: audmux-2 {
  83. fsl,pins = <
  84. MX6Q_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  85. MX6Q_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  86. MX6Q_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  87. MX6Q_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  88. >;
  89. };
  90. };
  91. ecspi1 {
  92. pinctrl_ecspi1_1: ecspi1grp-1 {
  93. fsl,pins = <
  94. MX6Q_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  95. MX6Q_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  96. MX6Q_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  97. >;
  98. };
  99. };
  100. ecspi3 {
  101. pinctrl_ecspi3_1: ecspi3grp-1 {
  102. fsl,pins = <
  103. MX6Q_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  104. MX6Q_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  105. MX6Q_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  106. >;
  107. };
  108. };
  109. enet {
  110. pinctrl_enet_1: enetgrp-1 {
  111. fsl,pins = <
  112. MX6Q_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  113. MX6Q_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  114. MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  115. MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  116. MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  117. MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  118. MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  119. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  120. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  121. MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  122. MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  123. MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  124. MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  125. MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  126. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  127. MX6Q_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  128. >;
  129. };
  130. pinctrl_enet_2: enetgrp-2 {
  131. fsl,pins = <
  132. MX6Q_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  133. MX6Q_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  134. MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  135. MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  136. MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  137. MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  138. MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  139. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  140. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  141. MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  142. MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  143. MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  144. MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  145. MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  146. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  147. >;
  148. };
  149. pinctrl_enet_3: enetgrp-3 {
  150. fsl,pins = <
  151. MX6Q_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  152. MX6Q_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  153. MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  154. MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  155. MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  156. MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  157. MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  158. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  159. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  160. MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  161. MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  162. MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  163. MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  164. MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  165. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  166. MX6Q_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  167. >;
  168. };
  169. };
  170. gpmi-nand {
  171. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  172. fsl,pins = <
  173. MX6Q_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  174. MX6Q_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  175. MX6Q_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  176. MX6Q_PAD_NANDF_RB0__NAND_READY_B 0xb000
  177. MX6Q_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  178. MX6Q_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  179. MX6Q_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  180. MX6Q_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  181. MX6Q_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  182. MX6Q_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  183. MX6Q_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  184. MX6Q_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  185. MX6Q_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  186. MX6Q_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  187. MX6Q_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  188. MX6Q_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  189. MX6Q_PAD_SD4_DAT0__NAND_DQS 0x00b1
  190. >;
  191. };
  192. };
  193. i2c1 {
  194. pinctrl_i2c1_1: i2c1grp-1 {
  195. fsl,pins = <
  196. MX6Q_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  197. MX6Q_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  198. >;
  199. };
  200. pinctrl_i2c1_2: i2c1grp-2 {
  201. fsl,pins = <
  202. MX6Q_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  203. MX6Q_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  204. >;
  205. };
  206. };
  207. i2c2 {
  208. pinctrl_i2c2_1: i2c2grp-1 {
  209. fsl,pins = <
  210. MX6Q_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  211. MX6Q_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  212. >;
  213. };
  214. };
  215. i2c3 {
  216. pinctrl_i2c3_1: i2c3grp-1 {
  217. fsl,pins = <
  218. MX6Q_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  219. MX6Q_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  220. >;
  221. };
  222. };
  223. uart1 {
  224. pinctrl_uart1_1: uart1grp-1 {
  225. fsl,pins = <
  226. MX6Q_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  227. MX6Q_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  228. >;
  229. };
  230. };
  231. uart2 {
  232. pinctrl_uart2_1: uart2grp-1 {
  233. fsl,pins = <
  234. MX6Q_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  235. MX6Q_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  236. >;
  237. };
  238. };
  239. uart4 {
  240. pinctrl_uart4_1: uart4grp-1 {
  241. fsl,pins = <
  242. MX6Q_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  243. MX6Q_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  244. >;
  245. };
  246. };
  247. usbotg {
  248. pinctrl_usbotg_1: usbotggrp-1 {
  249. fsl,pins = <
  250. MX6Q_PAD_GPIO_1__USB_OTG_ID 0x17059
  251. >;
  252. };
  253. pinctrl_usbotg_2: usbotggrp-2 {
  254. fsl,pins = <
  255. MX6Q_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  256. >;
  257. };
  258. };
  259. usdhc2 {
  260. pinctrl_usdhc2_1: usdhc2grp-1 {
  261. fsl,pins = <
  262. MX6Q_PAD_SD2_CMD__SD2_CMD 0x17059
  263. MX6Q_PAD_SD2_CLK__SD2_CLK 0x10059
  264. MX6Q_PAD_SD2_DAT0__SD2_DATA0 0x17059
  265. MX6Q_PAD_SD2_DAT1__SD2_DATA1 0x17059
  266. MX6Q_PAD_SD2_DAT2__SD2_DATA2 0x17059
  267. MX6Q_PAD_SD2_DAT3__SD2_DATA3 0x17059
  268. MX6Q_PAD_NANDF_D4__SD2_DATA4 0x17059
  269. MX6Q_PAD_NANDF_D5__SD2_DATA5 0x17059
  270. MX6Q_PAD_NANDF_D6__SD2_DATA6 0x17059
  271. MX6Q_PAD_NANDF_D7__SD2_DATA7 0x17059
  272. >;
  273. };
  274. pinctrl_usdhc2_2: usdhc2grp-2 {
  275. fsl,pins = <
  276. MX6Q_PAD_SD2_CMD__SD2_CMD 0x17059
  277. MX6Q_PAD_SD2_CLK__SD2_CLK 0x10059
  278. MX6Q_PAD_SD2_DAT0__SD2_DATA0 0x17059
  279. MX6Q_PAD_SD2_DAT1__SD2_DATA1 0x17059
  280. MX6Q_PAD_SD2_DAT2__SD2_DATA2 0x17059
  281. MX6Q_PAD_SD2_DAT3__SD2_DATA3 0x17059
  282. >;
  283. };
  284. };
  285. usdhc3 {
  286. pinctrl_usdhc3_1: usdhc3grp-1 {
  287. fsl,pins = <
  288. MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059
  289. MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059
  290. MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059
  291. MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059
  292. MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059
  293. MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059
  294. MX6Q_PAD_SD3_DAT4__SD3_DATA4 0x17059
  295. MX6Q_PAD_SD3_DAT5__SD3_DATA5 0x17059
  296. MX6Q_PAD_SD3_DAT6__SD3_DATA6 0x17059
  297. MX6Q_PAD_SD3_DAT7__SD3_DATA7 0x17059
  298. >;
  299. };
  300. pinctrl_usdhc3_2: usdhc3grp-2 {
  301. fsl,pins = <
  302. MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059
  303. MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059
  304. MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059
  305. MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059
  306. MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059
  307. MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059
  308. >;
  309. };
  310. };
  311. usdhc4 {
  312. pinctrl_usdhc4_1: usdhc4grp-1 {
  313. fsl,pins = <
  314. MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059
  315. MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059
  316. MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059
  317. MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059
  318. MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059
  319. MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059
  320. MX6Q_PAD_SD4_DAT4__SD4_DATA4 0x17059
  321. MX6Q_PAD_SD4_DAT5__SD4_DATA5 0x17059
  322. MX6Q_PAD_SD4_DAT6__SD4_DATA6 0x17059
  323. MX6Q_PAD_SD4_DAT7__SD4_DATA7 0x17059
  324. >;
  325. };
  326. pinctrl_usdhc4_2: usdhc4grp-2 {
  327. fsl,pins = <
  328. MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059
  329. MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059
  330. MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059
  331. MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059
  332. MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059
  333. MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059
  334. >;
  335. };
  336. };
  337. weim {
  338. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  339. fsl,pins = <
  340. MX6Q_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  341. >;
  342. };
  343. pinctrl_weim_nor_1: weimnorgrp-1 {
  344. fsl,pins = <
  345. MX6Q_PAD_EIM_OE__EIM_OE_B 0xb0b1
  346. MX6Q_PAD_EIM_RW__EIM_RW 0xb0b1
  347. MX6Q_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  348. /* data */
  349. MX6Q_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  350. MX6Q_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  351. MX6Q_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  352. MX6Q_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  353. MX6Q_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  354. MX6Q_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  355. MX6Q_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  356. MX6Q_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  357. MX6Q_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  358. MX6Q_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  359. MX6Q_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  360. MX6Q_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  361. MX6Q_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  362. MX6Q_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  363. MX6Q_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  364. MX6Q_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  365. /* address */
  366. MX6Q_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  367. MX6Q_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  368. MX6Q_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  369. MX6Q_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  370. MX6Q_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  371. MX6Q_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  372. MX6Q_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  373. MX6Q_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  374. MX6Q_PAD_EIM_DA15__EIM_AD15 0xb0b1
  375. MX6Q_PAD_EIM_DA14__EIM_AD14 0xb0b1
  376. MX6Q_PAD_EIM_DA13__EIM_AD13 0xb0b1
  377. MX6Q_PAD_EIM_DA12__EIM_AD12 0xb0b1
  378. MX6Q_PAD_EIM_DA11__EIM_AD11 0xb0b1
  379. MX6Q_PAD_EIM_DA10__EIM_AD10 0xb0b1
  380. MX6Q_PAD_EIM_DA9__EIM_AD09 0xb0b1
  381. MX6Q_PAD_EIM_DA8__EIM_AD08 0xb0b1
  382. MX6Q_PAD_EIM_DA7__EIM_AD07 0xb0b1
  383. MX6Q_PAD_EIM_DA6__EIM_AD06 0xb0b1
  384. MX6Q_PAD_EIM_DA5__EIM_AD05 0xb0b1
  385. MX6Q_PAD_EIM_DA4__EIM_AD04 0xb0b1
  386. MX6Q_PAD_EIM_DA3__EIM_AD03 0xb0b1
  387. MX6Q_PAD_EIM_DA2__EIM_AD02 0xb0b1
  388. MX6Q_PAD_EIM_DA1__EIM_AD01 0xb0b1
  389. MX6Q_PAD_EIM_DA0__EIM_AD00 0xb0b1
  390. >;
  391. };
  392. };
  393. };
  394. };
  395. ipu2: ipu@02800000 {
  396. #crtc-cells = <1>;
  397. compatible = "fsl,imx6q-ipu";
  398. reg = <0x02800000 0x400000>;
  399. interrupts = <0 8 0x4 0 7 0x4>;
  400. clocks = <&clks 133>, <&clks 134>, <&clks 137>;
  401. clock-names = "bus", "di0", "di1";
  402. resets = <&src 4>;
  403. };
  404. };
  405. };
  406. &ldb {
  407. clocks = <&clks 33>, <&clks 34>,
  408. <&clks 39>, <&clks 40>, <&clks 41>, <&clks 42>,
  409. <&clks 135>, <&clks 136>;
  410. clock-names = "di0_pll", "di1_pll",
  411. "di0_sel", "di1_sel", "di2_sel", "di3_sel",
  412. "di0", "di1";
  413. lvds-channel@0 {
  414. crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
  415. };
  416. lvds-channel@1 {
  417. crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
  418. };
  419. };