imx6dl.dtsi 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include "imx6qdl.dtsi"
  10. #include "imx6dl-pinfunc.h"
  11. / {
  12. cpus {
  13. #address-cells = <1>;
  14. #size-cells = <0>;
  15. cpu@0 {
  16. compatible = "arm,cortex-a9";
  17. device_type = "cpu";
  18. reg = <0>;
  19. next-level-cache = <&L2>;
  20. };
  21. cpu@1 {
  22. compatible = "arm,cortex-a9";
  23. device_type = "cpu";
  24. reg = <1>;
  25. next-level-cache = <&L2>;
  26. };
  27. };
  28. soc {
  29. aips1: aips-bus@02000000 {
  30. iomuxc: iomuxc@020e0000 {
  31. compatible = "fsl,imx6dl-iomuxc";
  32. reg = <0x020e0000 0x4000>;
  33. audmux {
  34. pinctrl_audmux_2: audmux-2 {
  35. fsl,pins = <
  36. MX6DL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  37. MX6DL_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  38. MX6DL_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  39. MX6DL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  40. >;
  41. };
  42. };
  43. ecspi1 {
  44. pinctrl_ecspi1_1: ecspi1grp-1 {
  45. fsl,pins = <
  46. MX6DL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  47. MX6DL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  48. MX6DL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  49. >;
  50. };
  51. };
  52. enet {
  53. pinctrl_enet_1: enetgrp-1 {
  54. fsl,pins = <
  55. MX6DL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  56. MX6DL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  57. MX6DL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  58. MX6DL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  59. MX6DL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  60. MX6DL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  61. MX6DL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  62. MX6DL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  63. MX6DL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  64. MX6DL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  65. MX6DL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  66. MX6DL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  67. MX6DL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  68. MX6DL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  69. MX6DL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  70. MX6DL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  71. >;
  72. };
  73. pinctrl_enet_2: enetgrp-2 {
  74. fsl,pins = <
  75. MX6DL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  76. MX6DL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  77. MX6DL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  78. MX6DL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  79. MX6DL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  80. MX6DL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  81. MX6DL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  82. MX6DL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  83. MX6DL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  84. MX6DL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  85. MX6DL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  86. MX6DL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  87. MX6DL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  88. MX6DL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  89. MX6DL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  90. >;
  91. };
  92. };
  93. gpmi-nand {
  94. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  95. fsl,pins = <
  96. MX6DL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  97. MX6DL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  98. MX6DL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  99. MX6DL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  100. MX6DL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  101. MX6DL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  102. MX6DL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  103. MX6DL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  104. MX6DL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  105. MX6DL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  106. MX6DL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  107. MX6DL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  108. MX6DL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  109. MX6DL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  110. MX6DL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  111. MX6DL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  112. MX6DL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  113. >;
  114. };
  115. };
  116. i2c1 {
  117. pinctrl_i2c1_2: i2c1grp-2 {
  118. fsl,pins = <
  119. MX6DL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  120. MX6DL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  121. >;
  122. };
  123. };
  124. uart1 {
  125. pinctrl_uart1_1: uart1grp-1 {
  126. fsl,pins = <
  127. MX6DL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  128. MX6DL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  129. >;
  130. };
  131. };
  132. uart4 {
  133. pinctrl_uart4_1: uart4grp-1 {
  134. fsl,pins = <
  135. MX6DL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  136. MX6DL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  137. >;
  138. };
  139. };
  140. usbotg {
  141. pinctrl_usbotg_2: usbotggrp-2 {
  142. fsl,pins = <
  143. MX6DL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  144. >;
  145. };
  146. };
  147. usdhc2 {
  148. pinctrl_usdhc2_1: usdhc2grp-1 {
  149. fsl,pins = <
  150. MX6DL_PAD_SD2_CMD__SD2_CMD 0x17059
  151. MX6DL_PAD_SD2_CLK__SD2_CLK 0x10059
  152. MX6DL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  153. MX6DL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  154. MX6DL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  155. MX6DL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  156. MX6DL_PAD_NANDF_D4__SD2_DATA4 0x17059
  157. MX6DL_PAD_NANDF_D5__SD2_DATA5 0x17059
  158. MX6DL_PAD_NANDF_D6__SD2_DATA6 0x17059
  159. MX6DL_PAD_NANDF_D7__SD2_DATA7 0x17059
  160. >;
  161. };
  162. };
  163. usdhc3 {
  164. pinctrl_usdhc3_1: usdhc3grp-1 {
  165. fsl,pins = <
  166. MX6DL_PAD_SD3_CMD__SD3_CMD 0x17059
  167. MX6DL_PAD_SD3_CLK__SD3_CLK 0x10059
  168. MX6DL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  169. MX6DL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  170. MX6DL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  171. MX6DL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  172. MX6DL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  173. MX6DL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  174. MX6DL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  175. MX6DL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  176. >;
  177. };
  178. pinctrl_usdhc3_2: usdhc3grp_2 {
  179. fsl,pins = <
  180. MX6DL_PAD_SD3_CMD__SD3_CMD 0x17059
  181. MX6DL_PAD_SD3_CLK__SD3_CLK 0x10059
  182. MX6DL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  183. MX6DL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  184. MX6DL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  185. MX6DL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  186. >;
  187. };
  188. };
  189. weim {
  190. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  191. fsl,pins = <
  192. MX6DL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  193. >;
  194. };
  195. pinctrl_weim_nor_1: weim_norgrp-1 {
  196. fsl,pins = <
  197. MX6DL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  198. MX6DL_PAD_EIM_RW__EIM_RW 0xb0b1
  199. MX6DL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  200. /* data */
  201. MX6DL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  202. MX6DL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  203. MX6DL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  204. MX6DL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  205. MX6DL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  206. MX6DL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  207. MX6DL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  208. MX6DL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  209. MX6DL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  210. MX6DL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  211. MX6DL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  212. MX6DL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  213. MX6DL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  214. MX6DL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  215. MX6DL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  216. MX6DL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  217. /* address */
  218. MX6DL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  219. MX6DL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  220. MX6DL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  221. MX6DL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  222. MX6DL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  223. MX6DL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  224. MX6DL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  225. MX6DL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  226. MX6DL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  227. MX6DL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  228. MX6DL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  229. MX6DL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  230. MX6DL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  231. MX6DL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  232. MX6DL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  233. MX6DL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  234. MX6DL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  235. MX6DL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  236. MX6DL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  237. MX6DL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  238. MX6DL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  239. MX6DL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  240. MX6DL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  241. MX6DL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  242. >;
  243. };
  244. };
  245. };
  246. pxp: pxp@020f0000 {
  247. reg = <0x020f0000 0x4000>;
  248. interrupts = <0 98 0x04>;
  249. };
  250. epdc: epdc@020f4000 {
  251. reg = <0x020f4000 0x4000>;
  252. interrupts = <0 97 0x04>;
  253. };
  254. lcdif: lcdif@020f8000 {
  255. reg = <0x020f8000 0x4000>;
  256. interrupts = <0 39 0x04>;
  257. };
  258. };
  259. aips2: aips-bus@02100000 {
  260. i2c4: i2c@021f8000 {
  261. #address-cells = <1>;
  262. #size-cells = <0>;
  263. compatible = "fsl,imx1-i2c";
  264. reg = <0x021f8000 0x4000>;
  265. interrupts = <0 35 0x04>;
  266. status = "disabled";
  267. };
  268. };
  269. };
  270. };