imx53.dtsi 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx53-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. serial3 = &uart4;
  20. serial4 = &uart5;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. gpio4 = &gpio5;
  26. gpio5 = &gpio6;
  27. gpio6 = &gpio7;
  28. i2c0 = &i2c1;
  29. i2c1 = &i2c2;
  30. i2c2 = &i2c3;
  31. };
  32. tzic: tz-interrupt-controller@0fffc000 {
  33. compatible = "fsl,imx53-tzic", "fsl,tzic";
  34. interrupt-controller;
  35. #interrupt-cells = <1>;
  36. reg = <0x0fffc000 0x4000>;
  37. };
  38. clocks {
  39. #address-cells = <1>;
  40. #size-cells = <0>;
  41. ckil {
  42. compatible = "fsl,imx-ckil", "fixed-clock";
  43. clock-frequency = <32768>;
  44. };
  45. ckih1 {
  46. compatible = "fsl,imx-ckih1", "fixed-clock";
  47. clock-frequency = <22579200>;
  48. };
  49. ckih2 {
  50. compatible = "fsl,imx-ckih2", "fixed-clock";
  51. clock-frequency = <0>;
  52. };
  53. osc {
  54. compatible = "fsl,imx-osc", "fixed-clock";
  55. clock-frequency = <24000000>;
  56. };
  57. };
  58. soc {
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. compatible = "simple-bus";
  62. interrupt-parent = <&tzic>;
  63. ranges;
  64. ipu: ipu@18000000 {
  65. #crtc-cells = <1>;
  66. compatible = "fsl,imx53-ipu";
  67. reg = <0x18000000 0x080000000>;
  68. interrupts = <11 10>;
  69. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  70. clock-names = "bus", "di0", "di1";
  71. resets = <&src 2>;
  72. };
  73. aips@50000000 { /* AIPS1 */
  74. compatible = "fsl,aips-bus", "simple-bus";
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. reg = <0x50000000 0x10000000>;
  78. ranges;
  79. spba@50000000 {
  80. compatible = "fsl,spba-bus", "simple-bus";
  81. #address-cells = <1>;
  82. #size-cells = <1>;
  83. reg = <0x50000000 0x40000>;
  84. ranges;
  85. esdhc1: esdhc@50004000 {
  86. compatible = "fsl,imx53-esdhc";
  87. reg = <0x50004000 0x4000>;
  88. interrupts = <1>;
  89. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  90. clock-names = "ipg", "ahb", "per";
  91. bus-width = <4>;
  92. status = "disabled";
  93. };
  94. esdhc2: esdhc@50008000 {
  95. compatible = "fsl,imx53-esdhc";
  96. reg = <0x50008000 0x4000>;
  97. interrupts = <2>;
  98. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  99. clock-names = "ipg", "ahb", "per";
  100. bus-width = <4>;
  101. status = "disabled";
  102. };
  103. uart3: serial@5000c000 {
  104. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  105. reg = <0x5000c000 0x4000>;
  106. interrupts = <33>;
  107. clocks = <&clks 32>, <&clks 33>;
  108. clock-names = "ipg", "per";
  109. status = "disabled";
  110. };
  111. ecspi1: ecspi@50010000 {
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  115. reg = <0x50010000 0x4000>;
  116. interrupts = <36>;
  117. clocks = <&clks 51>, <&clks 52>;
  118. clock-names = "ipg", "per";
  119. status = "disabled";
  120. };
  121. ssi2: ssi@50014000 {
  122. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  123. reg = <0x50014000 0x4000>;
  124. interrupts = <30>;
  125. clocks = <&clks 49>;
  126. fsl,fifo-depth = <15>;
  127. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  128. status = "disabled";
  129. };
  130. esdhc3: esdhc@50020000 {
  131. compatible = "fsl,imx53-esdhc";
  132. reg = <0x50020000 0x4000>;
  133. interrupts = <3>;
  134. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  135. clock-names = "ipg", "ahb", "per";
  136. bus-width = <4>;
  137. status = "disabled";
  138. };
  139. esdhc4: esdhc@50024000 {
  140. compatible = "fsl,imx53-esdhc";
  141. reg = <0x50024000 0x4000>;
  142. interrupts = <4>;
  143. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  144. clock-names = "ipg", "ahb", "per";
  145. bus-width = <4>;
  146. status = "disabled";
  147. };
  148. };
  149. usbphy0: usbphy@0 {
  150. compatible = "usb-nop-xceiv";
  151. clocks = <&clks 124>;
  152. clock-names = "main_clk";
  153. status = "okay";
  154. };
  155. usbphy1: usbphy@1 {
  156. compatible = "usb-nop-xceiv";
  157. clocks = <&clks 125>;
  158. clock-names = "main_clk";
  159. status = "okay";
  160. };
  161. usbotg: usb@53f80000 {
  162. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  163. reg = <0x53f80000 0x0200>;
  164. interrupts = <18>;
  165. clocks = <&clks 108>;
  166. fsl,usbmisc = <&usbmisc 0>;
  167. fsl,usbphy = <&usbphy0>;
  168. status = "disabled";
  169. };
  170. usbh1: usb@53f80200 {
  171. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  172. reg = <0x53f80200 0x0200>;
  173. interrupts = <14>;
  174. clocks = <&clks 108>;
  175. fsl,usbmisc = <&usbmisc 1>;
  176. fsl,usbphy = <&usbphy1>;
  177. status = "disabled";
  178. };
  179. usbh2: usb@53f80400 {
  180. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  181. reg = <0x53f80400 0x0200>;
  182. interrupts = <16>;
  183. clocks = <&clks 108>;
  184. fsl,usbmisc = <&usbmisc 2>;
  185. status = "disabled";
  186. };
  187. usbh3: usb@53f80600 {
  188. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  189. reg = <0x53f80600 0x0200>;
  190. interrupts = <17>;
  191. clocks = <&clks 108>;
  192. fsl,usbmisc = <&usbmisc 3>;
  193. status = "disabled";
  194. };
  195. usbmisc: usbmisc@53f80800 {
  196. #index-cells = <1>;
  197. compatible = "fsl,imx53-usbmisc";
  198. reg = <0x53f80800 0x200>;
  199. clocks = <&clks 108>;
  200. };
  201. gpio1: gpio@53f84000 {
  202. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  203. reg = <0x53f84000 0x4000>;
  204. interrupts = <50 51>;
  205. gpio-controller;
  206. #gpio-cells = <2>;
  207. interrupt-controller;
  208. #interrupt-cells = <2>;
  209. };
  210. gpio2: gpio@53f88000 {
  211. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  212. reg = <0x53f88000 0x4000>;
  213. interrupts = <52 53>;
  214. gpio-controller;
  215. #gpio-cells = <2>;
  216. interrupt-controller;
  217. #interrupt-cells = <2>;
  218. };
  219. gpio3: gpio@53f8c000 {
  220. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  221. reg = <0x53f8c000 0x4000>;
  222. interrupts = <54 55>;
  223. gpio-controller;
  224. #gpio-cells = <2>;
  225. interrupt-controller;
  226. #interrupt-cells = <2>;
  227. };
  228. gpio4: gpio@53f90000 {
  229. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  230. reg = <0x53f90000 0x4000>;
  231. interrupts = <56 57>;
  232. gpio-controller;
  233. #gpio-cells = <2>;
  234. interrupt-controller;
  235. #interrupt-cells = <2>;
  236. };
  237. wdog1: wdog@53f98000 {
  238. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  239. reg = <0x53f98000 0x4000>;
  240. interrupts = <58>;
  241. clocks = <&clks 0>;
  242. };
  243. wdog2: wdog@53f9c000 {
  244. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  245. reg = <0x53f9c000 0x4000>;
  246. interrupts = <59>;
  247. clocks = <&clks 0>;
  248. status = "disabled";
  249. };
  250. gpt: timer@53fa0000 {
  251. compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
  252. reg = <0x53fa0000 0x4000>;
  253. interrupts = <39>;
  254. clocks = <&clks 36>, <&clks 41>;
  255. clock-names = "ipg", "per";
  256. };
  257. iomuxc: iomuxc@53fa8000 {
  258. compatible = "fsl,imx53-iomuxc";
  259. reg = <0x53fa8000 0x4000>;
  260. audmux {
  261. pinctrl_audmux_1: audmuxgrp-1 {
  262. fsl,pins = <
  263. MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
  264. MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
  265. MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
  266. MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
  267. >;
  268. };
  269. pinctrl_audmux_2: audmuxgrp-2 {
  270. fsl,pins = <
  271. MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x80000000
  272. MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x80000000
  273. MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x80000000
  274. MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x80000000
  275. >;
  276. };
  277. pinctrl_audmux_3: audmuxgrp-3 {
  278. fsl,pins = <
  279. MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 0x80000000
  280. MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 0x80000000
  281. MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 0x80000000
  282. MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 0x80000000
  283. >;
  284. };
  285. };
  286. fec {
  287. pinctrl_fec_1: fecgrp-1 {
  288. fsl,pins = <
  289. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  290. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  291. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  292. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  293. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  294. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  295. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  296. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  297. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  298. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  299. >;
  300. };
  301. pinctrl_fec_2: fecgrp-2 {
  302. fsl,pins = <
  303. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  304. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  305. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  306. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  307. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  308. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  309. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  310. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  311. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  312. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  313. MX53_PAD_KEY_ROW1__FEC_COL 0x80000000
  314. MX53_PAD_KEY_COL3__FEC_CRS 0x80000000
  315. MX53_PAD_KEY_COL2__FEC_RDATA_2 0x80000000
  316. MX53_PAD_KEY_COL0__FEC_RDATA_3 0x80000000
  317. MX53_PAD_KEY_COL1__FEC_RX_CLK 0x80000000
  318. MX53_PAD_KEY_ROW2__FEC_TDATA_2 0x80000000
  319. MX53_PAD_GPIO_19__FEC_TDATA_3 0x80000000
  320. MX53_PAD_KEY_ROW0__FEC_TX_ER 0x80000000
  321. >;
  322. };
  323. };
  324. csi {
  325. pinctrl_csi_1: csigrp-1 {
  326. fsl,pins = <
  327. MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
  328. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  329. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  330. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  331. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  332. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  333. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  334. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  335. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  336. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  337. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  338. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  339. MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
  340. MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
  341. MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
  342. MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
  343. MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
  344. MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
  345. MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
  346. MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
  347. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  348. >;
  349. };
  350. pinctrl_csi_2: csigrp-2 {
  351. fsl,pins = <
  352. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  353. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  354. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  355. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  356. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  357. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  358. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  359. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  360. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  361. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  362. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  363. >;
  364. };
  365. };
  366. cspi {
  367. pinctrl_cspi_1: cspigrp-1 {
  368. fsl,pins = <
  369. MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
  370. MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
  371. MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
  372. >;
  373. };
  374. pinctrl_cspi_2: cspigrp-2 {
  375. fsl,pins = <
  376. MX53_PAD_EIM_D22__CSPI_MISO 0x1d5
  377. MX53_PAD_EIM_D28__CSPI_MOSI 0x1d5
  378. MX53_PAD_EIM_D21__CSPI_SCLK 0x1d5
  379. >;
  380. };
  381. };
  382. ecspi1 {
  383. pinctrl_ecspi1_1: ecspi1grp-1 {
  384. fsl,pins = <
  385. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  386. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  387. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  388. >;
  389. };
  390. pinctrl_ecspi1_2: ecspi1grp-2 {
  391. fsl,pins = <
  392. MX53_PAD_GPIO_19__ECSPI1_RDY 0x80000000
  393. MX53_PAD_EIM_EB2__ECSPI1_SS0 0x80000000
  394. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  395. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  396. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  397. MX53_PAD_EIM_D19__ECSPI1_SS1 0x80000000
  398. >;
  399. };
  400. };
  401. ecspi2 {
  402. pinctrl_ecspi2_1: ecspi2grp-1 {
  403. fsl,pins = <
  404. MX53_PAD_EIM_OE__ECSPI2_MISO 0x80000000
  405. MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x80000000
  406. MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x80000000
  407. >;
  408. };
  409. };
  410. esdhc1 {
  411. pinctrl_esdhc1_1: esdhc1grp-1 {
  412. fsl,pins = <
  413. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  414. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  415. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  416. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  417. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  418. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  419. >;
  420. };
  421. pinctrl_esdhc1_2: esdhc1grp-2 {
  422. fsl,pins = <
  423. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  424. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  425. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  426. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  427. MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
  428. MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
  429. MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
  430. MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
  431. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  432. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  433. >;
  434. };
  435. };
  436. esdhc2 {
  437. pinctrl_esdhc2_1: esdhc2grp-1 {
  438. fsl,pins = <
  439. MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
  440. MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
  441. MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
  442. MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
  443. MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
  444. MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
  445. >;
  446. };
  447. };
  448. esdhc3 {
  449. pinctrl_esdhc3_1: esdhc3grp-1 {
  450. fsl,pins = <
  451. MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
  452. MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
  453. MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
  454. MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
  455. MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
  456. MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
  457. MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
  458. MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
  459. MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
  460. MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
  461. >;
  462. };
  463. };
  464. can1 {
  465. pinctrl_can1_1: can1grp-1 {
  466. fsl,pins = <
  467. MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
  468. MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
  469. >;
  470. };
  471. pinctrl_can1_2: can1grp-2 {
  472. fsl,pins = <
  473. MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
  474. MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
  475. >;
  476. };
  477. pinctrl_can1_3: can1grp-3 {
  478. fsl,pins = <
  479. MX53_PAD_GPIO_7__CAN1_TXCAN 0x80000000
  480. MX53_PAD_GPIO_8__CAN1_RXCAN 0x80000000
  481. >;
  482. };
  483. };
  484. can2 {
  485. pinctrl_can2_1: can2grp-1 {
  486. fsl,pins = <
  487. MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
  488. MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
  489. >;
  490. };
  491. };
  492. i2c1 {
  493. pinctrl_i2c1_1: i2c1grp-1 {
  494. fsl,pins = <
  495. MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
  496. MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
  497. >;
  498. };
  499. pinctrl_i2c1_2: i2c1grp-2 {
  500. fsl,pins = <
  501. MX53_PAD_EIM_D21__I2C1_SCL 0xc0000000
  502. MX53_PAD_EIM_D28__I2C1_SDA 0xc0000000
  503. >;
  504. };
  505. };
  506. i2c2 {
  507. pinctrl_i2c2_1: i2c2grp-1 {
  508. fsl,pins = <
  509. MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
  510. MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
  511. >;
  512. };
  513. pinctrl_i2c2_2: i2c2grp-2 {
  514. fsl,pins = <
  515. MX53_PAD_EIM_D16__I2C2_SDA 0xc0000000
  516. MX53_PAD_EIM_EB2__I2C2_SCL 0xc0000000
  517. >;
  518. };
  519. };
  520. i2c3 {
  521. pinctrl_i2c3_1: i2c3grp-1 {
  522. fsl,pins = <
  523. MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
  524. MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
  525. >;
  526. };
  527. };
  528. ipu_disp0 {
  529. pinctrl_ipu_disp0_1: ipudisp0grp-1 {
  530. fsl,pins = <
  531. MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 0x5
  532. MX53_PAD_DI0_PIN15__IPU_DI0_PIN15 0x5
  533. MX53_PAD_DI0_PIN2__IPU_DI0_PIN2 0x5
  534. MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 0x5
  535. MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0 0x5
  536. MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1 0x5
  537. MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2 0x5
  538. MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3 0x5
  539. MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4 0x5
  540. MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5 0x5
  541. MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6 0x5
  542. MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7 0x5
  543. MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8 0x5
  544. MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9 0x5
  545. MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10 0x5
  546. MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11 0x5
  547. MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12 0x5
  548. MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13 0x5
  549. MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14 0x5
  550. MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15 0x5
  551. MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16 0x5
  552. MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17 0x5
  553. MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18 0x5
  554. MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19 0x5
  555. MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20 0x5
  556. MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21 0x5
  557. MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22 0x5
  558. MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23 0x5
  559. >;
  560. };
  561. };
  562. ipu_disp1 {
  563. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  564. fsl,pins = <
  565. MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x5
  566. MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x5
  567. MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x5
  568. MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x5
  569. MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x5
  570. MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x5
  571. MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x5
  572. MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x5
  573. MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x5
  574. MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x5
  575. MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x5
  576. MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x5
  577. MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x5
  578. MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x5
  579. MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x5
  580. MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x5
  581. MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x5
  582. MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x5
  583. MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x5
  584. MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x5
  585. MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x5
  586. MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x5
  587. MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x5
  588. MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x5
  589. MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x5
  590. MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x5
  591. MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x5
  592. MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x5
  593. MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x5
  594. MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x5
  595. MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x5
  596. MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x5
  597. >;
  598. };
  599. };
  600. ipu_disp2 {
  601. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  602. fsl,pins = <
  603. MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
  604. MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
  605. MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
  606. MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
  607. MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
  608. MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
  609. MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
  610. MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
  611. MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
  612. MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
  613. >;
  614. };
  615. };
  616. nand {
  617. pinctrl_nand_1: nandgrp-1 {
  618. fsl,pins = <
  619. MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B 0x4
  620. MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B 0x4
  621. MX53_PAD_NANDF_CLE__EMI_NANDF_CLE 0x4
  622. MX53_PAD_NANDF_ALE__EMI_NANDF_ALE 0x4
  623. MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B 0xe0
  624. MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 0xe0
  625. MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 0x4
  626. MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 0xa4
  627. MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 0xa4
  628. MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 0xa4
  629. MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 0xa4
  630. MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 0xa4
  631. MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 0xa4
  632. MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 0xa4
  633. MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 0xa4
  634. >;
  635. };
  636. };
  637. owire {
  638. pinctrl_owire_1: owiregrp-1 {
  639. fsl,pins = <
  640. MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
  641. >;
  642. };
  643. };
  644. pwm1 {
  645. pinctrl_pwm1_1: pwm1grp-1 {
  646. fsl,pins = <
  647. MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x5
  648. >;
  649. };
  650. };
  651. pwm2 {
  652. pinctrl_pwm2_1: pwm2grp-1 {
  653. fsl,pins = <
  654. MX53_PAD_GPIO_1__PWM2_PWMO 0x80000000
  655. >;
  656. };
  657. };
  658. uart1 {
  659. pinctrl_uart1_1: uart1grp-1 {
  660. fsl,pins = <
  661. MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1e4
  662. MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1e4
  663. >;
  664. };
  665. pinctrl_uart1_2: uart1grp-2 {
  666. fsl,pins = <
  667. MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1e4
  668. MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
  669. >;
  670. };
  671. pinctrl_uart1_3: uart1grp-3 {
  672. fsl,pins = <
  673. MX53_PAD_PATA_RESET_B__UART1_CTS 0x1c5
  674. MX53_PAD_PATA_IORDY__UART1_RTS 0x1c5
  675. >;
  676. };
  677. };
  678. uart2 {
  679. pinctrl_uart2_1: uart2grp-1 {
  680. fsl,pins = <
  681. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
  682. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1e4
  683. >;
  684. };
  685. pinctrl_uart2_2: uart2grp-2 {
  686. fsl,pins = <
  687. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
  688. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
  689. MX53_PAD_PATA_DIOR__UART2_RTS 0x1c5
  690. MX53_PAD_PATA_INTRQ__UART2_CTS 0x1c5
  691. >;
  692. };
  693. };
  694. uart3 {
  695. pinctrl_uart3_1: uart3grp-1 {
  696. fsl,pins = <
  697. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
  698. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
  699. MX53_PAD_PATA_DA_1__UART3_CTS 0x1e4
  700. MX53_PAD_PATA_DA_2__UART3_RTS 0x1e4
  701. >;
  702. };
  703. pinctrl_uart3_2: uart3grp-2 {
  704. fsl,pins = <
  705. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
  706. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
  707. >;
  708. };
  709. };
  710. uart4 {
  711. pinctrl_uart4_1: uart4grp-1 {
  712. fsl,pins = <
  713. MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1e4
  714. MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1e4
  715. >;
  716. };
  717. };
  718. uart5 {
  719. pinctrl_uart5_1: uart5grp-1 {
  720. fsl,pins = <
  721. MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1e4
  722. MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1e4
  723. >;
  724. };
  725. };
  726. };
  727. gpr: iomuxc-gpr@53fa8000 {
  728. compatible = "fsl,imx53-iomuxc-gpr", "syscon";
  729. reg = <0x53fa8000 0xc>;
  730. };
  731. ldb: ldb@53fa8008 {
  732. #address-cells = <1>;
  733. #size-cells = <0>;
  734. compatible = "fsl,imx53-ldb";
  735. reg = <0x53fa8008 0x4>;
  736. gpr = <&gpr>;
  737. clocks = <&clks 122>, <&clks 120>,
  738. <&clks 115>, <&clks 116>,
  739. <&clks 123>, <&clks 85>;
  740. clock-names = "di0_pll", "di1_pll",
  741. "di0_sel", "di1_sel",
  742. "di0", "di1";
  743. status = "disabled";
  744. lvds-channel@0 {
  745. reg = <0>;
  746. crtcs = <&ipu 0>;
  747. status = "disabled";
  748. };
  749. lvds-channel@1 {
  750. reg = <1>;
  751. crtcs = <&ipu 1>;
  752. status = "disabled";
  753. };
  754. };
  755. pwm1: pwm@53fb4000 {
  756. #pwm-cells = <2>;
  757. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  758. reg = <0x53fb4000 0x4000>;
  759. clocks = <&clks 37>, <&clks 38>;
  760. clock-names = "ipg", "per";
  761. interrupts = <61>;
  762. };
  763. pwm2: pwm@53fb8000 {
  764. #pwm-cells = <2>;
  765. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  766. reg = <0x53fb8000 0x4000>;
  767. clocks = <&clks 39>, <&clks 40>;
  768. clock-names = "ipg", "per";
  769. interrupts = <94>;
  770. };
  771. uart1: serial@53fbc000 {
  772. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  773. reg = <0x53fbc000 0x4000>;
  774. interrupts = <31>;
  775. clocks = <&clks 28>, <&clks 29>;
  776. clock-names = "ipg", "per";
  777. status = "disabled";
  778. };
  779. uart2: serial@53fc0000 {
  780. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  781. reg = <0x53fc0000 0x4000>;
  782. interrupts = <32>;
  783. clocks = <&clks 30>, <&clks 31>;
  784. clock-names = "ipg", "per";
  785. status = "disabled";
  786. };
  787. can1: can@53fc8000 {
  788. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  789. reg = <0x53fc8000 0x4000>;
  790. interrupts = <82>;
  791. clocks = <&clks 158>, <&clks 157>;
  792. clock-names = "ipg", "per";
  793. status = "disabled";
  794. };
  795. can2: can@53fcc000 {
  796. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  797. reg = <0x53fcc000 0x4000>;
  798. interrupts = <83>;
  799. clocks = <&clks 87>, <&clks 86>;
  800. clock-names = "ipg", "per";
  801. status = "disabled";
  802. };
  803. src: src@53fd0000 {
  804. compatible = "fsl,imx53-src", "fsl,imx51-src";
  805. reg = <0x53fd0000 0x4000>;
  806. #reset-cells = <1>;
  807. };
  808. clks: ccm@53fd4000{
  809. compatible = "fsl,imx53-ccm";
  810. reg = <0x53fd4000 0x4000>;
  811. interrupts = <0 71 0x04 0 72 0x04>;
  812. #clock-cells = <1>;
  813. };
  814. gpio5: gpio@53fdc000 {
  815. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  816. reg = <0x53fdc000 0x4000>;
  817. interrupts = <103 104>;
  818. gpio-controller;
  819. #gpio-cells = <2>;
  820. interrupt-controller;
  821. #interrupt-cells = <2>;
  822. };
  823. gpio6: gpio@53fe0000 {
  824. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  825. reg = <0x53fe0000 0x4000>;
  826. interrupts = <105 106>;
  827. gpio-controller;
  828. #gpio-cells = <2>;
  829. interrupt-controller;
  830. #interrupt-cells = <2>;
  831. };
  832. gpio7: gpio@53fe4000 {
  833. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  834. reg = <0x53fe4000 0x4000>;
  835. interrupts = <107 108>;
  836. gpio-controller;
  837. #gpio-cells = <2>;
  838. interrupt-controller;
  839. #interrupt-cells = <2>;
  840. };
  841. i2c3: i2c@53fec000 {
  842. #address-cells = <1>;
  843. #size-cells = <0>;
  844. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  845. reg = <0x53fec000 0x4000>;
  846. interrupts = <64>;
  847. clocks = <&clks 88>;
  848. status = "disabled";
  849. };
  850. uart4: serial@53ff0000 {
  851. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  852. reg = <0x53ff0000 0x4000>;
  853. interrupts = <13>;
  854. clocks = <&clks 65>, <&clks 66>;
  855. clock-names = "ipg", "per";
  856. status = "disabled";
  857. };
  858. };
  859. aips@60000000 { /* AIPS2 */
  860. compatible = "fsl,aips-bus", "simple-bus";
  861. #address-cells = <1>;
  862. #size-cells = <1>;
  863. reg = <0x60000000 0x10000000>;
  864. ranges;
  865. uart5: serial@63f90000 {
  866. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  867. reg = <0x63f90000 0x4000>;
  868. interrupts = <86>;
  869. clocks = <&clks 67>, <&clks 68>;
  870. clock-names = "ipg", "per";
  871. status = "disabled";
  872. };
  873. owire: owire@63fa4000 {
  874. compatible = "fsl,imx53-owire", "fsl,imx21-owire";
  875. reg = <0x63fa4000 0x4000>;
  876. clocks = <&clks 159>;
  877. status = "disabled";
  878. };
  879. ecspi2: ecspi@63fac000 {
  880. #address-cells = <1>;
  881. #size-cells = <0>;
  882. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  883. reg = <0x63fac000 0x4000>;
  884. interrupts = <37>;
  885. clocks = <&clks 53>, <&clks 54>;
  886. clock-names = "ipg", "per";
  887. status = "disabled";
  888. };
  889. sdma: sdma@63fb0000 {
  890. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  891. reg = <0x63fb0000 0x4000>;
  892. interrupts = <6>;
  893. clocks = <&clks 56>, <&clks 56>;
  894. clock-names = "ipg", "ahb";
  895. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  896. };
  897. cspi: cspi@63fc0000 {
  898. #address-cells = <1>;
  899. #size-cells = <0>;
  900. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  901. reg = <0x63fc0000 0x4000>;
  902. interrupts = <38>;
  903. clocks = <&clks 55>, <&clks 55>;
  904. clock-names = "ipg", "per";
  905. status = "disabled";
  906. };
  907. i2c2: i2c@63fc4000 {
  908. #address-cells = <1>;
  909. #size-cells = <0>;
  910. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  911. reg = <0x63fc4000 0x4000>;
  912. interrupts = <63>;
  913. clocks = <&clks 35>;
  914. status = "disabled";
  915. };
  916. i2c1: i2c@63fc8000 {
  917. #address-cells = <1>;
  918. #size-cells = <0>;
  919. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  920. reg = <0x63fc8000 0x4000>;
  921. interrupts = <62>;
  922. clocks = <&clks 34>;
  923. status = "disabled";
  924. };
  925. ssi1: ssi@63fcc000 {
  926. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  927. reg = <0x63fcc000 0x4000>;
  928. interrupts = <29>;
  929. clocks = <&clks 48>;
  930. fsl,fifo-depth = <15>;
  931. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  932. status = "disabled";
  933. };
  934. audmux: audmux@63fd0000 {
  935. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  936. reg = <0x63fd0000 0x4000>;
  937. status = "disabled";
  938. };
  939. nfc: nand@63fdb000 {
  940. compatible = "fsl,imx53-nand";
  941. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  942. interrupts = <8>;
  943. clocks = <&clks 60>;
  944. status = "disabled";
  945. };
  946. ssi3: ssi@63fe8000 {
  947. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  948. reg = <0x63fe8000 0x4000>;
  949. interrupts = <96>;
  950. clocks = <&clks 50>;
  951. fsl,fifo-depth = <15>;
  952. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  953. status = "disabled";
  954. };
  955. fec: ethernet@63fec000 {
  956. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  957. reg = <0x63fec000 0x4000>;
  958. interrupts = <87>;
  959. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  960. clock-names = "ipg", "ahb", "ptp";
  961. status = "disabled";
  962. };
  963. tve: tve@63ff0000 {
  964. compatible = "fsl,imx53-tve";
  965. reg = <0x63ff0000 0x1000>;
  966. interrupts = <92>;
  967. clocks = <&clks 69>, <&clks 116>;
  968. clock-names = "tve", "di_sel";
  969. crtcs = <&ipu 1>;
  970. status = "disabled";
  971. };
  972. };
  973. };
  974. };