imx53-mba53.dts 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * Copyright 2012 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix
  3. * Copyright 2012 Steffen Trumtrar <s.trumtrar@pengutronix.de>, Pengutronix
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /dts-v1/;
  13. #include "imx53-tqma53.dtsi"
  14. / {
  15. model = "TQ MBa53 starter kit";
  16. compatible = "tq,mba53", "tq,tqma53", "fsl,imx53";
  17. reg_backlight: fixed@0 {
  18. compatible = "regulator-fixed";
  19. regulator-name = "lcd-supply";
  20. gpio = <&gpio2 5 0>;
  21. startup-delay-us = <5000>;
  22. enable-active-low;
  23. };
  24. backlight {
  25. compatible = "pwm-backlight";
  26. pwms = <&pwm2 0 50000>;
  27. brightness-levels = <0 24 28 32 36 40 44 48 52 56 60 64 68 72 76 80 84 88 92 96 100>;
  28. default-brightness-level = <10>;
  29. enable-gpios = <&gpio7 7 0>;
  30. power-supply = <&reg_backlight>;
  31. };
  32. disp1: display@disp1 {
  33. compatible = "fsl,imx-parallel-display";
  34. pinctrl-names = "default";
  35. pinctrl-0 = <&pinctrl_disp1_1>;
  36. crtcs = <&ipu 1>;
  37. interface-pix-fmt = "rgb24";
  38. status = "disabled";
  39. };
  40. reg_3p2v: 3p2v {
  41. compatible = "regulator-fixed";
  42. regulator-name = "3P2V";
  43. regulator-min-microvolt = <3200000>;
  44. regulator-max-microvolt = <3200000>;
  45. regulator-always-on;
  46. };
  47. sound {
  48. compatible = "tq,imx53-mba53-sgtl5000",
  49. "fsl,imx-audio-sgtl5000";
  50. model = "imx53-mba53-sgtl5000";
  51. ssi-controller = <&ssi2>;
  52. audio-codec = <&codec>;
  53. audio-routing =
  54. "MIC_IN", "Mic Jack",
  55. "Mic Jack", "Mic Bias",
  56. "Headphone Jack", "HP_OUT";
  57. mux-int-port = <2>;
  58. mux-ext-port = <5>;
  59. };
  60. };
  61. &ldb {
  62. pinctrl-names = "default";
  63. pinctrl-0 = <&pinctrl_lvds1_1>;
  64. status = "disabled";
  65. };
  66. &iomuxc {
  67. lvds1 {
  68. pinctrl_lvds1_1: lvds1-grp1 {
  69. fsl,pins = <
  70. MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
  71. MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
  72. MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
  73. MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
  74. MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
  75. >;
  76. };
  77. pinctrl_lvds1_2: lvds1-grp2 {
  78. fsl,pins = <
  79. MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
  80. MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
  81. MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
  82. MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
  83. MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
  84. >;
  85. };
  86. };
  87. disp1 {
  88. pinctrl_disp1_1: disp1-grp1 {
  89. fsl,pins = <
  90. MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x80000000 /* DISP1_CLK */
  91. MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x80000000 /* DISP1_DRDY */
  92. MX53_PAD_EIM_D23__IPU_DI1_PIN2 0x80000000 /* DISP1_HSYNC */
  93. MX53_PAD_EIM_EB3__IPU_DI1_PIN3 0x80000000 /* DISP1_VSYNC */
  94. MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x80000000
  95. MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x80000000
  96. MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x80000000
  97. MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x80000000
  98. MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x80000000
  99. MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x80000000
  100. MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x80000000
  101. MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x80000000
  102. MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x80000000
  103. MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x80000000
  104. MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x80000000
  105. MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x80000000
  106. MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x80000000
  107. MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x80000000
  108. MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x80000000
  109. MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x80000000
  110. MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x80000000
  111. MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x80000000
  112. MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x80000000
  113. MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x80000000
  114. MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x80000000
  115. MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x80000000
  116. MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x80000000
  117. MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x80000000
  118. >;
  119. };
  120. };
  121. tve {
  122. pinctrl_vga_sync_1: vgasync-grp1 {
  123. fsl,pins = <
  124. /* VGA_VSYNC, HSYNC with max drive strength */
  125. MX53_PAD_EIM_CS1__IPU_DI1_PIN6 0xe6
  126. MX53_PAD_EIM_DA15__IPU_DI1_PIN4 0xe6
  127. >;
  128. };
  129. };
  130. };
  131. &cspi {
  132. status = "okay";
  133. };
  134. &audmux {
  135. status = "okay";
  136. pinctrl-names = "default";
  137. pinctrl-0 = <&pinctrl_audmux_1>;
  138. };
  139. &i2c2 {
  140. codec: sgtl5000@a {
  141. compatible = "fsl,sgtl5000";
  142. reg = <0x0a>;
  143. clocks = <&clks 150>;
  144. VDDA-supply = <&reg_3p2v>;
  145. VDDIO-supply = <&reg_3p2v>;
  146. };
  147. expander: pca9554@20 {
  148. compatible = "pca9554";
  149. reg = <0x20>;
  150. interrupts = <109>;
  151. #gpio-cells = <2>;
  152. gpio-controller;
  153. };
  154. sensor2: lm75@49 {
  155. compatible = "lm75";
  156. reg = <0x49>;
  157. };
  158. };
  159. &fec {
  160. phy-reset-gpios = <&gpio7 6 0>;
  161. status = "okay";
  162. };
  163. &esdhc2 {
  164. status = "okay";
  165. };
  166. &uart3 {
  167. status = "okay";
  168. };
  169. &ecspi1 {
  170. status = "okay";
  171. };
  172. &usbotg {
  173. dr_mode = "host";
  174. status = "okay";
  175. };
  176. &usbh1 {
  177. status = "okay";
  178. };
  179. &uart1 {
  180. status = "okay";
  181. };
  182. &ssi2 {
  183. fsl,mode = "i2s-slave";
  184. status = "okay";
  185. };
  186. &uart2 {
  187. status = "okay";
  188. };
  189. &can1 {
  190. status = "okay";
  191. };
  192. &can2 {
  193. status = "okay";
  194. };
  195. &i2c3 {
  196. status = "okay";
  197. };
  198. &tve {
  199. pinctrl-names = "default";
  200. pinctrl-0 = <&pinctrl_vga_sync_1>;
  201. ddc = <&i2c3>;
  202. fsl,tve-mode = "vga";
  203. fsl,hsync-pin = <4>;
  204. fsl,vsync-pin = <6>;
  205. status = "okay";
  206. };