imx28.dtsi 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. interrupt-parent = <&icoll>;
  14. aliases {
  15. gpio0 = &gpio0;
  16. gpio1 = &gpio1;
  17. gpio2 = &gpio2;
  18. gpio3 = &gpio3;
  19. gpio4 = &gpio4;
  20. saif0 = &saif0;
  21. saif1 = &saif1;
  22. serial0 = &auart0;
  23. serial1 = &auart1;
  24. serial2 = &auart2;
  25. serial3 = &auart3;
  26. serial4 = &auart4;
  27. ethernet0 = &mac0;
  28. ethernet1 = &mac1;
  29. };
  30. cpus {
  31. #address-cells = <0>;
  32. #size-cells = <0>;
  33. cpu {
  34. compatible = "arm,arm926ej-s";
  35. device_type = "cpu";
  36. };
  37. };
  38. apb@80000000 {
  39. compatible = "simple-bus";
  40. #address-cells = <1>;
  41. #size-cells = <1>;
  42. reg = <0x80000000 0x80000>;
  43. ranges;
  44. apbh@80000000 {
  45. compatible = "simple-bus";
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. reg = <0x80000000 0x3c900>;
  49. ranges;
  50. icoll: interrupt-controller@80000000 {
  51. compatible = "fsl,imx28-icoll", "fsl,icoll";
  52. interrupt-controller;
  53. #interrupt-cells = <1>;
  54. reg = <0x80000000 0x2000>;
  55. };
  56. hsadc@80002000 {
  57. reg = <0x80002000 0x2000>;
  58. interrupts = <13 87>;
  59. dmas = <&dma_apbh 12>;
  60. dma-names = "rx";
  61. status = "disabled";
  62. };
  63. dma_apbh: dma-apbh@80004000 {
  64. compatible = "fsl,imx28-dma-apbh";
  65. reg = <0x80004000 0x2000>;
  66. interrupts = <82 83 84 85
  67. 88 88 88 88
  68. 88 88 88 88
  69. 87 86 0 0>;
  70. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  71. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  72. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  73. "hsadc", "lcdif", "empty", "empty";
  74. #dma-cells = <1>;
  75. dma-channels = <16>;
  76. clocks = <&clks 25>;
  77. };
  78. perfmon@80006000 {
  79. reg = <0x80006000 0x800>;
  80. interrupts = <27>;
  81. status = "disabled";
  82. };
  83. gpmi-nand@8000c000 {
  84. compatible = "fsl,imx28-gpmi-nand";
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  88. reg-names = "gpmi-nand", "bch";
  89. interrupts = <88>, <41>;
  90. interrupt-names = "gpmi-dma", "bch";
  91. clocks = <&clks 50>;
  92. clock-names = "gpmi_io";
  93. dmas = <&dma_apbh 4>;
  94. dma-names = "rx-tx";
  95. fsl,gpmi-dma-channel = <4>;
  96. status = "disabled";
  97. };
  98. ssp0: ssp@80010000 {
  99. #address-cells = <1>;
  100. #size-cells = <0>;
  101. reg = <0x80010000 0x2000>;
  102. interrupts = <96 82>;
  103. clocks = <&clks 46>;
  104. dmas = <&dma_apbh 0>;
  105. dma-names = "rx-tx";
  106. fsl,ssp-dma-channel = <0>;
  107. status = "disabled";
  108. };
  109. ssp1: ssp@80012000 {
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. reg = <0x80012000 0x2000>;
  113. interrupts = <97 83>;
  114. clocks = <&clks 47>;
  115. dmas = <&dma_apbh 1>;
  116. dma-names = "rx-tx";
  117. fsl,ssp-dma-channel = <1>;
  118. status = "disabled";
  119. };
  120. ssp2: ssp@80014000 {
  121. #address-cells = <1>;
  122. #size-cells = <0>;
  123. reg = <0x80014000 0x2000>;
  124. interrupts = <98 84>;
  125. clocks = <&clks 48>;
  126. dmas = <&dma_apbh 2>;
  127. dma-names = "rx-tx";
  128. fsl,ssp-dma-channel = <2>;
  129. status = "disabled";
  130. };
  131. ssp3: ssp@80016000 {
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. reg = <0x80016000 0x2000>;
  135. interrupts = <99 85>;
  136. clocks = <&clks 49>;
  137. dmas = <&dma_apbh 3>;
  138. dma-names = "rx-tx";
  139. fsl,ssp-dma-channel = <3>;
  140. status = "disabled";
  141. };
  142. pinctrl@80018000 {
  143. #address-cells = <1>;
  144. #size-cells = <0>;
  145. compatible = "fsl,imx28-pinctrl", "simple-bus";
  146. reg = <0x80018000 0x2000>;
  147. gpio0: gpio@0 {
  148. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  149. interrupts = <127>;
  150. gpio-controller;
  151. #gpio-cells = <2>;
  152. interrupt-controller;
  153. #interrupt-cells = <2>;
  154. };
  155. gpio1: gpio@1 {
  156. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  157. interrupts = <126>;
  158. gpio-controller;
  159. #gpio-cells = <2>;
  160. interrupt-controller;
  161. #interrupt-cells = <2>;
  162. };
  163. gpio2: gpio@2 {
  164. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  165. interrupts = <125>;
  166. gpio-controller;
  167. #gpio-cells = <2>;
  168. interrupt-controller;
  169. #interrupt-cells = <2>;
  170. };
  171. gpio3: gpio@3 {
  172. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  173. interrupts = <124>;
  174. gpio-controller;
  175. #gpio-cells = <2>;
  176. interrupt-controller;
  177. #interrupt-cells = <2>;
  178. };
  179. gpio4: gpio@4 {
  180. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  181. interrupts = <123>;
  182. gpio-controller;
  183. #gpio-cells = <2>;
  184. interrupt-controller;
  185. #interrupt-cells = <2>;
  186. };
  187. duart_pins_a: duart@0 {
  188. reg = <0>;
  189. fsl,pinmux-ids = <
  190. 0x3102 /* MX28_PAD_PWM0__DUART_RX */
  191. 0x3112 /* MX28_PAD_PWM1__DUART_TX */
  192. >;
  193. fsl,drive-strength = <0>;
  194. fsl,voltage = <1>;
  195. fsl,pull-up = <0>;
  196. };
  197. duart_pins_b: duart@1 {
  198. reg = <1>;
  199. fsl,pinmux-ids = <
  200. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  201. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  202. >;
  203. fsl,drive-strength = <0>;
  204. fsl,voltage = <1>;
  205. fsl,pull-up = <0>;
  206. };
  207. duart_4pins_a: duart-4pins@0 {
  208. reg = <0>;
  209. fsl,pinmux-ids = <
  210. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  211. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  212. 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
  213. 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
  214. >;
  215. fsl,drive-strength = <0>;
  216. fsl,voltage = <1>;
  217. fsl,pull-up = <0>;
  218. };
  219. gpmi_pins_a: gpmi-nand@0 {
  220. reg = <0>;
  221. fsl,pinmux-ids = <
  222. 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
  223. 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
  224. 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
  225. 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
  226. 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
  227. 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
  228. 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
  229. 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
  230. 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
  231. 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
  232. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  233. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  234. 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
  235. 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
  236. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  237. >;
  238. fsl,drive-strength = <0>;
  239. fsl,voltage = <1>;
  240. fsl,pull-up = <0>;
  241. };
  242. gpmi_status_cfg: gpmi-status-cfg {
  243. fsl,pinmux-ids = <
  244. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  245. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  246. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  247. >;
  248. fsl,drive-strength = <2>;
  249. };
  250. auart0_pins_a: auart0@0 {
  251. reg = <0>;
  252. fsl,pinmux-ids = <
  253. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  254. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  255. 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
  256. 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
  257. >;
  258. fsl,drive-strength = <0>;
  259. fsl,voltage = <1>;
  260. fsl,pull-up = <0>;
  261. };
  262. auart0_2pins_a: auart0-2pins@0 {
  263. reg = <0>;
  264. fsl,pinmux-ids = <
  265. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  266. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  267. >;
  268. fsl,drive-strength = <0>;
  269. fsl,voltage = <1>;
  270. fsl,pull-up = <0>;
  271. };
  272. auart1_pins_a: auart1@0 {
  273. reg = <0>;
  274. fsl,pinmux-ids = <
  275. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  276. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  277. 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
  278. 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
  279. >;
  280. fsl,drive-strength = <0>;
  281. fsl,voltage = <1>;
  282. fsl,pull-up = <0>;
  283. };
  284. auart1_2pins_a: auart1-2pins@0 {
  285. reg = <0>;
  286. fsl,pinmux-ids = <
  287. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  288. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  289. >;
  290. fsl,drive-strength = <0>;
  291. fsl,voltage = <1>;
  292. fsl,pull-up = <0>;
  293. };
  294. auart2_2pins_a: auart2-2pins@0 {
  295. reg = <0>;
  296. fsl,pinmux-ids = <
  297. 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
  298. 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
  299. >;
  300. fsl,drive-strength = <0>;
  301. fsl,voltage = <1>;
  302. fsl,pull-up = <0>;
  303. };
  304. auart2_2pins_b: auart2-2pins@1 {
  305. reg = <1>;
  306. fsl,pinmux-ids = <
  307. 0x3080 /* MX28_PAD_AUART2_RX__AUART2_RX */
  308. 0x3090 /* MX28_PAD_AUART2_TX__AUART2_TX */
  309. >;
  310. fsl,drive-strength = <0>;
  311. fsl,voltage = <1>;
  312. fsl,pull-up = <0>;
  313. };
  314. auart3_pins_a: auart3@0 {
  315. reg = <0>;
  316. fsl,pinmux-ids = <
  317. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  318. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  319. 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
  320. 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
  321. >;
  322. fsl,drive-strength = <0>;
  323. fsl,voltage = <1>;
  324. fsl,pull-up = <0>;
  325. };
  326. auart3_2pins_a: auart3-2pins@0 {
  327. reg = <0>;
  328. fsl,pinmux-ids = <
  329. 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
  330. 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
  331. >;
  332. fsl,drive-strength = <0>;
  333. fsl,voltage = <1>;
  334. fsl,pull-up = <0>;
  335. };
  336. auart3_2pins_b: auart3-2pins@1 {
  337. reg = <1>;
  338. fsl,pinmux-ids = <
  339. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  340. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  341. >;
  342. fsl,drive-strength = <0>;
  343. fsl,voltage = <1>;
  344. fsl,pull-up = <0>;
  345. };
  346. auart4_2pins_a: auart4@0 {
  347. reg = <0>;
  348. fsl,pinmux-ids = <
  349. 0x2181 /* MX28_PAD_SSP3_SCK__AUART4_TX */
  350. 0x2191 /* MX28_PAD_SSP3_MOSI__AUART4_RX */
  351. >;
  352. fsl,drive-strength = <0>;
  353. fsl,voltage = <1>;
  354. fsl,pull-up = <0>;
  355. };
  356. mac0_pins_a: mac0@0 {
  357. reg = <0>;
  358. fsl,pinmux-ids = <
  359. 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
  360. 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
  361. 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
  362. 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
  363. 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
  364. 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
  365. 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
  366. 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
  367. 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
  368. >;
  369. fsl,drive-strength = <1>;
  370. fsl,voltage = <1>;
  371. fsl,pull-up = <1>;
  372. };
  373. mac1_pins_a: mac1@0 {
  374. reg = <0>;
  375. fsl,pinmux-ids = <
  376. 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
  377. 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
  378. 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
  379. 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
  380. 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
  381. 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
  382. >;
  383. fsl,drive-strength = <1>;
  384. fsl,voltage = <1>;
  385. fsl,pull-up = <1>;
  386. };
  387. mmc0_8bit_pins_a: mmc0-8bit@0 {
  388. reg = <0>;
  389. fsl,pinmux-ids = <
  390. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  391. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  392. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  393. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  394. 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
  395. 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
  396. 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
  397. 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
  398. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  399. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  400. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  401. >;
  402. fsl,drive-strength = <1>;
  403. fsl,voltage = <1>;
  404. fsl,pull-up = <1>;
  405. };
  406. mmc0_4bit_pins_a: mmc0-4bit@0 {
  407. reg = <0>;
  408. fsl,pinmux-ids = <
  409. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  410. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  411. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  412. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  413. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  414. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  415. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  416. >;
  417. fsl,drive-strength = <1>;
  418. fsl,voltage = <1>;
  419. fsl,pull-up = <1>;
  420. };
  421. mmc0_cd_cfg: mmc0-cd-cfg {
  422. fsl,pinmux-ids = <
  423. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  424. >;
  425. fsl,pull-up = <0>;
  426. };
  427. mmc0_sck_cfg: mmc0-sck-cfg {
  428. fsl,pinmux-ids = <
  429. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  430. >;
  431. fsl,drive-strength = <2>;
  432. fsl,pull-up = <0>;
  433. };
  434. i2c0_pins_a: i2c0@0 {
  435. reg = <0>;
  436. fsl,pinmux-ids = <
  437. 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
  438. 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
  439. >;
  440. fsl,drive-strength = <1>;
  441. fsl,voltage = <1>;
  442. fsl,pull-up = <1>;
  443. };
  444. i2c0_pins_b: i2c0@1 {
  445. reg = <1>;
  446. fsl,pinmux-ids = <
  447. 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
  448. 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
  449. >;
  450. fsl,drive-strength = <1>;
  451. fsl,voltage = <1>;
  452. fsl,pull-up = <1>;
  453. };
  454. i2c1_pins_a: i2c1@0 {
  455. reg = <0>;
  456. fsl,pinmux-ids = <
  457. 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
  458. 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
  459. >;
  460. fsl,drive-strength = <1>;
  461. fsl,voltage = <1>;
  462. fsl,pull-up = <1>;
  463. };
  464. saif0_pins_a: saif0@0 {
  465. reg = <0>;
  466. fsl,pinmux-ids = <
  467. 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
  468. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  469. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  470. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  471. >;
  472. fsl,drive-strength = <2>;
  473. fsl,voltage = <1>;
  474. fsl,pull-up = <1>;
  475. };
  476. saif1_pins_a: saif1@0 {
  477. reg = <0>;
  478. fsl,pinmux-ids = <
  479. 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
  480. >;
  481. fsl,drive-strength = <2>;
  482. fsl,voltage = <1>;
  483. fsl,pull-up = <1>;
  484. };
  485. pwm0_pins_a: pwm0@0 {
  486. reg = <0>;
  487. fsl,pinmux-ids = <
  488. 0x3100 /* MX28_PAD_PWM0__PWM_0 */
  489. >;
  490. fsl,drive-strength = <0>;
  491. fsl,voltage = <1>;
  492. fsl,pull-up = <0>;
  493. };
  494. pwm2_pins_a: pwm2@0 {
  495. reg = <0>;
  496. fsl,pinmux-ids = <
  497. 0x3120 /* MX28_PAD_PWM2__PWM_2 */
  498. >;
  499. fsl,drive-strength = <0>;
  500. fsl,voltage = <1>;
  501. fsl,pull-up = <0>;
  502. };
  503. pwm3_pins_a: pwm3@0 {
  504. reg = <0>;
  505. fsl,pinmux-ids = <
  506. 0x31c0 /* MX28_PAD_PWM3__PWM_3 */
  507. >;
  508. fsl,drive-strength = <0>;
  509. fsl,voltage = <1>;
  510. fsl,pull-up = <0>;
  511. };
  512. pwm3_pins_b: pwm3@1 {
  513. reg = <1>;
  514. fsl,pinmux-ids = <
  515. 0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */
  516. >;
  517. fsl,drive-strength = <0>;
  518. fsl,voltage = <1>;
  519. fsl,pull-up = <0>;
  520. };
  521. pwm4_pins_a: pwm4@0 {
  522. reg = <0>;
  523. fsl,pinmux-ids = <
  524. 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
  525. >;
  526. fsl,drive-strength = <0>;
  527. fsl,voltage = <1>;
  528. fsl,pull-up = <0>;
  529. };
  530. lcdif_24bit_pins_a: lcdif-24bit@0 {
  531. reg = <0>;
  532. fsl,pinmux-ids = <
  533. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  534. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  535. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  536. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  537. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  538. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  539. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  540. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  541. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  542. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  543. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  544. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  545. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  546. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  547. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  548. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  549. 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
  550. 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
  551. 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
  552. 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
  553. 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
  554. 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
  555. 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
  556. 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
  557. >;
  558. fsl,drive-strength = <0>;
  559. fsl,voltage = <1>;
  560. fsl,pull-up = <0>;
  561. };
  562. lcdif_16bit_pins_a: lcdif-16bit@0 {
  563. reg = <0>;
  564. fsl,pinmux-ids = <
  565. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  566. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  567. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  568. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  569. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  570. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  571. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  572. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  573. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  574. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  575. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  576. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  577. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  578. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  579. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  580. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  581. >;
  582. fsl,drive-strength = <0>;
  583. fsl,voltage = <1>;
  584. fsl,pull-up = <0>;
  585. };
  586. can0_pins_a: can0@0 {
  587. reg = <0>;
  588. fsl,pinmux-ids = <
  589. 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
  590. 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
  591. >;
  592. fsl,drive-strength = <0>;
  593. fsl,voltage = <1>;
  594. fsl,pull-up = <0>;
  595. };
  596. can1_pins_a: can1@0 {
  597. reg = <0>;
  598. fsl,pinmux-ids = <
  599. 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
  600. 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
  601. >;
  602. fsl,drive-strength = <0>;
  603. fsl,voltage = <1>;
  604. fsl,pull-up = <0>;
  605. };
  606. spi2_pins_a: spi2@0 {
  607. reg = <0>;
  608. fsl,pinmux-ids = <
  609. 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
  610. 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
  611. 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
  612. 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
  613. >;
  614. fsl,drive-strength = <1>;
  615. fsl,voltage = <1>;
  616. fsl,pull-up = <1>;
  617. };
  618. usbphy0_pins_a: usbphy0@0 {
  619. reg = <0>;
  620. fsl,pinmux-ids = <
  621. 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
  622. >;
  623. fsl,drive-strength = <2>;
  624. fsl,voltage = <1>;
  625. fsl,pull-up = <0>;
  626. };
  627. usbphy0_pins_b: usbphy0@1 {
  628. reg = <1>;
  629. fsl,pinmux-ids = <
  630. 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
  631. >;
  632. fsl,drive-strength = <2>;
  633. fsl,voltage = <1>;
  634. fsl,pull-up = <0>;
  635. };
  636. usbphy1_pins_a: usbphy1@0 {
  637. reg = <0>;
  638. fsl,pinmux-ids = <
  639. 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
  640. >;
  641. fsl,drive-strength = <2>;
  642. fsl,voltage = <1>;
  643. fsl,pull-up = <0>;
  644. };
  645. };
  646. digctl@8001c000 {
  647. compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
  648. reg = <0x8001c000 0x2000>;
  649. interrupts = <89>;
  650. status = "disabled";
  651. };
  652. etm@80022000 {
  653. reg = <0x80022000 0x2000>;
  654. status = "disabled";
  655. };
  656. dma_apbx: dma-apbx@80024000 {
  657. compatible = "fsl,imx28-dma-apbx";
  658. reg = <0x80024000 0x2000>;
  659. interrupts = <78 79 66 0
  660. 80 81 68 69
  661. 70 71 72 73
  662. 74 75 76 77>;
  663. interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
  664. "saif0", "saif1", "i2c0", "i2c1",
  665. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  666. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  667. #dma-cells = <1>;
  668. dma-channels = <16>;
  669. clocks = <&clks 26>;
  670. };
  671. dcp@80028000 {
  672. reg = <0x80028000 0x2000>;
  673. interrupts = <52 53 54>;
  674. compatible = "fsl-dcp";
  675. };
  676. pxp@8002a000 {
  677. reg = <0x8002a000 0x2000>;
  678. interrupts = <39>;
  679. status = "disabled";
  680. };
  681. ocotp@8002c000 {
  682. compatible = "fsl,ocotp";
  683. reg = <0x8002c000 0x2000>;
  684. status = "disabled";
  685. };
  686. axi-ahb@8002e000 {
  687. reg = <0x8002e000 0x2000>;
  688. status = "disabled";
  689. };
  690. lcdif@80030000 {
  691. compatible = "fsl,imx28-lcdif";
  692. reg = <0x80030000 0x2000>;
  693. interrupts = <38 86>;
  694. clocks = <&clks 55>;
  695. dmas = <&dma_apbh 13>;
  696. dma-names = "rx";
  697. status = "disabled";
  698. };
  699. can0: can@80032000 {
  700. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  701. reg = <0x80032000 0x2000>;
  702. interrupts = <8>;
  703. clocks = <&clks 58>, <&clks 58>;
  704. clock-names = "ipg", "per";
  705. status = "disabled";
  706. };
  707. can1: can@80034000 {
  708. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  709. reg = <0x80034000 0x2000>;
  710. interrupts = <9>;
  711. clocks = <&clks 59>, <&clks 59>;
  712. clock-names = "ipg", "per";
  713. status = "disabled";
  714. };
  715. simdbg@8003c000 {
  716. reg = <0x8003c000 0x200>;
  717. status = "disabled";
  718. };
  719. simgpmisel@8003c200 {
  720. reg = <0x8003c200 0x100>;
  721. status = "disabled";
  722. };
  723. simsspsel@8003c300 {
  724. reg = <0x8003c300 0x100>;
  725. status = "disabled";
  726. };
  727. simmemsel@8003c400 {
  728. reg = <0x8003c400 0x100>;
  729. status = "disabled";
  730. };
  731. gpiomon@8003c500 {
  732. reg = <0x8003c500 0x100>;
  733. status = "disabled";
  734. };
  735. simenet@8003c700 {
  736. reg = <0x8003c700 0x100>;
  737. status = "disabled";
  738. };
  739. armjtag@8003c800 {
  740. reg = <0x8003c800 0x100>;
  741. status = "disabled";
  742. };
  743. };
  744. apbx@80040000 {
  745. compatible = "simple-bus";
  746. #address-cells = <1>;
  747. #size-cells = <1>;
  748. reg = <0x80040000 0x40000>;
  749. ranges;
  750. clks: clkctrl@80040000 {
  751. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  752. reg = <0x80040000 0x2000>;
  753. #clock-cells = <1>;
  754. };
  755. saif0: saif@80042000 {
  756. compatible = "fsl,imx28-saif";
  757. reg = <0x80042000 0x2000>;
  758. interrupts = <59 80>;
  759. #clock-cells = <0>;
  760. clocks = <&clks 53>;
  761. dmas = <&dma_apbx 4>;
  762. dma-names = "rx-tx";
  763. fsl,saif-dma-channel = <4>;
  764. status = "disabled";
  765. };
  766. power@80044000 {
  767. reg = <0x80044000 0x2000>;
  768. status = "disabled";
  769. };
  770. saif1: saif@80046000 {
  771. compatible = "fsl,imx28-saif";
  772. reg = <0x80046000 0x2000>;
  773. interrupts = <58 81>;
  774. clocks = <&clks 54>;
  775. dmas = <&dma_apbx 5>;
  776. dma-names = "rx-tx";
  777. fsl,saif-dma-channel = <5>;
  778. status = "disabled";
  779. };
  780. lradc@80050000 {
  781. compatible = "fsl,imx28-lradc";
  782. reg = <0x80050000 0x2000>;
  783. interrupts = <10 14 15 16 17 18 19
  784. 20 21 22 23 24 25>;
  785. status = "disabled";
  786. };
  787. spdif@80054000 {
  788. reg = <0x80054000 0x2000>;
  789. interrupts = <45 66>;
  790. dmas = <&dma_apbx 2>;
  791. dma-names = "tx";
  792. status = "disabled";
  793. };
  794. rtc@80056000 {
  795. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  796. reg = <0x80056000 0x2000>;
  797. interrupts = <29>;
  798. };
  799. i2c0: i2c@80058000 {
  800. #address-cells = <1>;
  801. #size-cells = <0>;
  802. compatible = "fsl,imx28-i2c";
  803. reg = <0x80058000 0x2000>;
  804. interrupts = <111 68>;
  805. clock-frequency = <100000>;
  806. dmas = <&dma_apbx 6>;
  807. dma-names = "rx-tx";
  808. fsl,i2c-dma-channel = <6>;
  809. status = "disabled";
  810. };
  811. i2c1: i2c@8005a000 {
  812. #address-cells = <1>;
  813. #size-cells = <0>;
  814. compatible = "fsl,imx28-i2c";
  815. reg = <0x8005a000 0x2000>;
  816. interrupts = <110 69>;
  817. clock-frequency = <100000>;
  818. dmas = <&dma_apbx 7>;
  819. dma-names = "rx-tx";
  820. fsl,i2c-dma-channel = <7>;
  821. status = "disabled";
  822. };
  823. pwm: pwm@80064000 {
  824. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  825. reg = <0x80064000 0x2000>;
  826. clocks = <&clks 44>;
  827. #pwm-cells = <2>;
  828. fsl,pwm-number = <8>;
  829. status = "disabled";
  830. };
  831. timrot@80068000 {
  832. compatible = "fsl,imx28-timrot", "fsl,timrot";
  833. reg = <0x80068000 0x2000>;
  834. interrupts = <48 49 50 51>;
  835. clocks = <&clks 26>;
  836. };
  837. auart0: serial@8006a000 {
  838. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  839. reg = <0x8006a000 0x2000>;
  840. interrupts = <112 70 71>;
  841. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  842. dma-names = "rx", "tx";
  843. fsl,auart-dma-channel = <8 9>;
  844. clocks = <&clks 45>;
  845. status = "disabled";
  846. };
  847. auart1: serial@8006c000 {
  848. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  849. reg = <0x8006c000 0x2000>;
  850. interrupts = <113 72 73>;
  851. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  852. dma-names = "rx", "tx";
  853. clocks = <&clks 45>;
  854. status = "disabled";
  855. };
  856. auart2: serial@8006e000 {
  857. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  858. reg = <0x8006e000 0x2000>;
  859. interrupts = <114 74 75>;
  860. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  861. dma-names = "rx", "tx";
  862. clocks = <&clks 45>;
  863. status = "disabled";
  864. };
  865. auart3: serial@80070000 {
  866. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  867. reg = <0x80070000 0x2000>;
  868. interrupts = <115 76 77>;
  869. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  870. dma-names = "rx", "tx";
  871. clocks = <&clks 45>;
  872. status = "disabled";
  873. };
  874. auart4: serial@80072000 {
  875. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  876. reg = <0x80072000 0x2000>;
  877. interrupts = <116 78 79>;
  878. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  879. dma-names = "rx", "tx";
  880. clocks = <&clks 45>;
  881. status = "disabled";
  882. };
  883. duart: serial@80074000 {
  884. compatible = "arm,pl011", "arm,primecell";
  885. reg = <0x80074000 0x1000>;
  886. interrupts = <47>;
  887. clocks = <&clks 45>, <&clks 26>;
  888. clock-names = "uart", "apb_pclk";
  889. status = "disabled";
  890. };
  891. usbphy0: usbphy@8007c000 {
  892. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  893. reg = <0x8007c000 0x2000>;
  894. clocks = <&clks 62>;
  895. status = "disabled";
  896. };
  897. usbphy1: usbphy@8007e000 {
  898. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  899. reg = <0x8007e000 0x2000>;
  900. clocks = <&clks 63>;
  901. status = "disabled";
  902. };
  903. };
  904. };
  905. ahb@80080000 {
  906. compatible = "simple-bus";
  907. #address-cells = <1>;
  908. #size-cells = <1>;
  909. reg = <0x80080000 0x80000>;
  910. ranges;
  911. usb0: usb@80080000 {
  912. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  913. reg = <0x80080000 0x10000>;
  914. interrupts = <93>;
  915. clocks = <&clks 60>;
  916. fsl,usbphy = <&usbphy0>;
  917. status = "disabled";
  918. };
  919. usb1: usb@80090000 {
  920. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  921. reg = <0x80090000 0x10000>;
  922. interrupts = <92>;
  923. clocks = <&clks 61>;
  924. fsl,usbphy = <&usbphy1>;
  925. status = "disabled";
  926. };
  927. dflpt@800c0000 {
  928. reg = <0x800c0000 0x10000>;
  929. status = "disabled";
  930. };
  931. mac0: ethernet@800f0000 {
  932. compatible = "fsl,imx28-fec";
  933. reg = <0x800f0000 0x4000>;
  934. interrupts = <101>;
  935. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  936. clock-names = "ipg", "ahb", "enet_out";
  937. status = "disabled";
  938. };
  939. mac1: ethernet@800f4000 {
  940. compatible = "fsl,imx28-fec";
  941. reg = <0x800f4000 0x4000>;
  942. interrupts = <102>;
  943. clocks = <&clks 57>, <&clks 57>;
  944. clock-names = "ipg", "ahb";
  945. status = "disabled";
  946. };
  947. switch@800f8000 {
  948. reg = <0x800f8000 0x8000>;
  949. status = "disabled";
  950. };
  951. };
  952. };