at91sam9x5.dtsi 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909
  1. /*
  2. * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
  3. * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
  4. * AT91SAM9X25, AT91SAM9X35 SoC
  5. *
  6. * Copyright (C) 2012 Atmel,
  7. * 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
  8. *
  9. * Licensed under GPLv2 or later.
  10. */
  11. #include "skeleton.dtsi"
  12. #include <dt-bindings/dma/at91.h>
  13. #include <dt-bindings/pinctrl/at91.h>
  14. #include <dt-bindings/interrupt-controller/irq.h>
  15. #include <dt-bindings/gpio/gpio.h>
  16. / {
  17. model = "Atmel AT91SAM9x5 family SoC";
  18. compatible = "atmel,at91sam9x5";
  19. interrupt-parent = <&aic>;
  20. aliases {
  21. serial0 = &dbgu;
  22. serial1 = &usart0;
  23. serial2 = &usart1;
  24. serial3 = &usart2;
  25. gpio0 = &pioA;
  26. gpio1 = &pioB;
  27. gpio2 = &pioC;
  28. gpio3 = &pioD;
  29. tcb0 = &tcb0;
  30. tcb1 = &tcb1;
  31. i2c0 = &i2c0;
  32. i2c1 = &i2c1;
  33. i2c2 = &i2c2;
  34. ssc0 = &ssc0;
  35. };
  36. cpus {
  37. #address-cells = <0>;
  38. #size-cells = <0>;
  39. cpu {
  40. compatible = "arm,arm926ej-s";
  41. device_type = "cpu";
  42. };
  43. };
  44. memory {
  45. reg = <0x20000000 0x10000000>;
  46. };
  47. ahb {
  48. compatible = "simple-bus";
  49. #address-cells = <1>;
  50. #size-cells = <1>;
  51. ranges;
  52. apb {
  53. compatible = "simple-bus";
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. ranges;
  57. aic: interrupt-controller@fffff000 {
  58. #interrupt-cells = <3>;
  59. compatible = "atmel,at91rm9200-aic";
  60. interrupt-controller;
  61. reg = <0xfffff000 0x200>;
  62. atmel,external-irqs = <31>;
  63. };
  64. ramc0: ramc@ffffe800 {
  65. compatible = "atmel,at91sam9g45-ddramc";
  66. reg = <0xffffe800 0x200>;
  67. };
  68. pmc: pmc@fffffc00 {
  69. compatible = "atmel,at91rm9200-pmc";
  70. reg = <0xfffffc00 0x100>;
  71. };
  72. rstc@fffffe00 {
  73. compatible = "atmel,at91sam9g45-rstc";
  74. reg = <0xfffffe00 0x10>;
  75. };
  76. shdwc@fffffe10 {
  77. compatible = "atmel,at91sam9x5-shdwc";
  78. reg = <0xfffffe10 0x10>;
  79. };
  80. pit: timer@fffffe30 {
  81. compatible = "atmel,at91sam9260-pit";
  82. reg = <0xfffffe30 0xf>;
  83. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  84. };
  85. tcb0: timer@f8008000 {
  86. compatible = "atmel,at91sam9x5-tcb";
  87. reg = <0xf8008000 0x100>;
  88. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  89. };
  90. tcb1: timer@f800c000 {
  91. compatible = "atmel,at91sam9x5-tcb";
  92. reg = <0xf800c000 0x100>;
  93. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  94. };
  95. dma0: dma-controller@ffffec00 {
  96. compatible = "atmel,at91sam9g45-dma";
  97. reg = <0xffffec00 0x200>;
  98. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  99. #dma-cells = <2>;
  100. };
  101. dma1: dma-controller@ffffee00 {
  102. compatible = "atmel,at91sam9g45-dma";
  103. reg = <0xffffee00 0x200>;
  104. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  105. #dma-cells = <2>;
  106. };
  107. pinctrl@fffff400 {
  108. #address-cells = <1>;
  109. #size-cells = <1>;
  110. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  111. ranges = <0xfffff400 0xfffff400 0x800>;
  112. /* shared pinctrl settings */
  113. dbgu {
  114. pinctrl_dbgu: dbgu-0 {
  115. atmel,pins =
  116. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  117. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph A with pullup */
  118. };
  119. };
  120. usart0 {
  121. pinctrl_usart0: usart0-0 {
  122. atmel,pins =
  123. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA0 periph A with pullup */
  124. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA1 periph A */
  125. };
  126. pinctrl_usart0_rts: usart0_rts-0 {
  127. atmel,pins =
  128. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
  129. };
  130. pinctrl_usart0_cts: usart0_cts-0 {
  131. atmel,pins =
  132. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
  133. };
  134. pinctrl_usart0_sck: usart0_sck-0 {
  135. atmel,pins =
  136. <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
  137. };
  138. };
  139. usart1 {
  140. pinctrl_usart1: usart1-0 {
  141. atmel,pins =
  142. <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA5 periph A with pullup */
  143. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  144. };
  145. pinctrl_usart1_rts: usart1_rts-0 {
  146. atmel,pins =
  147. <AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */
  148. };
  149. pinctrl_usart1_cts: usart1_cts-0 {
  150. atmel,pins =
  151. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */
  152. };
  153. pinctrl_usart1_sck: usart1_sck-0 {
  154. atmel,pins =
  155. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */
  156. };
  157. };
  158. usart2 {
  159. pinctrl_usart2: usart2-0 {
  160. atmel,pins =
  161. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  162. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA8 periph A */
  163. };
  164. pinctrl_uart2_rts: uart2_rts-0 {
  165. atmel,pins =
  166. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  167. };
  168. pinctrl_uart2_cts: uart2_cts-0 {
  169. atmel,pins =
  170. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  171. };
  172. pinctrl_usart2_sck: usart2_sck-0 {
  173. atmel,pins =
  174. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  175. };
  176. };
  177. usart3 {
  178. pinctrl_usart3: usart3-0 {
  179. atmel,pins =
  180. <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC22 periph B with pullup */
  181. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC23 periph B */
  182. };
  183. pinctrl_usart3_rts: usart3_rts-0 {
  184. atmel,pins =
  185. <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */
  186. };
  187. pinctrl_usart3_cts: usart3_cts-0 {
  188. atmel,pins =
  189. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */
  190. };
  191. pinctrl_usart3_sck: usart3_sck-0 {
  192. atmel,pins =
  193. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC26 periph B */
  194. };
  195. };
  196. uart0 {
  197. pinctrl_uart0: uart0-0 {
  198. atmel,pins =
  199. <AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */
  200. AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */
  201. };
  202. };
  203. uart1 {
  204. pinctrl_uart1: uart1-0 {
  205. atmel,pins =
  206. <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */
  207. AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */
  208. };
  209. };
  210. nand {
  211. pinctrl_nand: nand-0 {
  212. atmel,pins =
  213. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A Read Enable */
  214. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A Write Enable */
  215. AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD2 periph A Address Latch Enable */
  216. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A Command Latch Enable */
  217. AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD4 gpio Chip Enable pin pull_up */
  218. AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY/BUSY pin pull_up */
  219. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD6 periph A Data bit 0 */
  220. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD7 periph A Data bit 1 */
  221. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD8 periph A Data bit 2 */
  222. AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A Data bit 3 */
  223. AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A Data bit 4 */
  224. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A Data bit 5 */
  225. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD12 periph A Data bit 6 */
  226. AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD13 periph A Data bit 7 */
  227. };
  228. pinctrl_nand_16bits: nand_16bits-0 {
  229. atmel,pins =
  230. <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A Data bit 8 */
  231. AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A Data bit 9 */
  232. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD16 periph A Data bit 10 */
  233. AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A Data bit 11 */
  234. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD18 periph A Data bit 12 */
  235. AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD19 periph A Data bit 13 */
  236. AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD20 periph A Data bit 14 */
  237. AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A Data bit 15 */
  238. };
  239. };
  240. macb0 {
  241. pinctrl_macb0_rmii: macb0_rmii-0 {
  242. atmel,pins =
  243. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
  244. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
  245. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A */
  246. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
  247. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
  248. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A */
  249. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  250. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  251. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  252. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A */
  253. };
  254. pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 {
  255. atmel,pins =
  256. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A */
  257. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A */
  258. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  259. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
  260. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A */
  261. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
  262. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
  263. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
  264. };
  265. };
  266. mmc0 {
  267. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  268. atmel,pins =
  269. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  270. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  271. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
  272. };
  273. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  274. atmel,pins =
  275. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  276. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  277. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  278. };
  279. };
  280. mmc1 {
  281. pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
  282. atmel,pins =
  283. <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */
  284. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
  285. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */
  286. };
  287. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  288. atmel,pins =
  289. <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */
  290. AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */
  291. AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */
  292. };
  293. };
  294. ssc0 {
  295. pinctrl_ssc0_tx: ssc0_tx-0 {
  296. atmel,pins =
  297. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
  298. AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
  299. AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
  300. };
  301. pinctrl_ssc0_rx: ssc0_rx-0 {
  302. atmel,pins =
  303. <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  304. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  305. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
  306. };
  307. };
  308. spi0 {
  309. pinctrl_spi0: spi0-0 {
  310. atmel,pins =
  311. <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
  312. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
  313. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
  314. };
  315. };
  316. spi1 {
  317. pinctrl_spi1: spi1-0 {
  318. atmel,pins =
  319. <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
  320. AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
  321. AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
  322. };
  323. };
  324. i2c0 {
  325. pinctrl_i2c0: i2c0-0 {
  326. atmel,pins =
  327. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */
  328. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */
  329. };
  330. };
  331. i2c1 {
  332. pinctrl_i2c1: i2c1-0 {
  333. atmel,pins =
  334. <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */
  335. AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */
  336. };
  337. };
  338. i2c2 {
  339. pinctrl_i2c2: i2c2-0 {
  340. atmel,pins =
  341. <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */
  342. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */
  343. };
  344. };
  345. i2c_gpio0 {
  346. pinctrl_i2c_gpio0: i2c_gpio0-0 {
  347. atmel,pins =
  348. <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */
  349. AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */
  350. };
  351. };
  352. i2c_gpio1 {
  353. pinctrl_i2c_gpio1: i2c_gpio1-0 {
  354. atmel,pins =
  355. <AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */
  356. AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */
  357. };
  358. };
  359. i2c_gpio2 {
  360. pinctrl_i2c_gpio2: i2c_gpio2-0 {
  361. atmel,pins =
  362. <AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */
  363. AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */
  364. };
  365. };
  366. tcb0 {
  367. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  368. atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  369. };
  370. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  371. atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  372. };
  373. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  374. atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  375. };
  376. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  377. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  378. };
  379. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  380. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  381. };
  382. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  383. atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  384. };
  385. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  386. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  387. };
  388. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  389. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  390. };
  391. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  392. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  393. };
  394. };
  395. tcb1 {
  396. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  397. atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  398. };
  399. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  400. atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  401. };
  402. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  403. atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  404. };
  405. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  406. atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  407. };
  408. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  409. atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  410. };
  411. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  412. atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  413. };
  414. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  415. atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  416. };
  417. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  418. atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  419. };
  420. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  421. atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  422. };
  423. };
  424. pioA: gpio@fffff400 {
  425. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  426. reg = <0xfffff400 0x200>;
  427. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  428. #gpio-cells = <2>;
  429. gpio-controller;
  430. interrupt-controller;
  431. #interrupt-cells = <2>;
  432. };
  433. pioB: gpio@fffff600 {
  434. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  435. reg = <0xfffff600 0x200>;
  436. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  437. #gpio-cells = <2>;
  438. gpio-controller;
  439. #gpio-lines = <19>;
  440. interrupt-controller;
  441. #interrupt-cells = <2>;
  442. };
  443. pioC: gpio@fffff800 {
  444. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  445. reg = <0xfffff800 0x200>;
  446. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  447. #gpio-cells = <2>;
  448. gpio-controller;
  449. interrupt-controller;
  450. #interrupt-cells = <2>;
  451. };
  452. pioD: gpio@fffffa00 {
  453. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  454. reg = <0xfffffa00 0x200>;
  455. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  456. #gpio-cells = <2>;
  457. gpio-controller;
  458. #gpio-lines = <22>;
  459. interrupt-controller;
  460. #interrupt-cells = <2>;
  461. };
  462. };
  463. ssc0: ssc@f0010000 {
  464. compatible = "atmel,at91sam9g45-ssc";
  465. reg = <0xf0010000 0x4000>;
  466. interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
  467. pinctrl-names = "default";
  468. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  469. status = "disabled";
  470. };
  471. mmc0: mmc@f0008000 {
  472. compatible = "atmel,hsmci";
  473. reg = <0xf0008000 0x600>;
  474. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
  475. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(0)>;
  476. dma-names = "rxtx";
  477. #address-cells = <1>;
  478. #size-cells = <0>;
  479. status = "disabled";
  480. };
  481. mmc1: mmc@f000c000 {
  482. compatible = "atmel,hsmci";
  483. reg = <0xf000c000 0x600>;
  484. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  485. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(0)>;
  486. dma-names = "rxtx";
  487. #address-cells = <1>;
  488. #size-cells = <0>;
  489. status = "disabled";
  490. };
  491. dbgu: serial@fffff200 {
  492. compatible = "atmel,at91sam9260-usart";
  493. reg = <0xfffff200 0x200>;
  494. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  495. pinctrl-names = "default";
  496. pinctrl-0 = <&pinctrl_dbgu>;
  497. status = "disabled";
  498. };
  499. usart0: serial@f801c000 {
  500. compatible = "atmel,at91sam9260-usart";
  501. reg = <0xf801c000 0x200>;
  502. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
  503. pinctrl-names = "default";
  504. pinctrl-0 = <&pinctrl_usart0>;
  505. status = "disabled";
  506. };
  507. usart1: serial@f8020000 {
  508. compatible = "atmel,at91sam9260-usart";
  509. reg = <0xf8020000 0x200>;
  510. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  511. pinctrl-names = "default";
  512. pinctrl-0 = <&pinctrl_usart1>;
  513. status = "disabled";
  514. };
  515. usart2: serial@f8024000 {
  516. compatible = "atmel,at91sam9260-usart";
  517. reg = <0xf8024000 0x200>;
  518. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  519. pinctrl-names = "default";
  520. pinctrl-0 = <&pinctrl_usart2>;
  521. status = "disabled";
  522. };
  523. macb0: ethernet@f802c000 {
  524. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  525. reg = <0xf802c000 0x100>;
  526. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  527. pinctrl-names = "default";
  528. pinctrl-0 = <&pinctrl_macb0_rmii>;
  529. status = "disabled";
  530. };
  531. macb1: ethernet@f8030000 {
  532. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  533. reg = <0xf8030000 0x100>;
  534. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 3>;
  535. status = "disabled";
  536. };
  537. i2c0: i2c@f8010000 {
  538. compatible = "atmel,at91sam9x5-i2c";
  539. reg = <0xf8010000 0x100>;
  540. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
  541. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(7)>,
  542. <&dma0 1 AT91_DMA_CFG_PER_ID(8)>;
  543. dma-names = "tx", "rx";
  544. #address-cells = <1>;
  545. #size-cells = <0>;
  546. pinctrl-names = "default";
  547. pinctrl-0 = <&pinctrl_i2c0>;
  548. status = "disabled";
  549. };
  550. i2c1: i2c@f8014000 {
  551. compatible = "atmel,at91sam9x5-i2c";
  552. reg = <0xf8014000 0x100>;
  553. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
  554. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(5)>,
  555. <&dma1 1 AT91_DMA_CFG_PER_ID(6)>;
  556. dma-names = "tx", "rx";
  557. #address-cells = <1>;
  558. #size-cells = <0>;
  559. pinctrl-names = "default";
  560. pinctrl-0 = <&pinctrl_i2c1>;
  561. status = "disabled";
  562. };
  563. i2c2: i2c@f8018000 {
  564. compatible = "atmel,at91sam9x5-i2c";
  565. reg = <0xf8018000 0x100>;
  566. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
  567. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(9)>,
  568. <&dma0 1 AT91_DMA_CFG_PER_ID(10)>;
  569. dma-names = "tx", "rx";
  570. #address-cells = <1>;
  571. #size-cells = <0>;
  572. pinctrl-names = "default";
  573. pinctrl-0 = <&pinctrl_i2c2>;
  574. status = "disabled";
  575. };
  576. uart0: serial@f8040000 {
  577. compatible = "atmel,at91sam9260-usart";
  578. reg = <0xf8040000 0x200>;
  579. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  580. pinctrl-names = "default";
  581. pinctrl-0 = <&pinctrl_uart0>;
  582. status = "disabled";
  583. };
  584. uart1: serial@f8044000 {
  585. compatible = "atmel,at91sam9260-usart";
  586. reg = <0xf8044000 0x200>;
  587. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  588. pinctrl-names = "default";
  589. pinctrl-0 = <&pinctrl_uart1>;
  590. status = "disabled";
  591. };
  592. adc0: adc@f804c000 {
  593. compatible = "atmel,at91sam9260-adc";
  594. reg = <0xf804c000 0x100>;
  595. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
  596. atmel,adc-use-external;
  597. atmel,adc-channels-used = <0xffff>;
  598. atmel,adc-vref = <3300>;
  599. atmel,adc-num-channels = <12>;
  600. atmel,adc-startup-time = <40>;
  601. atmel,adc-channel-base = <0x50>;
  602. atmel,adc-drdy-mask = <0x1000000>;
  603. atmel,adc-status-register = <0x30>;
  604. atmel,adc-trigger-register = <0xc0>;
  605. atmel,adc-res = <8 10>;
  606. atmel,adc-res-names = "lowres", "highres";
  607. atmel,adc-use-res = "highres";
  608. trigger@0 {
  609. trigger-name = "external-rising";
  610. trigger-value = <0x1>;
  611. trigger-external;
  612. };
  613. trigger@1 {
  614. trigger-name = "external-falling";
  615. trigger-value = <0x2>;
  616. trigger-external;
  617. };
  618. trigger@2 {
  619. trigger-name = "external-any";
  620. trigger-value = <0x3>;
  621. trigger-external;
  622. };
  623. trigger@3 {
  624. trigger-name = "continuous";
  625. trigger-value = <0x6>;
  626. };
  627. };
  628. spi0: spi@f0000000 {
  629. #address-cells = <1>;
  630. #size-cells = <0>;
  631. compatible = "atmel,at91rm9200-spi";
  632. reg = <0xf0000000 0x100>;
  633. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  634. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(1)>,
  635. <&dma0 1 AT91_DMA_CFG_PER_ID(2)>;
  636. dma-names = "tx", "rx";
  637. pinctrl-names = "default";
  638. pinctrl-0 = <&pinctrl_spi0>;
  639. status = "disabled";
  640. };
  641. spi1: spi@f0004000 {
  642. #address-cells = <1>;
  643. #size-cells = <0>;
  644. compatible = "atmel,at91rm9200-spi";
  645. reg = <0xf0004000 0x100>;
  646. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  647. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(1)>,
  648. <&dma1 1 AT91_DMA_CFG_PER_ID(2)>;
  649. dma-names = "tx", "rx";
  650. pinctrl-names = "default";
  651. pinctrl-0 = <&pinctrl_spi1>;
  652. status = "disabled";
  653. };
  654. usb2: gadget@f803c000 {
  655. #address-cells = <1>;
  656. #size-cells = <0>;
  657. compatible = "atmel,at91sam9rl-udc";
  658. reg = <0x00500000 0x80000
  659. 0xf803c000 0x400>;
  660. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
  661. status = "disabled";
  662. ep0 {
  663. reg = <0>;
  664. atmel,fifo-size = <64>;
  665. atmel,nb-banks = <1>;
  666. };
  667. ep1 {
  668. reg = <1>;
  669. atmel,fifo-size = <1024>;
  670. atmel,nb-banks = <2>;
  671. atmel,can-dma;
  672. atmel,can-isoc;
  673. };
  674. ep2 {
  675. reg = <2>;
  676. atmel,fifo-size = <1024>;
  677. atmel,nb-banks = <2>;
  678. atmel,can-dma;
  679. atmel,can-isoc;
  680. };
  681. ep3 {
  682. reg = <3>;
  683. atmel,fifo-size = <1024>;
  684. atmel,nb-banks = <3>;
  685. atmel,can-dma;
  686. };
  687. ep4 {
  688. reg = <4>;
  689. atmel,fifo-size = <1024>;
  690. atmel,nb-banks = <3>;
  691. atmel,can-dma;
  692. };
  693. ep5 {
  694. reg = <5>;
  695. atmel,fifo-size = <1024>;
  696. atmel,nb-banks = <3>;
  697. atmel,can-dma;
  698. atmel,can-isoc;
  699. };
  700. ep6 {
  701. reg = <6>;
  702. atmel,fifo-size = <1024>;
  703. atmel,nb-banks = <3>;
  704. atmel,can-dma;
  705. atmel,can-isoc;
  706. };
  707. };
  708. watchdog@fffffe40 {
  709. compatible = "atmel,at91sam9260-wdt";
  710. reg = <0xfffffe40 0x10>;
  711. status = "disabled";
  712. };
  713. rtc@fffffeb0 {
  714. compatible = "atmel,at91sam9x5-rtc";
  715. reg = <0xfffffeb0 0x40>;
  716. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  717. status = "disabled";
  718. };
  719. };
  720. nand0: nand@40000000 {
  721. compatible = "atmel,at91rm9200-nand";
  722. #address-cells = <1>;
  723. #size-cells = <1>;
  724. reg = <0x40000000 0x10000000
  725. 0xffffe000 0x600 /* PMECC Registers */
  726. 0xffffe600 0x200 /* PMECC Error Location Registers */
  727. 0x00108000 0x18000 /* PMECC looup table in ROM code */
  728. >;
  729. atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
  730. atmel,nand-addr-offset = <21>;
  731. atmel,nand-cmd-offset = <22>;
  732. pinctrl-names = "default";
  733. pinctrl-0 = <&pinctrl_nand>;
  734. gpios = <&pioD 5 GPIO_ACTIVE_HIGH
  735. &pioD 4 GPIO_ACTIVE_HIGH
  736. 0
  737. >;
  738. status = "disabled";
  739. };
  740. usb0: ohci@00600000 {
  741. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  742. reg = <0x00600000 0x100000>;
  743. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  744. status = "disabled";
  745. };
  746. usb1: ehci@00700000 {
  747. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  748. reg = <0x00700000 0x100000>;
  749. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  750. status = "disabled";
  751. };
  752. };
  753. i2c@0 {
  754. compatible = "i2c-gpio";
  755. gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
  756. &pioA 31 GPIO_ACTIVE_HIGH /* scl */
  757. >;
  758. i2c-gpio,sda-open-drain;
  759. i2c-gpio,scl-open-drain;
  760. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  761. #address-cells = <1>;
  762. #size-cells = <0>;
  763. pinctrl-names = "default";
  764. pinctrl-0 = <&pinctrl_i2c_gpio0>;
  765. status = "disabled";
  766. };
  767. i2c@1 {
  768. compatible = "i2c-gpio";
  769. gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
  770. &pioC 1 GPIO_ACTIVE_HIGH /* scl */
  771. >;
  772. i2c-gpio,sda-open-drain;
  773. i2c-gpio,scl-open-drain;
  774. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  775. #address-cells = <1>;
  776. #size-cells = <0>;
  777. pinctrl-names = "default";
  778. pinctrl-0 = <&pinctrl_i2c_gpio1>;
  779. status = "disabled";
  780. };
  781. i2c@2 {
  782. compatible = "i2c-gpio";
  783. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  784. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  785. >;
  786. i2c-gpio,sda-open-drain;
  787. i2c-gpio,scl-open-drain;
  788. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  789. #address-cells = <1>;
  790. #size-cells = <0>;
  791. pinctrl-names = "default";
  792. pinctrl-0 = <&pinctrl_i2c_gpio2>;
  793. status = "disabled";
  794. };
  795. };