at91sam9n12.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * at91sam9n12.dtsi - Device Tree include file for AT91SAM9N12 SoC
  3. *
  4. * Copyright (C) 2012 Atmel,
  5. * 2012 Hong Xu <hong.xu@atmel.com>
  6. *
  7. * Licensed under GPLv2 or later.
  8. */
  9. #include "skeleton.dtsi"
  10. #include <dt-bindings/dma/at91.h>
  11. #include <dt-bindings/pinctrl/at91.h>
  12. #include <dt-bindings/interrupt-controller/irq.h>
  13. #include <dt-bindings/gpio/gpio.h>
  14. / {
  15. model = "Atmel AT91SAM9N12 SoC";
  16. compatible = "atmel,at91sam9n12";
  17. interrupt-parent = <&aic>;
  18. aliases {
  19. serial0 = &dbgu;
  20. serial1 = &usart0;
  21. serial2 = &usart1;
  22. serial3 = &usart2;
  23. serial4 = &usart3;
  24. gpio0 = &pioA;
  25. gpio1 = &pioB;
  26. gpio2 = &pioC;
  27. gpio3 = &pioD;
  28. tcb0 = &tcb0;
  29. tcb1 = &tcb1;
  30. i2c0 = &i2c0;
  31. i2c1 = &i2c1;
  32. ssc0 = &ssc0;
  33. };
  34. cpus {
  35. #address-cells = <0>;
  36. #size-cells = <0>;
  37. cpu {
  38. compatible = "arm,arm926ej-s";
  39. device_type = "cpu";
  40. };
  41. };
  42. memory {
  43. reg = <0x20000000 0x10000000>;
  44. };
  45. ahb {
  46. compatible = "simple-bus";
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. ranges;
  50. apb {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. ranges;
  55. aic: interrupt-controller@fffff000 {
  56. #interrupt-cells = <3>;
  57. compatible = "atmel,at91rm9200-aic";
  58. interrupt-controller;
  59. reg = <0xfffff000 0x200>;
  60. atmel,external-irqs = <31>;
  61. };
  62. ramc0: ramc@ffffe800 {
  63. compatible = "atmel,at91sam9g45-ddramc";
  64. reg = <0xffffe800 0x200>;
  65. };
  66. pmc: pmc@fffffc00 {
  67. compatible = "atmel,at91rm9200-pmc";
  68. reg = <0xfffffc00 0x100>;
  69. };
  70. rstc@fffffe00 {
  71. compatible = "atmel,at91sam9g45-rstc";
  72. reg = <0xfffffe00 0x10>;
  73. };
  74. pit: timer@fffffe30 {
  75. compatible = "atmel,at91sam9260-pit";
  76. reg = <0xfffffe30 0xf>;
  77. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  78. };
  79. shdwc@fffffe10 {
  80. compatible = "atmel,at91sam9x5-shdwc";
  81. reg = <0xfffffe10 0x10>;
  82. };
  83. mmc0: mmc@f0008000 {
  84. compatible = "atmel,hsmci";
  85. reg = <0xf0008000 0x600>;
  86. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
  87. dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>;
  88. dma-names = "rxtx";
  89. #address-cells = <1>;
  90. #size-cells = <0>;
  91. status = "disabled";
  92. };
  93. tcb0: timer@f8008000 {
  94. compatible = "atmel,at91sam9x5-tcb";
  95. reg = <0xf8008000 0x100>;
  96. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  97. };
  98. tcb1: timer@f800c000 {
  99. compatible = "atmel,at91sam9x5-tcb";
  100. reg = <0xf800c000 0x100>;
  101. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  102. };
  103. dma: dma-controller@ffffec00 {
  104. compatible = "atmel,at91sam9g45-dma";
  105. reg = <0xffffec00 0x200>;
  106. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  107. #dma-cells = <2>;
  108. };
  109. pinctrl@fffff400 {
  110. #address-cells = <1>;
  111. #size-cells = <1>;
  112. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  113. ranges = <0xfffff400 0xfffff400 0x800>;
  114. atmel,mux-mask = <
  115. /* A B C */
  116. 0xffffffff 0xffe07983 0x00000000 /* pioA */
  117. 0x00040000 0x00047e0f 0x00000000 /* pioB */
  118. 0xfdffffff 0x07c00000 0xb83fffff /* pioC */
  119. 0x003fffff 0x003f8000 0x00000000 /* pioD */
  120. >;
  121. /* shared pinctrl settings */
  122. dbgu {
  123. pinctrl_dbgu: dbgu-0 {
  124. atmel,pins =
  125. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  126. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph with pullup */
  127. };
  128. };
  129. usart0 {
  130. pinctrl_usart0: usart0-0 {
  131. atmel,pins =
  132. <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
  133. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA0 periph A */
  134. };
  135. pinctrl_usart0_rts: usart0_rts-0 {
  136. atmel,pins =
  137. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
  138. };
  139. pinctrl_usart0_cts: usart0_cts-0 {
  140. atmel,pins =
  141. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
  142. };
  143. };
  144. usart1 {
  145. pinctrl_usart1: usart1-0 {
  146. atmel,pins =
  147. <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
  148. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA5 periph A */
  149. };
  150. };
  151. usart2 {
  152. pinctrl_usart2: usart2-0 {
  153. atmel,pins =
  154. <AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
  155. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA7 periph A */
  156. };
  157. pinctrl_usart2_rts: usart2_rts-0 {
  158. atmel,pins =
  159. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  160. };
  161. pinctrl_usart2_cts: usart2_cts-0 {
  162. atmel,pins =
  163. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  164. };
  165. };
  166. usart3 {
  167. pinctrl_usart3: usart3-0 {
  168. atmel,pins =
  169. <AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC23 periph B with pullup */
  170. AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC22 periph B */
  171. };
  172. pinctrl_usart3_rts: usart3_rts-0 {
  173. atmel,pins =
  174. <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */
  175. };
  176. pinctrl_usart3_cts: usart3_cts-0 {
  177. atmel,pins =
  178. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */
  179. };
  180. };
  181. uart0 {
  182. pinctrl_uart0: uart0-0 {
  183. atmel,pins =
  184. <AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* PC9 periph C with pullup */
  185. AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC8 periph C */
  186. };
  187. };
  188. uart1 {
  189. pinctrl_uart1: uart1-0 {
  190. atmel,pins =
  191. <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* PC17 periph C with pullup */
  192. AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC16 periph C */
  193. };
  194. };
  195. nand {
  196. pinctrl_nand: nand-0 {
  197. atmel,pins =
  198. <AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY pin pull_up*/
  199. AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PD4 gpio enable pin pull_up */
  200. };
  201. };
  202. mmc0 {
  203. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  204. atmel,pins =
  205. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  206. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  207. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
  208. };
  209. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  210. atmel,pins =
  211. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  212. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  213. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  214. };
  215. pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
  216. atmel,pins =
  217. <AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */
  218. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
  219. AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA13 periph B with pullup */
  220. AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA14 periph B with pullup */
  221. };
  222. };
  223. ssc0 {
  224. pinctrl_ssc0_tx: ssc0_tx-0 {
  225. atmel,pins =
  226. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
  227. AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
  228. AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
  229. };
  230. pinctrl_ssc0_rx: ssc0_rx-0 {
  231. atmel,pins =
  232. <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  233. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  234. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
  235. };
  236. };
  237. spi0 {
  238. pinctrl_spi0: spi0-0 {
  239. atmel,pins =
  240. <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
  241. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
  242. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
  243. };
  244. };
  245. spi1 {
  246. pinctrl_spi1: spi1-0 {
  247. atmel,pins =
  248. <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
  249. AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
  250. AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
  251. };
  252. };
  253. tcb0 {
  254. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  255. atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  256. };
  257. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  258. atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  259. };
  260. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  261. atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  262. };
  263. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  264. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  265. };
  266. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  267. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  268. };
  269. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  270. atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  271. };
  272. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  273. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  274. };
  275. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  276. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  277. };
  278. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  279. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  280. };
  281. };
  282. tcb1 {
  283. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  284. atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  285. };
  286. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  287. atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  288. };
  289. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  290. atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  291. };
  292. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  293. atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  294. };
  295. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  296. atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  297. };
  298. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  299. atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  300. };
  301. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  302. atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  303. };
  304. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  305. atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  306. };
  307. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  308. atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  309. };
  310. };
  311. pioA: gpio@fffff400 {
  312. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  313. reg = <0xfffff400 0x200>;
  314. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  315. #gpio-cells = <2>;
  316. gpio-controller;
  317. interrupt-controller;
  318. #interrupt-cells = <2>;
  319. };
  320. pioB: gpio@fffff600 {
  321. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  322. reg = <0xfffff600 0x200>;
  323. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  324. #gpio-cells = <2>;
  325. gpio-controller;
  326. interrupt-controller;
  327. #interrupt-cells = <2>;
  328. };
  329. pioC: gpio@fffff800 {
  330. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  331. reg = <0xfffff800 0x200>;
  332. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  333. #gpio-cells = <2>;
  334. gpio-controller;
  335. interrupt-controller;
  336. #interrupt-cells = <2>;
  337. };
  338. pioD: gpio@fffffa00 {
  339. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  340. reg = <0xfffffa00 0x200>;
  341. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  342. #gpio-cells = <2>;
  343. gpio-controller;
  344. interrupt-controller;
  345. #interrupt-cells = <2>;
  346. };
  347. };
  348. dbgu: serial@fffff200 {
  349. compatible = "atmel,at91sam9260-usart";
  350. reg = <0xfffff200 0x200>;
  351. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  352. pinctrl-names = "default";
  353. pinctrl-0 = <&pinctrl_dbgu>;
  354. status = "disabled";
  355. };
  356. ssc0: ssc@f0010000 {
  357. compatible = "atmel,at91sam9g45-ssc";
  358. reg = <0xf0010000 0x4000>;
  359. interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
  360. pinctrl-names = "default";
  361. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  362. status = "disabled";
  363. };
  364. usart0: serial@f801c000 {
  365. compatible = "atmel,at91sam9260-usart";
  366. reg = <0xf801c000 0x4000>;
  367. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
  368. pinctrl-names = "default";
  369. pinctrl-0 = <&pinctrl_usart0>;
  370. status = "disabled";
  371. };
  372. usart1: serial@f8020000 {
  373. compatible = "atmel,at91sam9260-usart";
  374. reg = <0xf8020000 0x4000>;
  375. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  376. pinctrl-names = "default";
  377. pinctrl-0 = <&pinctrl_usart1>;
  378. status = "disabled";
  379. };
  380. usart2: serial@f8024000 {
  381. compatible = "atmel,at91sam9260-usart";
  382. reg = <0xf8024000 0x4000>;
  383. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  384. pinctrl-names = "default";
  385. pinctrl-0 = <&pinctrl_usart2>;
  386. status = "disabled";
  387. };
  388. usart3: serial@f8028000 {
  389. compatible = "atmel,at91sam9260-usart";
  390. reg = <0xf8028000 0x4000>;
  391. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  392. pinctrl-names = "default";
  393. pinctrl-0 = <&pinctrl_usart3>;
  394. status = "disabled";
  395. };
  396. i2c0: i2c@f8010000 {
  397. compatible = "atmel,at91sam9x5-i2c";
  398. reg = <0xf8010000 0x100>;
  399. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
  400. dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>,
  401. <&dma 1 AT91_DMA_CFG_PER_ID(14)>;
  402. dma-names = "tx", "rx";
  403. #address-cells = <1>;
  404. #size-cells = <0>;
  405. status = "disabled";
  406. };
  407. i2c1: i2c@f8014000 {
  408. compatible = "atmel,at91sam9x5-i2c";
  409. reg = <0xf8014000 0x100>;
  410. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
  411. dmas = <&dma 1 AT91_DMA_CFG_PER_ID(15)>,
  412. <&dma 1 AT91_DMA_CFG_PER_ID(16)>;
  413. dma-names = "tx", "rx";
  414. #address-cells = <1>;
  415. #size-cells = <0>;
  416. status = "disabled";
  417. };
  418. spi0: spi@f0000000 {
  419. #address-cells = <1>;
  420. #size-cells = <0>;
  421. compatible = "atmel,at91rm9200-spi";
  422. reg = <0xf0000000 0x100>;
  423. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  424. dmas = <&dma 1 AT91_DMA_CFG_PER_ID(1)>,
  425. <&dma 1 AT91_DMA_CFG_PER_ID(2)>;
  426. dma-names = "tx", "rx";
  427. pinctrl-names = "default";
  428. pinctrl-0 = <&pinctrl_spi0>;
  429. status = "disabled";
  430. };
  431. spi1: spi@f0004000 {
  432. #address-cells = <1>;
  433. #size-cells = <0>;
  434. compatible = "atmel,at91rm9200-spi";
  435. reg = <0xf0004000 0x100>;
  436. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  437. dmas = <&dma 1 AT91_DMA_CFG_PER_ID(3)>,
  438. <&dma 1 AT91_DMA_CFG_PER_ID(4)>;
  439. dma-names = "tx", "rx";
  440. pinctrl-names = "default";
  441. pinctrl-0 = <&pinctrl_spi1>;
  442. status = "disabled";
  443. };
  444. watchdog@fffffe40 {
  445. compatible = "atmel,at91sam9260-wdt";
  446. reg = <0xfffffe40 0x10>;
  447. status = "disabled";
  448. };
  449. };
  450. nand0: nand@40000000 {
  451. compatible = "atmel,at91rm9200-nand";
  452. #address-cells = <1>;
  453. #size-cells = <1>;
  454. reg = < 0x40000000 0x10000000
  455. 0xffffe000 0x00000600
  456. 0xffffe600 0x00000200
  457. 0x00108000 0x00018000
  458. >;
  459. atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
  460. atmel,nand-addr-offset = <21>;
  461. atmel,nand-cmd-offset = <22>;
  462. pinctrl-names = "default";
  463. pinctrl-0 = <&pinctrl_nand>;
  464. gpios = <&pioD 5 GPIO_ACTIVE_HIGH
  465. &pioD 4 GPIO_ACTIVE_HIGH
  466. 0
  467. >;
  468. status = "disabled";
  469. };
  470. usb0: ohci@00500000 {
  471. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  472. reg = <0x00500000 0x00100000>;
  473. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  474. status = "disabled";
  475. };
  476. };
  477. i2c@0 {
  478. compatible = "i2c-gpio";
  479. gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
  480. &pioA 31 GPIO_ACTIVE_HIGH /* scl */
  481. >;
  482. i2c-gpio,sda-open-drain;
  483. i2c-gpio,scl-open-drain;
  484. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  485. #address-cells = <1>;
  486. #size-cells = <0>;
  487. status = "disabled";
  488. };
  489. };