at91rm9200.dtsi 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * at91rm9200.dtsi - Device Tree Include file for AT91RM9200 family SoC
  3. *
  4. * Copyright (C) 2011 Atmel,
  5. * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>,
  6. * 2012 Joachim Eastwood <manabian@gmail.com>
  7. *
  8. * Based on at91sam9260.dtsi
  9. *
  10. * Licensed under GPLv2 or later.
  11. */
  12. #include "skeleton.dtsi"
  13. #include <dt-bindings/pinctrl/at91.h>
  14. #include <dt-bindings/interrupt-controller/irq.h>
  15. #include <dt-bindings/gpio/gpio.h>
  16. / {
  17. model = "Atmel AT91RM9200 family SoC";
  18. compatible = "atmel,at91rm9200";
  19. interrupt-parent = <&aic>;
  20. aliases {
  21. serial0 = &dbgu;
  22. serial1 = &usart0;
  23. serial2 = &usart1;
  24. serial3 = &usart2;
  25. serial4 = &usart3;
  26. gpio0 = &pioA;
  27. gpio1 = &pioB;
  28. gpio2 = &pioC;
  29. gpio3 = &pioD;
  30. tcb0 = &tcb0;
  31. tcb1 = &tcb1;
  32. i2c0 = &i2c0;
  33. ssc0 = &ssc0;
  34. ssc1 = &ssc1;
  35. ssc2 = &ssc2;
  36. };
  37. cpus {
  38. #address-cells = <0>;
  39. #size-cells = <0>;
  40. cpu {
  41. compatible = "arm,arm920t";
  42. device_type = "cpu";
  43. };
  44. };
  45. memory {
  46. reg = <0x20000000 0x04000000>;
  47. };
  48. ahb {
  49. compatible = "simple-bus";
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. ranges;
  53. apb {
  54. compatible = "simple-bus";
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. ranges;
  58. aic: interrupt-controller@fffff000 {
  59. #interrupt-cells = <3>;
  60. compatible = "atmel,at91rm9200-aic";
  61. interrupt-controller;
  62. reg = <0xfffff000 0x200>;
  63. atmel,external-irqs = <25 26 27 28 29 30 31>;
  64. };
  65. ramc0: ramc@ffffff00 {
  66. compatible = "atmel,at91rm9200-sdramc";
  67. reg = <0xffffff00 0x100>;
  68. };
  69. pmc: pmc@fffffc00 {
  70. compatible = "atmel,at91rm9200-pmc";
  71. reg = <0xfffffc00 0x100>;
  72. };
  73. st: timer@fffffd00 {
  74. compatible = "atmel,at91rm9200-st";
  75. reg = <0xfffffd00 0x100>;
  76. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  77. };
  78. tcb0: timer@fffa0000 {
  79. compatible = "atmel,at91rm9200-tcb";
  80. reg = <0xfffa0000 0x100>;
  81. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0
  82. 18 IRQ_TYPE_LEVEL_HIGH 0
  83. 19 IRQ_TYPE_LEVEL_HIGH 0>;
  84. };
  85. tcb1: timer@fffa4000 {
  86. compatible = "atmel,at91rm9200-tcb";
  87. reg = <0xfffa4000 0x100>;
  88. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0
  89. 21 IRQ_TYPE_LEVEL_HIGH 0
  90. 22 IRQ_TYPE_LEVEL_HIGH 0>;
  91. };
  92. i2c0: i2c@fffb8000 {
  93. compatible = "atmel,at91rm9200-i2c";
  94. reg = <0xfffb8000 0x4000>;
  95. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
  96. pinctrl-names = "default";
  97. pinctrl-0 = <&pinctrl_twi>;
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. status = "disabled";
  101. };
  102. mmc0: mmc@fffb4000 {
  103. compatible = "atmel,hsmci";
  104. reg = <0xfffb4000 0x4000>;
  105. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
  106. #address-cells = <1>;
  107. #size-cells = <0>;
  108. status = "disabled";
  109. };
  110. ssc0: ssc@fffd0000 {
  111. compatible = "atmel,at91rm9200-ssc";
  112. reg = <0xfffd0000 0x4000>;
  113. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  114. pinctrl-names = "default";
  115. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  116. status = "disable";
  117. };
  118. ssc1: ssc@fffd4000 {
  119. compatible = "atmel,at91rm9200-ssc";
  120. reg = <0xfffd4000 0x4000>;
  121. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  122. pinctrl-names = "default";
  123. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  124. status = "disable";
  125. };
  126. ssc2: ssc@fffd8000 {
  127. compatible = "atmel,at91rm9200-ssc";
  128. reg = <0xfffd8000 0x4000>;
  129. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  130. pinctrl-names = "default";
  131. pinctrl-0 = <&pinctrl_ssc2_tx &pinctrl_ssc2_rx>;
  132. status = "disable";
  133. };
  134. macb0: ethernet@fffbc000 {
  135. compatible = "cdns,at91rm9200-emac", "cdns,emac";
  136. reg = <0xfffbc000 0x4000>;
  137. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  138. phy-mode = "rmii";
  139. pinctrl-names = "default";
  140. pinctrl-0 = <&pinctrl_macb_rmii>;
  141. status = "disabled";
  142. };
  143. pinctrl@fffff400 {
  144. #address-cells = <1>;
  145. #size-cells = <1>;
  146. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  147. ranges = <0xfffff400 0xfffff400 0x800>;
  148. atmel,mux-mask = <
  149. /* A B */
  150. 0xffffffff 0xffffffff /* pioA */
  151. 0xffffffff 0x083fffff /* pioB */
  152. 0xffff3fff 0x00000000 /* pioC */
  153. 0x03ff87ff 0x0fffff80 /* pioD */
  154. >;
  155. /* shared pinctrl settings */
  156. dbgu {
  157. pinctrl_dbgu: dbgu-0 {
  158. atmel,pins =
  159. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A */
  160. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA31 periph with pullup */
  161. };
  162. };
  163. uart0 {
  164. pinctrl_uart0: uart0-0 {
  165. atmel,pins =
  166. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  167. AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA18 periph A */
  168. };
  169. pinctrl_uart0_rts: uart0_rts-0 {
  170. atmel,pins =
  171. <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A */
  172. };
  173. pinctrl_uart0_cts: uart0_cts-0 {
  174. atmel,pins =
  175. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA21 periph A */
  176. };
  177. };
  178. uart1 {
  179. pinctrl_uart1: uart1-0 {
  180. atmel,pins =
  181. <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB20 periph A with pullup */
  182. AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB21 periph A */
  183. };
  184. pinctrl_uart1_rts: uart1_rts-0 {
  185. atmel,pins =
  186. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB24 periph A */
  187. };
  188. pinctrl_uart1_cts: uart1_cts-0 {
  189. atmel,pins =
  190. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB26 periph A */
  191. };
  192. pinctrl_uart1_dtr_dsr: uart1_dtr_dsr-0 {
  193. atmel,pins =
  194. <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB19 periph A */
  195. AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB25 periph A */
  196. };
  197. pinctrl_uart1_dcd: uart1_dcd-0 {
  198. atmel,pins =
  199. <AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB23 periph A */
  200. };
  201. pinctrl_uart1_ri: uart1_ri-0 {
  202. atmel,pins =
  203. <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
  204. };
  205. };
  206. uart2 {
  207. pinctrl_uart2: uart2-0 {
  208. atmel,pins =
  209. <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA22 periph A */
  210. AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
  211. };
  212. pinctrl_uart2_rts: uart2_rts-0 {
  213. atmel,pins =
  214. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
  215. };
  216. pinctrl_uart2_cts: uart2_cts-0 {
  217. atmel,pins =
  218. <AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA31 periph B */
  219. };
  220. };
  221. uart3 {
  222. pinctrl_uart3: uart3-0 {
  223. atmel,pins =
  224. <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA5 periph B with pullup */
  225. AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA6 periph B */
  226. };
  227. pinctrl_uart3_rts: uart3_rts-0 {
  228. atmel,pins =
  229. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  230. };
  231. pinctrl_uart3_cts: uart3_cts-0 {
  232. atmel,pins =
  233. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  234. };
  235. };
  236. nand {
  237. pinctrl_nand: nand-0 {
  238. atmel,pins =
  239. <AT91_PIOC 2 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC2 gpio RDY pin pull_up */
  240. AT91_PIOB 1 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PB1 gpio CD pin pull_up */
  241. };
  242. };
  243. macb {
  244. pinctrl_macb_rmii: macb_rmii-0 {
  245. atmel,pins =
  246. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A */
  247. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A */
  248. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  249. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
  250. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
  251. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
  252. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
  253. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
  254. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
  255. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA16 periph A */
  256. };
  257. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  258. atmel,pins =
  259. <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB12 periph B */
  260. AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB13 periph B */
  261. AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B */
  262. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB15 periph B */
  263. AT91_PIOB 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB16 periph B */
  264. AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB17 periph B */
  265. AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB18 periph B */
  266. AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB19 periph B */
  267. };
  268. };
  269. mmc0 {
  270. pinctrl_mmc0_clk: mmc0_clk-0 {
  271. atmel,pins =
  272. <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
  273. };
  274. pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
  275. atmel,pins =
  276. <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
  277. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA29 periph A with pullup */
  278. };
  279. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  280. atmel,pins =
  281. <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB3 periph B with pullup */
  282. AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB4 periph B with pullup */
  283. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PB5 periph B with pullup */
  284. };
  285. pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
  286. atmel,pins =
  287. <AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA8 periph B with pullup */
  288. AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA9 periph B with pullup */
  289. };
  290. pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
  291. atmel,pins =
  292. <AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA10 periph B with pullup */
  293. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */
  294. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA12 periph B with pullup */
  295. };
  296. };
  297. ssc0 {
  298. pinctrl_ssc0_tx: ssc0_tx-0 {
  299. atmel,pins =
  300. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
  301. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
  302. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A */
  303. };
  304. pinctrl_ssc0_rx: ssc0_rx-0 {
  305. atmel,pins =
  306. <AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
  307. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
  308. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
  309. };
  310. };
  311. ssc1 {
  312. pinctrl_ssc1_tx: ssc1_tx-0 {
  313. atmel,pins =
  314. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  315. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  316. AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  317. };
  318. pinctrl_ssc1_rx: ssc1_rx-0 {
  319. atmel,pins =
  320. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  321. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
  322. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
  323. };
  324. };
  325. ssc2 {
  326. pinctrl_ssc2_tx: ssc2_tx-0 {
  327. atmel,pins =
  328. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  329. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
  330. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A */
  331. };
  332. pinctrl_ssc2_rx: ssc2_rx-0 {
  333. atmel,pins =
  334. <AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
  335. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
  336. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
  337. };
  338. };
  339. twi {
  340. pinctrl_twi: twi-0 {
  341. atmel,pins =
  342. <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE /* PA25 periph A with multi drive */
  343. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE>; /* PA26 periph A with multi drive */
  344. };
  345. pinctrl_twi_gpio: twi_gpio-0 {
  346. atmel,pins =
  347. <AT91_PIOA 25 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA25 GPIO with multi drive */
  348. AT91_PIOA 26 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA26 GPIO with multi drive */
  349. };
  350. };
  351. tcb0 {
  352. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  353. atmel,pins = <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  354. };
  355. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  356. atmel,pins = <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  357. };
  358. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  359. atmel,pins = <AT91_PIOA 15 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  360. };
  361. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  362. atmel,pins = <AT91_PIOA 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  363. };
  364. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  365. atmel,pins = <AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  366. };
  367. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  368. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  369. };
  370. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  371. atmel,pins = <AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  372. };
  373. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  374. atmel,pins = <AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  375. };
  376. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  377. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  378. };
  379. };
  380. tcb1 {
  381. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  382. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  383. };
  384. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  385. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  386. };
  387. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  388. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  389. };
  390. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  391. atmel,pins = <AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  392. };
  393. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  394. atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  395. };
  396. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  397. atmel,pins = <AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  398. };
  399. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  400. atmel,pins = <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  401. };
  402. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  403. atmel,pins = <AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  404. };
  405. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  406. atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  407. };
  408. };
  409. spi0 {
  410. pinctrl_spi0: spi0-0 {
  411. atmel,pins =
  412. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A SPI0_MISO pin */
  413. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A SPI0_MOSI pin */
  414. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A SPI0_SPCK pin */
  415. };
  416. };
  417. pioA: gpio@fffff400 {
  418. compatible = "atmel,at91rm9200-gpio";
  419. reg = <0xfffff400 0x200>;
  420. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  421. #gpio-cells = <2>;
  422. gpio-controller;
  423. interrupt-controller;
  424. #interrupt-cells = <2>;
  425. };
  426. pioB: gpio@fffff600 {
  427. compatible = "atmel,at91rm9200-gpio";
  428. reg = <0xfffff600 0x200>;
  429. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  430. #gpio-cells = <2>;
  431. gpio-controller;
  432. interrupt-controller;
  433. #interrupt-cells = <2>;
  434. };
  435. pioC: gpio@fffff800 {
  436. compatible = "atmel,at91rm9200-gpio";
  437. reg = <0xfffff800 0x200>;
  438. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  439. #gpio-cells = <2>;
  440. gpio-controller;
  441. interrupt-controller;
  442. #interrupt-cells = <2>;
  443. };
  444. pioD: gpio@fffffa00 {
  445. compatible = "atmel,at91rm9200-gpio";
  446. reg = <0xfffffa00 0x200>;
  447. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  448. #gpio-cells = <2>;
  449. gpio-controller;
  450. interrupt-controller;
  451. #interrupt-cells = <2>;
  452. };
  453. };
  454. dbgu: serial@fffff200 {
  455. compatible = "atmel,at91rm9200-usart";
  456. reg = <0xfffff200 0x200>;
  457. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  458. pinctrl-names = "default";
  459. pinctrl-0 = <&pinctrl_dbgu>;
  460. status = "disabled";
  461. };
  462. usart0: serial@fffc0000 {
  463. compatible = "atmel,at91rm9200-usart";
  464. reg = <0xfffc0000 0x200>;
  465. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  466. atmel,use-dma-rx;
  467. atmel,use-dma-tx;
  468. pinctrl-names = "default";
  469. pinctrl-0 = <&pinctrl_uart0>;
  470. status = "disabled";
  471. };
  472. usart1: serial@fffc4000 {
  473. compatible = "atmel,at91rm9200-usart";
  474. reg = <0xfffc4000 0x200>;
  475. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  476. atmel,use-dma-rx;
  477. atmel,use-dma-tx;
  478. pinctrl-names = "default";
  479. pinctrl-0 = <&pinctrl_uart1>;
  480. status = "disabled";
  481. };
  482. usart2: serial@fffc8000 {
  483. compatible = "atmel,at91rm9200-usart";
  484. reg = <0xfffc8000 0x200>;
  485. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  486. atmel,use-dma-rx;
  487. atmel,use-dma-tx;
  488. pinctrl-names = "default";
  489. pinctrl-0 = <&pinctrl_uart2>;
  490. status = "disabled";
  491. };
  492. usart3: serial@fffcc000 {
  493. compatible = "atmel,at91rm9200-usart";
  494. reg = <0xfffcc000 0x200>;
  495. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 5>;
  496. atmel,use-dma-rx;
  497. atmel,use-dma-tx;
  498. pinctrl-names = "default";
  499. pinctrl-0 = <&pinctrl_uart3>;
  500. status = "disabled";
  501. };
  502. usb1: gadget@fffb0000 {
  503. compatible = "atmel,at91rm9200-udc";
  504. reg = <0xfffb0000 0x4000>;
  505. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 2>;
  506. status = "disabled";
  507. };
  508. spi0: spi@fffe0000 {
  509. #address-cells = <1>;
  510. #size-cells = <0>;
  511. compatible = "atmel,at91rm9200-spi";
  512. reg = <0xfffe0000 0x200>;
  513. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  514. pinctrl-names = "default";
  515. pinctrl-0 = <&pinctrl_spi0>;
  516. status = "disabled";
  517. };
  518. };
  519. nand0: nand@40000000 {
  520. compatible = "atmel,at91rm9200-nand";
  521. #address-cells = <1>;
  522. #size-cells = <1>;
  523. reg = <0x40000000 0x10000000>;
  524. atmel,nand-addr-offset = <21>;
  525. atmel,nand-cmd-offset = <22>;
  526. pinctrl-names = "default";
  527. pinctrl-0 = <&pinctrl_nand>;
  528. nand-ecc-mode = "soft";
  529. gpios = <&pioC 2 GPIO_ACTIVE_HIGH
  530. 0
  531. &pioB 1 GPIO_ACTIVE_HIGH
  532. >;
  533. status = "disabled";
  534. };
  535. usb0: ohci@00300000 {
  536. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  537. reg = <0x00300000 0x100000>;
  538. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>;
  539. status = "disabled";
  540. };
  541. };
  542. i2c@0 {
  543. compatible = "i2c-gpio";
  544. gpios = <&pioA 25 GPIO_ACTIVE_HIGH /* sda */
  545. &pioA 26 GPIO_ACTIVE_HIGH /* scl */
  546. >;
  547. i2c-gpio,sda-open-drain;
  548. i2c-gpio,scl-open-drain;
  549. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  550. pinctrl-names = "default";
  551. pinctrl-0 = <&pinctrl_twi_gpio>;
  552. #address-cells = <1>;
  553. #size-cells = <0>;
  554. status = "disabled";
  555. };
  556. };