irq.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Copyright (C) 2011-12 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/irqdomain.h>
  13. #include <linux/irqchip.h>
  14. #include "../../drivers/irqchip/irqchip.h"
  15. #include <asm/sections.h>
  16. #include <asm/irq.h>
  17. #include <asm/mach_desc.h>
  18. /*
  19. * Early Hardware specific Interrupt setup
  20. * -Called very early (start_kernel -> setup_arch -> setup_processor)
  21. * -Platform Independent (must for any ARC700)
  22. * -Needed for each CPU (hence not foldable into init_IRQ)
  23. *
  24. * what it does ?
  25. * -setup Vector Table Base Reg - in case Linux not linked at 0x8000_0000
  26. * -Disable all IRQs (on CPU side)
  27. * -Optionally, setup the High priority Interrupts as Level 2 IRQs
  28. */
  29. void arc_init_IRQ(void)
  30. {
  31. int level_mask = 0;
  32. /* Disable all IRQs: enable them as devices request */
  33. write_aux_reg(AUX_IENABLE, 0);
  34. /* setup any high priority Interrupts (Level2 in ARCompact jargon) */
  35. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ3_LV2) << 3;
  36. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ5_LV2) << 5;
  37. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ6_LV2) << 6;
  38. if (level_mask) {
  39. pr_info("Level-2 interrupts bitset %x\n", level_mask);
  40. write_aux_reg(AUX_IRQ_LEV, level_mask);
  41. }
  42. }
  43. /*
  44. * ARC700 core includes a simple on-chip intc supporting
  45. * -per IRQ enable/disable
  46. * -2 levels of interrupts (high/low)
  47. * -all interrupts being level triggered
  48. *
  49. * To reduce platform code, we assume all IRQs directly hooked-up into intc.
  50. * Platforms with external intc, hence cascaded IRQs, are free to over-ride
  51. * below, per IRQ.
  52. */
  53. static void arc_mask_irq(struct irq_data *data)
  54. {
  55. arch_mask_irq(data->irq);
  56. }
  57. static void arc_unmask_irq(struct irq_data *data)
  58. {
  59. arch_unmask_irq(data->irq);
  60. }
  61. static struct irq_chip onchip_intc = {
  62. .name = "ARC In-core Intc",
  63. .irq_mask = arc_mask_irq,
  64. .irq_unmask = arc_unmask_irq,
  65. };
  66. static int arc_intc_domain_map(struct irq_domain *d, unsigned int irq,
  67. irq_hw_number_t hw)
  68. {
  69. if (irq == TIMER0_IRQ)
  70. irq_set_chip_and_handler(irq, &onchip_intc, handle_percpu_irq);
  71. else
  72. irq_set_chip_and_handler(irq, &onchip_intc, handle_level_irq);
  73. return 0;
  74. }
  75. static const struct irq_domain_ops arc_intc_domain_ops = {
  76. .xlate = irq_domain_xlate_onecell,
  77. .map = arc_intc_domain_map,
  78. };
  79. static struct irq_domain *root_domain;
  80. static int __init
  81. init_onchip_IRQ(struct device_node *intc, struct device_node *parent)
  82. {
  83. if (parent)
  84. panic("DeviceTree incore intc not a root irq controller\n");
  85. root_domain = irq_domain_add_legacy(intc, NR_CPU_IRQS, 0, 0,
  86. &arc_intc_domain_ops, NULL);
  87. if (!root_domain)
  88. panic("root irq domain not avail\n");
  89. /* with this we don't need to export root_domain */
  90. irq_set_default_host(root_domain);
  91. return 0;
  92. }
  93. IRQCHIP_DECLARE(arc_intc, "snps,arc700-intc", init_onchip_IRQ);
  94. /*
  95. * Late Interrupt system init called from start_kernel for Boot CPU only
  96. *
  97. * Since slab must already be initialized, platforms can start doing any
  98. * needed request_irq( )s
  99. */
  100. void __init init_IRQ(void)
  101. {
  102. /* Any external intc can be setup here */
  103. if (machine_desc->init_irq)
  104. machine_desc->init_irq();
  105. /* process the entire interrupt tree in one go */
  106. irqchip_init();
  107. #ifdef CONFIG_SMP
  108. /* Master CPU can initialize it's side of IPI */
  109. if (machine_desc->init_smp)
  110. machine_desc->init_smp(smp_processor_id());
  111. #endif
  112. }
  113. /*
  114. * "C" Entry point for any ARC ISR, called from low level vector handler
  115. * @irq is the vector number read from ICAUSE reg of on-chip intc
  116. */
  117. void arch_do_IRQ(unsigned int irq, struct pt_regs *regs)
  118. {
  119. struct pt_regs *old_regs = set_irq_regs(regs);
  120. irq_enter();
  121. generic_handle_irq(irq);
  122. irq_exit();
  123. set_irq_regs(old_regs);
  124. }
  125. int __init get_hw_config_num_irq(void)
  126. {
  127. uint32_t val = read_aux_reg(ARC_REG_VECBASE_BCR);
  128. switch (val & 0x03) {
  129. case 0:
  130. return 16;
  131. case 1:
  132. return 32;
  133. case 2:
  134. return 8;
  135. default:
  136. return 0;
  137. }
  138. return 0;
  139. }
  140. /*
  141. * arch_local_irq_enable - Enable interrupts.
  142. *
  143. * 1. Explicitly called to re-enable interrupts
  144. * 2. Implicitly called from spin_unlock_irq, write_unlock_irq etc
  145. * which maybe in hard ISR itself
  146. *
  147. * Semantics of this function change depending on where it is called from:
  148. *
  149. * -If called from hard-ISR, it must not invert interrupt priorities
  150. * e.g. suppose TIMER is high priority (Level 2) IRQ
  151. * Time hard-ISR, timer_interrupt( ) calls spin_unlock_irq several times.
  152. * Here local_irq_enable( ) shd not re-enable lower priority interrupts
  153. * -If called from soft-ISR, it must re-enable all interrupts
  154. * soft ISR are low prioity jobs which can be very slow, thus all IRQs
  155. * must be enabled while they run.
  156. * Now hardware context wise we may still be in L2 ISR (not done rtie)
  157. * still we must re-enable both L1 and L2 IRQs
  158. * Another twist is prev scenario with flow being
  159. * L1 ISR ==> interrupted by L2 ISR ==> L2 soft ISR
  160. * here we must not re-enable Ll as prev Ll Interrupt's h/w context will get
  161. * over-written (this is deficiency in ARC700 Interrupt mechanism)
  162. */
  163. #ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS /* Complex version for 2 IRQ levels */
  164. void arch_local_irq_enable(void)
  165. {
  166. unsigned long flags;
  167. flags = arch_local_save_flags();
  168. /* Allow both L1 and L2 at the onset */
  169. flags |= (STATUS_E1_MASK | STATUS_E2_MASK);
  170. /* Called from hard ISR (between irq_enter and irq_exit) */
  171. if (in_irq()) {
  172. /* If in L2 ISR, don't re-enable any further IRQs as this can
  173. * cause IRQ priorities to get upside down. e.g. it could allow
  174. * L1 be taken while in L2 hard ISR which is wrong not only in
  175. * theory, it can also cause the dreaded L1-L2-L1 scenario
  176. */
  177. if (flags & STATUS_A2_MASK)
  178. flags &= ~(STATUS_E1_MASK | STATUS_E2_MASK);
  179. /* Even if in L1 ISR, allowe Higher prio L2 IRQs */
  180. else if (flags & STATUS_A1_MASK)
  181. flags &= ~(STATUS_E1_MASK);
  182. }
  183. /* called from soft IRQ, ideally we want to re-enable all levels */
  184. else if (in_softirq()) {
  185. /* However if this is case of L1 interrupted by L2,
  186. * re-enabling both may cause whaco L1-L2-L1 scenario
  187. * because ARC700 allows level 1 to interrupt an active L2 ISR
  188. * Thus we disable both
  189. * However some code, executing in soft ISR wants some IRQs
  190. * to be enabled so we re-enable L2 only
  191. *
  192. * How do we determine L1 intr by L2
  193. * -A2 is set (means in L2 ISR)
  194. * -E1 is set in this ISR's pt_regs->status32 which is
  195. * saved copy of status32_l2 when l2 ISR happened
  196. */
  197. struct pt_regs *pt = get_irq_regs();
  198. if ((flags & STATUS_A2_MASK) && pt &&
  199. (pt->status32 & STATUS_A1_MASK)) {
  200. /*flags &= ~(STATUS_E1_MASK | STATUS_E2_MASK); */
  201. flags &= ~(STATUS_E1_MASK);
  202. }
  203. }
  204. arch_local_irq_restore(flags);
  205. }
  206. #else /* ! CONFIG_ARC_COMPACT_IRQ_LEVELS */
  207. /*
  208. * Simpler version for only 1 level of interrupt
  209. * Here we only Worry about Level 1 Bits
  210. */
  211. void arch_local_irq_enable(void)
  212. {
  213. unsigned long flags;
  214. /*
  215. * ARC IDE Drivers tries to re-enable interrupts from hard-isr
  216. * context which is simply wrong
  217. */
  218. if (in_irq()) {
  219. WARN_ONCE(1, "IRQ enabled from hard-isr");
  220. return;
  221. }
  222. flags = arch_local_save_flags();
  223. flags |= (STATUS_E1_MASK | STATUS_E2_MASK);
  224. arch_local_irq_restore(flags);
  225. }
  226. #endif
  227. EXPORT_SYMBOL(arch_local_irq_enable);