radeon.h 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. /*
  89. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  90. * symbol;
  91. */
  92. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  93. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  94. #define RADEON_IB_POOL_SIZE 16
  95. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  96. #define RADEONFB_CONN_LIMIT 4
  97. #define RADEON_BIOS_NUM_SCRATCH 8
  98. /*
  99. * Errata workarounds.
  100. */
  101. enum radeon_pll_errata {
  102. CHIP_ERRATA_R300_CG = 0x00000001,
  103. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  104. CHIP_ERRATA_PLL_DELAY = 0x00000004
  105. };
  106. struct radeon_device;
  107. /*
  108. * BIOS.
  109. */
  110. #define ATRM_BIOS_PAGE 4096
  111. #if defined(CONFIG_VGA_SWITCHEROO)
  112. bool radeon_atrm_supported(struct pci_dev *pdev);
  113. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  114. #else
  115. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  116. {
  117. return false;
  118. }
  119. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  120. return -EINVAL;
  121. }
  122. #endif
  123. bool radeon_get_bios(struct radeon_device *rdev);
  124. /*
  125. * Dummy page
  126. */
  127. struct radeon_dummy_page {
  128. struct page *page;
  129. dma_addr_t addr;
  130. };
  131. int radeon_dummy_page_init(struct radeon_device *rdev);
  132. void radeon_dummy_page_fini(struct radeon_device *rdev);
  133. /*
  134. * Clocks
  135. */
  136. struct radeon_clock {
  137. struct radeon_pll p1pll;
  138. struct radeon_pll p2pll;
  139. struct radeon_pll dcpll;
  140. struct radeon_pll spll;
  141. struct radeon_pll mpll;
  142. /* 10 Khz units */
  143. uint32_t default_mclk;
  144. uint32_t default_sclk;
  145. uint32_t default_dispclk;
  146. uint32_t dp_extclk;
  147. };
  148. /*
  149. * Power management
  150. */
  151. int radeon_pm_init(struct radeon_device *rdev);
  152. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  153. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  154. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  155. /*
  156. * Fences.
  157. */
  158. struct radeon_fence_driver {
  159. uint32_t scratch_reg;
  160. atomic_t seq;
  161. uint32_t last_seq;
  162. unsigned long count_timeout;
  163. wait_queue_head_t queue;
  164. rwlock_t lock;
  165. struct list_head created;
  166. struct list_head emited;
  167. struct list_head signaled;
  168. bool initialized;
  169. };
  170. struct radeon_fence {
  171. struct radeon_device *rdev;
  172. struct kref kref;
  173. struct list_head list;
  174. /* protected by radeon_fence.lock */
  175. uint32_t seq;
  176. unsigned long timeout;
  177. bool emited;
  178. bool signaled;
  179. };
  180. int radeon_fence_driver_init(struct radeon_device *rdev);
  181. void radeon_fence_driver_fini(struct radeon_device *rdev);
  182. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  183. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  184. void radeon_fence_process(struct radeon_device *rdev);
  185. bool radeon_fence_signaled(struct radeon_fence *fence);
  186. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  187. int radeon_fence_wait_next(struct radeon_device *rdev);
  188. int radeon_fence_wait_last(struct radeon_device *rdev);
  189. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  190. void radeon_fence_unref(struct radeon_fence **fence);
  191. /*
  192. * Tiling registers
  193. */
  194. struct radeon_surface_reg {
  195. struct radeon_bo *bo;
  196. };
  197. #define RADEON_GEM_MAX_SURFACES 8
  198. /*
  199. * TTM.
  200. */
  201. struct radeon_mman {
  202. struct ttm_bo_global_ref bo_global_ref;
  203. struct ttm_global_reference mem_global_ref;
  204. struct ttm_bo_device bdev;
  205. bool mem_global_referenced;
  206. bool initialized;
  207. };
  208. struct radeon_bo {
  209. /* Protected by gem.mutex */
  210. struct list_head list;
  211. /* Protected by tbo.reserved */
  212. u32 placements[3];
  213. struct ttm_placement placement;
  214. struct ttm_buffer_object tbo;
  215. struct ttm_bo_kmap_obj kmap;
  216. unsigned pin_count;
  217. void *kptr;
  218. u32 tiling_flags;
  219. u32 pitch;
  220. int surface_reg;
  221. /* Constant after initialization */
  222. struct radeon_device *rdev;
  223. struct drm_gem_object *gobj;
  224. };
  225. struct radeon_bo_list {
  226. struct list_head list;
  227. struct radeon_bo *bo;
  228. uint64_t gpu_offset;
  229. unsigned rdomain;
  230. unsigned wdomain;
  231. u32 tiling_flags;
  232. };
  233. /*
  234. * GEM objects.
  235. */
  236. struct radeon_gem {
  237. struct mutex mutex;
  238. struct list_head objects;
  239. };
  240. int radeon_gem_init(struct radeon_device *rdev);
  241. void radeon_gem_fini(struct radeon_device *rdev);
  242. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  243. int alignment, int initial_domain,
  244. bool discardable, bool kernel,
  245. struct drm_gem_object **obj);
  246. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  247. uint64_t *gpu_addr);
  248. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  249. /*
  250. * GART structures, functions & helpers
  251. */
  252. struct radeon_mc;
  253. struct radeon_gart_table_ram {
  254. volatile uint32_t *ptr;
  255. };
  256. struct radeon_gart_table_vram {
  257. struct radeon_bo *robj;
  258. volatile uint32_t *ptr;
  259. };
  260. union radeon_gart_table {
  261. struct radeon_gart_table_ram ram;
  262. struct radeon_gart_table_vram vram;
  263. };
  264. #define RADEON_GPU_PAGE_SIZE 4096
  265. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  266. struct radeon_gart {
  267. dma_addr_t table_addr;
  268. unsigned num_gpu_pages;
  269. unsigned num_cpu_pages;
  270. unsigned table_size;
  271. union radeon_gart_table table;
  272. struct page **pages;
  273. dma_addr_t *pages_addr;
  274. bool ready;
  275. };
  276. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  277. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  278. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  279. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  280. int radeon_gart_init(struct radeon_device *rdev);
  281. void radeon_gart_fini(struct radeon_device *rdev);
  282. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  283. int pages);
  284. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  285. int pages, struct page **pagelist);
  286. /*
  287. * GPU MC structures, functions & helpers
  288. */
  289. struct radeon_mc {
  290. resource_size_t aper_size;
  291. resource_size_t aper_base;
  292. resource_size_t agp_base;
  293. /* for some chips with <= 32MB we need to lie
  294. * about vram size near mc fb location */
  295. u64 mc_vram_size;
  296. u64 visible_vram_size;
  297. u64 gtt_size;
  298. u64 gtt_start;
  299. u64 gtt_end;
  300. u64 vram_start;
  301. u64 vram_end;
  302. unsigned vram_width;
  303. u64 real_vram_size;
  304. int vram_mtrr;
  305. bool vram_is_ddr;
  306. bool igp_sideport_enabled;
  307. };
  308. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  309. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  310. /*
  311. * GPU scratch registers structures, functions & helpers
  312. */
  313. struct radeon_scratch {
  314. unsigned num_reg;
  315. bool free[32];
  316. uint32_t reg[32];
  317. };
  318. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  319. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  320. /*
  321. * IRQS.
  322. */
  323. struct radeon_irq {
  324. bool installed;
  325. bool sw_int;
  326. /* FIXME: use a define max crtc rather than hardcode it */
  327. bool crtc_vblank_int[2];
  328. wait_queue_head_t vblank_queue;
  329. /* FIXME: use defines for max hpd/dacs */
  330. bool hpd[6];
  331. spinlock_t sw_lock;
  332. int sw_refcount;
  333. };
  334. int radeon_irq_kms_init(struct radeon_device *rdev);
  335. void radeon_irq_kms_fini(struct radeon_device *rdev);
  336. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  337. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  338. /*
  339. * CP & ring.
  340. */
  341. struct radeon_ib {
  342. struct list_head list;
  343. unsigned idx;
  344. uint64_t gpu_addr;
  345. struct radeon_fence *fence;
  346. uint32_t *ptr;
  347. uint32_t length_dw;
  348. bool free;
  349. };
  350. /*
  351. * locking -
  352. * mutex protects scheduled_ibs, ready, alloc_bm
  353. */
  354. struct radeon_ib_pool {
  355. struct mutex mutex;
  356. struct radeon_bo *robj;
  357. struct list_head bogus_ib;
  358. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  359. bool ready;
  360. unsigned head_id;
  361. };
  362. struct radeon_cp {
  363. struct radeon_bo *ring_obj;
  364. volatile uint32_t *ring;
  365. unsigned rptr;
  366. unsigned wptr;
  367. unsigned wptr_old;
  368. unsigned ring_size;
  369. unsigned ring_free_dw;
  370. int count_dw;
  371. uint64_t gpu_addr;
  372. uint32_t align_mask;
  373. uint32_t ptr_mask;
  374. struct mutex mutex;
  375. bool ready;
  376. };
  377. /*
  378. * R6xx+ IH ring
  379. */
  380. struct r600_ih {
  381. struct radeon_bo *ring_obj;
  382. volatile uint32_t *ring;
  383. unsigned rptr;
  384. unsigned wptr;
  385. unsigned wptr_old;
  386. unsigned ring_size;
  387. uint64_t gpu_addr;
  388. uint32_t ptr_mask;
  389. spinlock_t lock;
  390. bool enabled;
  391. };
  392. struct r600_blit {
  393. struct mutex mutex;
  394. struct radeon_bo *shader_obj;
  395. u64 shader_gpu_addr;
  396. u32 vs_offset, ps_offset;
  397. u32 state_offset;
  398. u32 state_len;
  399. u32 vb_used, vb_total;
  400. struct radeon_ib *vb_ib;
  401. };
  402. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  403. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  404. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  405. int radeon_ib_pool_init(struct radeon_device *rdev);
  406. void radeon_ib_pool_fini(struct radeon_device *rdev);
  407. int radeon_ib_test(struct radeon_device *rdev);
  408. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  409. /* Ring access between begin & end cannot sleep */
  410. void radeon_ring_free_size(struct radeon_device *rdev);
  411. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  412. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  413. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  414. int radeon_ring_test(struct radeon_device *rdev);
  415. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  416. void radeon_ring_fini(struct radeon_device *rdev);
  417. /*
  418. * CS.
  419. */
  420. struct radeon_cs_reloc {
  421. struct drm_gem_object *gobj;
  422. struct radeon_bo *robj;
  423. struct radeon_bo_list lobj;
  424. uint32_t handle;
  425. uint32_t flags;
  426. };
  427. struct radeon_cs_chunk {
  428. uint32_t chunk_id;
  429. uint32_t length_dw;
  430. int kpage_idx[2];
  431. uint32_t *kpage[2];
  432. uint32_t *kdata;
  433. void __user *user_ptr;
  434. int last_copied_page;
  435. int last_page_index;
  436. };
  437. struct radeon_cs_parser {
  438. struct device *dev;
  439. struct radeon_device *rdev;
  440. struct drm_file *filp;
  441. /* chunks */
  442. unsigned nchunks;
  443. struct radeon_cs_chunk *chunks;
  444. uint64_t *chunks_array;
  445. /* IB */
  446. unsigned idx;
  447. /* relocations */
  448. unsigned nrelocs;
  449. struct radeon_cs_reloc *relocs;
  450. struct radeon_cs_reloc **relocs_ptr;
  451. struct list_head validated;
  452. /* indices of various chunks */
  453. int chunk_ib_idx;
  454. int chunk_relocs_idx;
  455. struct radeon_ib *ib;
  456. void *track;
  457. unsigned family;
  458. int parser_error;
  459. };
  460. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  461. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  462. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  463. {
  464. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  465. u32 pg_idx, pg_offset;
  466. u32 idx_value = 0;
  467. int new_page;
  468. pg_idx = (idx * 4) / PAGE_SIZE;
  469. pg_offset = (idx * 4) % PAGE_SIZE;
  470. if (ibc->kpage_idx[0] == pg_idx)
  471. return ibc->kpage[0][pg_offset/4];
  472. if (ibc->kpage_idx[1] == pg_idx)
  473. return ibc->kpage[1][pg_offset/4];
  474. new_page = radeon_cs_update_pages(p, pg_idx);
  475. if (new_page < 0) {
  476. p->parser_error = new_page;
  477. return 0;
  478. }
  479. idx_value = ibc->kpage[new_page][pg_offset/4];
  480. return idx_value;
  481. }
  482. struct radeon_cs_packet {
  483. unsigned idx;
  484. unsigned type;
  485. unsigned reg;
  486. unsigned opcode;
  487. int count;
  488. unsigned one_reg_wr;
  489. };
  490. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  491. struct radeon_cs_packet *pkt,
  492. unsigned idx, unsigned reg);
  493. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  494. struct radeon_cs_packet *pkt);
  495. /*
  496. * AGP
  497. */
  498. int radeon_agp_init(struct radeon_device *rdev);
  499. void radeon_agp_resume(struct radeon_device *rdev);
  500. void radeon_agp_fini(struct radeon_device *rdev);
  501. /*
  502. * Writeback
  503. */
  504. struct radeon_wb {
  505. struct radeon_bo *wb_obj;
  506. volatile uint32_t *wb;
  507. uint64_t gpu_addr;
  508. };
  509. /**
  510. * struct radeon_pm - power management datas
  511. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  512. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  513. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  514. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  515. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  516. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  517. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  518. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  519. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  520. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  521. * @needed_bandwidth: current bandwidth needs
  522. *
  523. * It keeps track of various data needed to take powermanagement decision.
  524. * Bandwith need is used to determine minimun clock of the GPU and memory.
  525. * Equation between gpu/memory clock and available bandwidth is hw dependent
  526. * (type of memory, bus size, efficiency, ...)
  527. */
  528. enum radeon_pm_state {
  529. PM_STATE_DISABLED,
  530. PM_STATE_MINIMUM,
  531. PM_STATE_PAUSED,
  532. PM_STATE_ACTIVE
  533. };
  534. enum radeon_pm_action {
  535. PM_ACTION_NONE,
  536. PM_ACTION_MINIMUM,
  537. PM_ACTION_DOWNCLOCK,
  538. PM_ACTION_UPCLOCK
  539. };
  540. enum radeon_voltage_type {
  541. VOLTAGE_NONE = 0,
  542. VOLTAGE_GPIO,
  543. VOLTAGE_VDDC,
  544. VOLTAGE_SW
  545. };
  546. enum radeon_pm_state_type {
  547. POWER_STATE_TYPE_DEFAULT,
  548. POWER_STATE_TYPE_POWERSAVE,
  549. POWER_STATE_TYPE_BATTERY,
  550. POWER_STATE_TYPE_BALANCED,
  551. POWER_STATE_TYPE_PERFORMANCE,
  552. };
  553. enum radeon_pm_clock_mode_type {
  554. POWER_MODE_TYPE_DEFAULT,
  555. POWER_MODE_TYPE_LOW,
  556. POWER_MODE_TYPE_MID,
  557. POWER_MODE_TYPE_HIGH,
  558. };
  559. struct radeon_voltage {
  560. enum radeon_voltage_type type;
  561. /* gpio voltage */
  562. struct radeon_gpio_rec gpio;
  563. u32 delay; /* delay in usec from voltage drop to sclk change */
  564. bool active_high; /* voltage drop is active when bit is high */
  565. /* VDDC voltage */
  566. u8 vddc_id; /* index into vddc voltage table */
  567. u8 vddci_id; /* index into vddci voltage table */
  568. bool vddci_enabled;
  569. /* r6xx+ sw */
  570. u32 voltage;
  571. };
  572. struct radeon_pm_non_clock_info {
  573. /* pcie lanes */
  574. int pcie_lanes;
  575. /* standardized non-clock flags */
  576. u32 flags;
  577. };
  578. struct radeon_pm_clock_info {
  579. /* memory clock */
  580. u32 mclk;
  581. /* engine clock */
  582. u32 sclk;
  583. /* voltage info */
  584. struct radeon_voltage voltage;
  585. /* standardized clock flags - not sure we'll need these */
  586. u32 flags;
  587. };
  588. struct radeon_power_state {
  589. enum radeon_pm_state_type type;
  590. /* XXX: use a define for num clock modes */
  591. struct radeon_pm_clock_info clock_info[8];
  592. /* number of valid clock modes in this power state */
  593. int num_clock_modes;
  594. struct radeon_pm_clock_info *default_clock_mode;
  595. /* non clock info about this state */
  596. struct radeon_pm_non_clock_info non_clock_info;
  597. bool voltage_drop_active;
  598. };
  599. /*
  600. * Some modes are overclocked by very low value, accept them
  601. */
  602. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  603. struct radeon_pm {
  604. struct mutex mutex;
  605. struct delayed_work idle_work;
  606. enum radeon_pm_state state;
  607. enum radeon_pm_action planned_action;
  608. unsigned long action_timeout;
  609. bool downclocked;
  610. int active_crtcs;
  611. int req_vblank;
  612. bool vblank_sync;
  613. fixed20_12 max_bandwidth;
  614. fixed20_12 igp_sideport_mclk;
  615. fixed20_12 igp_system_mclk;
  616. fixed20_12 igp_ht_link_clk;
  617. fixed20_12 igp_ht_link_width;
  618. fixed20_12 k8_bandwidth;
  619. fixed20_12 sideport_bandwidth;
  620. fixed20_12 ht_bandwidth;
  621. fixed20_12 core_bandwidth;
  622. fixed20_12 sclk;
  623. fixed20_12 needed_bandwidth;
  624. /* XXX: use a define for num power modes */
  625. struct radeon_power_state power_state[8];
  626. /* number of valid power states */
  627. int num_power_states;
  628. struct radeon_power_state *current_power_state;
  629. struct radeon_pm_clock_info *current_clock_mode;
  630. struct radeon_power_state *requested_power_state;
  631. struct radeon_pm_clock_info *requested_clock_mode;
  632. struct radeon_power_state *default_power_state;
  633. };
  634. /*
  635. * Benchmarking
  636. */
  637. void radeon_benchmark(struct radeon_device *rdev);
  638. /*
  639. * Testing
  640. */
  641. void radeon_test_moves(struct radeon_device *rdev);
  642. /*
  643. * Debugfs
  644. */
  645. int radeon_debugfs_add_files(struct radeon_device *rdev,
  646. struct drm_info_list *files,
  647. unsigned nfiles);
  648. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  649. /*
  650. * ASIC specific functions.
  651. */
  652. struct radeon_asic {
  653. int (*init)(struct radeon_device *rdev);
  654. void (*fini)(struct radeon_device *rdev);
  655. int (*resume)(struct radeon_device *rdev);
  656. int (*suspend)(struct radeon_device *rdev);
  657. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  658. int (*gpu_reset)(struct radeon_device *rdev);
  659. void (*gart_tlb_flush)(struct radeon_device *rdev);
  660. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  661. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  662. void (*cp_fini)(struct radeon_device *rdev);
  663. void (*cp_disable)(struct radeon_device *rdev);
  664. void (*cp_commit)(struct radeon_device *rdev);
  665. void (*ring_start)(struct radeon_device *rdev);
  666. int (*ring_test)(struct radeon_device *rdev);
  667. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  668. int (*irq_set)(struct radeon_device *rdev);
  669. int (*irq_process)(struct radeon_device *rdev);
  670. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  671. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  672. int (*cs_parse)(struct radeon_cs_parser *p);
  673. int (*copy_blit)(struct radeon_device *rdev,
  674. uint64_t src_offset,
  675. uint64_t dst_offset,
  676. unsigned num_pages,
  677. struct radeon_fence *fence);
  678. int (*copy_dma)(struct radeon_device *rdev,
  679. uint64_t src_offset,
  680. uint64_t dst_offset,
  681. unsigned num_pages,
  682. struct radeon_fence *fence);
  683. int (*copy)(struct radeon_device *rdev,
  684. uint64_t src_offset,
  685. uint64_t dst_offset,
  686. unsigned num_pages,
  687. struct radeon_fence *fence);
  688. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  689. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  690. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  691. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  692. int (*get_pcie_lanes)(struct radeon_device *rdev);
  693. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  694. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  695. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  696. uint32_t tiling_flags, uint32_t pitch,
  697. uint32_t offset, uint32_t obj_size);
  698. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  699. void (*bandwidth_update)(struct radeon_device *rdev);
  700. void (*hpd_init)(struct radeon_device *rdev);
  701. void (*hpd_fini)(struct radeon_device *rdev);
  702. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  703. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  704. /* ioctl hw specific callback. Some hw might want to perform special
  705. * operation on specific ioctl. For instance on wait idle some hw
  706. * might want to perform and HDP flush through MMIO as it seems that
  707. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  708. * through ring.
  709. */
  710. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  711. };
  712. /*
  713. * Asic structures
  714. */
  715. struct r100_asic {
  716. const unsigned *reg_safe_bm;
  717. unsigned reg_safe_bm_size;
  718. u32 hdp_cntl;
  719. };
  720. struct r300_asic {
  721. const unsigned *reg_safe_bm;
  722. unsigned reg_safe_bm_size;
  723. u32 resync_scratch;
  724. u32 hdp_cntl;
  725. };
  726. struct r600_asic {
  727. unsigned max_pipes;
  728. unsigned max_tile_pipes;
  729. unsigned max_simds;
  730. unsigned max_backends;
  731. unsigned max_gprs;
  732. unsigned max_threads;
  733. unsigned max_stack_entries;
  734. unsigned max_hw_contexts;
  735. unsigned max_gs_threads;
  736. unsigned sx_max_export_size;
  737. unsigned sx_max_export_pos_size;
  738. unsigned sx_max_export_smx_size;
  739. unsigned sq_num_cf_insts;
  740. unsigned tiling_nbanks;
  741. unsigned tiling_npipes;
  742. unsigned tiling_group_size;
  743. };
  744. struct rv770_asic {
  745. unsigned max_pipes;
  746. unsigned max_tile_pipes;
  747. unsigned max_simds;
  748. unsigned max_backends;
  749. unsigned max_gprs;
  750. unsigned max_threads;
  751. unsigned max_stack_entries;
  752. unsigned max_hw_contexts;
  753. unsigned max_gs_threads;
  754. unsigned sx_max_export_size;
  755. unsigned sx_max_export_pos_size;
  756. unsigned sx_max_export_smx_size;
  757. unsigned sq_num_cf_insts;
  758. unsigned sx_num_of_sets;
  759. unsigned sc_prim_fifo_size;
  760. unsigned sc_hiz_tile_fifo_size;
  761. unsigned sc_earlyz_tile_fifo_fize;
  762. unsigned tiling_nbanks;
  763. unsigned tiling_npipes;
  764. unsigned tiling_group_size;
  765. };
  766. union radeon_asic_config {
  767. struct r300_asic r300;
  768. struct r100_asic r100;
  769. struct r600_asic r600;
  770. struct rv770_asic rv770;
  771. };
  772. /*
  773. * asic initizalization from radeon_asic.c
  774. */
  775. void radeon_agp_disable(struct radeon_device *rdev);
  776. int radeon_asic_init(struct radeon_device *rdev);
  777. /*
  778. * IOCTL.
  779. */
  780. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  781. struct drm_file *filp);
  782. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  783. struct drm_file *filp);
  784. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  785. struct drm_file *file_priv);
  786. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  787. struct drm_file *file_priv);
  788. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  789. struct drm_file *file_priv);
  790. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  791. struct drm_file *file_priv);
  792. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  793. struct drm_file *filp);
  794. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  795. struct drm_file *filp);
  796. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  797. struct drm_file *filp);
  798. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  799. struct drm_file *filp);
  800. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  801. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  802. struct drm_file *filp);
  803. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  804. struct drm_file *filp);
  805. /*
  806. * Core structure, functions and helpers.
  807. */
  808. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  809. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  810. struct radeon_device {
  811. struct device *dev;
  812. struct drm_device *ddev;
  813. struct pci_dev *pdev;
  814. /* ASIC */
  815. union radeon_asic_config config;
  816. enum radeon_family family;
  817. unsigned long flags;
  818. int usec_timeout;
  819. enum radeon_pll_errata pll_errata;
  820. int num_gb_pipes;
  821. int num_z_pipes;
  822. int disp_priority;
  823. /* BIOS */
  824. uint8_t *bios;
  825. bool is_atom_bios;
  826. uint16_t bios_header_start;
  827. struct radeon_bo *stollen_vga_memory;
  828. struct fb_info *fbdev_info;
  829. struct radeon_bo *fbdev_rbo;
  830. struct radeon_framebuffer *fbdev_rfb;
  831. /* Register mmio */
  832. resource_size_t rmmio_base;
  833. resource_size_t rmmio_size;
  834. void *rmmio;
  835. radeon_rreg_t mc_rreg;
  836. radeon_wreg_t mc_wreg;
  837. radeon_rreg_t pll_rreg;
  838. radeon_wreg_t pll_wreg;
  839. uint32_t pcie_reg_mask;
  840. radeon_rreg_t pciep_rreg;
  841. radeon_wreg_t pciep_wreg;
  842. struct radeon_clock clock;
  843. struct radeon_mc mc;
  844. struct radeon_gart gart;
  845. struct radeon_mode_info mode_info;
  846. struct radeon_scratch scratch;
  847. struct radeon_mman mman;
  848. struct radeon_fence_driver fence_drv;
  849. struct radeon_cp cp;
  850. struct radeon_ib_pool ib_pool;
  851. struct radeon_irq irq;
  852. struct radeon_asic *asic;
  853. struct radeon_gem gem;
  854. struct radeon_pm pm;
  855. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  856. struct mutex cs_mutex;
  857. struct radeon_wb wb;
  858. struct radeon_dummy_page dummy_page;
  859. bool gpu_lockup;
  860. bool shutdown;
  861. bool suspend;
  862. bool need_dma32;
  863. bool accel_working;
  864. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  865. const struct firmware *me_fw; /* all family ME firmware */
  866. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  867. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  868. struct r600_blit r600_blit;
  869. int msi_enabled; /* msi enabled */
  870. struct r600_ih ih; /* r6/700 interrupt ring */
  871. struct workqueue_struct *wq;
  872. struct work_struct hotplug_work;
  873. int num_crtc; /* number of crtcs */
  874. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  875. /* audio stuff */
  876. struct timer_list audio_timer;
  877. int audio_channels;
  878. int audio_rate;
  879. int audio_bits_per_sample;
  880. uint8_t audio_status_bits;
  881. uint8_t audio_category_code;
  882. bool powered_down;
  883. };
  884. int radeon_device_init(struct radeon_device *rdev,
  885. struct drm_device *ddev,
  886. struct pci_dev *pdev,
  887. uint32_t flags);
  888. void radeon_device_fini(struct radeon_device *rdev);
  889. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  890. /* r600 blit */
  891. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  892. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  893. void r600_kms_blit_copy(struct radeon_device *rdev,
  894. u64 src_gpu_addr, u64 dst_gpu_addr,
  895. int size_bytes);
  896. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  897. {
  898. if (reg < rdev->rmmio_size)
  899. return readl(((void __iomem *)rdev->rmmio) + reg);
  900. else {
  901. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  902. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  903. }
  904. }
  905. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  906. {
  907. if (reg < rdev->rmmio_size)
  908. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  909. else {
  910. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  911. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  912. }
  913. }
  914. /*
  915. * Cast helper
  916. */
  917. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  918. /*
  919. * Registers read & write functions.
  920. */
  921. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  922. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  923. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  924. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  925. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  926. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  927. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  928. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  929. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  930. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  931. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  932. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  933. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  934. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  935. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  936. #define WREG32_P(reg, val, mask) \
  937. do { \
  938. uint32_t tmp_ = RREG32(reg); \
  939. tmp_ &= (mask); \
  940. tmp_ |= ((val) & ~(mask)); \
  941. WREG32(reg, tmp_); \
  942. } while (0)
  943. #define WREG32_PLL_P(reg, val, mask) \
  944. do { \
  945. uint32_t tmp_ = RREG32_PLL(reg); \
  946. tmp_ &= (mask); \
  947. tmp_ |= ((val) & ~(mask)); \
  948. WREG32_PLL(reg, tmp_); \
  949. } while (0)
  950. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  951. /*
  952. * Indirect registers accessor
  953. */
  954. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  955. {
  956. uint32_t r;
  957. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  958. r = RREG32(RADEON_PCIE_DATA);
  959. return r;
  960. }
  961. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  962. {
  963. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  964. WREG32(RADEON_PCIE_DATA, (v));
  965. }
  966. void r100_pll_errata_after_index(struct radeon_device *rdev);
  967. /*
  968. * ASICs helpers.
  969. */
  970. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  971. (rdev->pdev->device == 0x5969))
  972. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  973. (rdev->family == CHIP_RV200) || \
  974. (rdev->family == CHIP_RS100) || \
  975. (rdev->family == CHIP_RS200) || \
  976. (rdev->family == CHIP_RV250) || \
  977. (rdev->family == CHIP_RV280) || \
  978. (rdev->family == CHIP_RS300))
  979. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  980. (rdev->family == CHIP_RV350) || \
  981. (rdev->family == CHIP_R350) || \
  982. (rdev->family == CHIP_RV380) || \
  983. (rdev->family == CHIP_R420) || \
  984. (rdev->family == CHIP_R423) || \
  985. (rdev->family == CHIP_RV410) || \
  986. (rdev->family == CHIP_RS400) || \
  987. (rdev->family == CHIP_RS480))
  988. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  989. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  990. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  991. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  992. /*
  993. * BIOS helpers.
  994. */
  995. #define RBIOS8(i) (rdev->bios[i])
  996. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  997. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  998. int radeon_combios_init(struct radeon_device *rdev);
  999. void radeon_combios_fini(struct radeon_device *rdev);
  1000. int radeon_atombios_init(struct radeon_device *rdev);
  1001. void radeon_atombios_fini(struct radeon_device *rdev);
  1002. /*
  1003. * RING helpers.
  1004. */
  1005. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1006. {
  1007. #if DRM_DEBUG_CODE
  1008. if (rdev->cp.count_dw <= 0) {
  1009. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1010. }
  1011. #endif
  1012. rdev->cp.ring[rdev->cp.wptr++] = v;
  1013. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1014. rdev->cp.count_dw--;
  1015. rdev->cp.ring_free_dw--;
  1016. }
  1017. /*
  1018. * ASICs macro.
  1019. */
  1020. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1021. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1022. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1023. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1024. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1025. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1026. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  1027. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1028. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1029. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1030. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1031. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1032. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1033. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1034. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1035. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1036. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1037. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1038. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1039. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1040. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1041. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1042. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1043. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1044. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1045. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1046. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1047. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1048. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1049. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1050. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1051. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1052. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1053. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1054. /* Common functions */
  1055. /* AGP */
  1056. extern void radeon_agp_disable(struct radeon_device *rdev);
  1057. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1058. extern void radeon_gart_restore(struct radeon_device *rdev);
  1059. extern int radeon_modeset_init(struct radeon_device *rdev);
  1060. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1061. extern bool radeon_card_posted(struct radeon_device *rdev);
  1062. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1063. extern int radeon_clocks_init(struct radeon_device *rdev);
  1064. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1065. extern void radeon_scratch_init(struct radeon_device *rdev);
  1066. extern void radeon_surface_init(struct radeon_device *rdev);
  1067. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1068. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1069. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1070. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1071. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1072. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1073. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1074. extern int radeon_resume_kms(struct drm_device *dev);
  1075. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1076. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1077. /* rv200,rv250,rv280 */
  1078. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1079. /* r300,r350,rv350,rv370,rv380 */
  1080. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1081. extern void r300_mc_program(struct radeon_device *rdev);
  1082. extern void r300_mc_init(struct radeon_device *rdev);
  1083. extern void r300_clock_startup(struct radeon_device *rdev);
  1084. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1085. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1086. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1087. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1088. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1089. /* r420,r423,rv410 */
  1090. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1091. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1092. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1093. extern void r420_pipes_init(struct radeon_device *rdev);
  1094. /* rv515 */
  1095. struct rv515_mc_save {
  1096. u32 d1vga_control;
  1097. u32 d2vga_control;
  1098. u32 vga_render_control;
  1099. u32 vga_hdp_control;
  1100. u32 d1crtc_control;
  1101. u32 d2crtc_control;
  1102. };
  1103. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1104. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1105. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1106. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1107. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1108. extern void rv515_clock_startup(struct radeon_device *rdev);
  1109. extern void rv515_debugfs(struct radeon_device *rdev);
  1110. extern int rv515_suspend(struct radeon_device *rdev);
  1111. /* rs400 */
  1112. extern int rs400_gart_init(struct radeon_device *rdev);
  1113. extern int rs400_gart_enable(struct radeon_device *rdev);
  1114. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1115. extern void rs400_gart_disable(struct radeon_device *rdev);
  1116. extern void rs400_gart_fini(struct radeon_device *rdev);
  1117. /* rs600 */
  1118. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1119. extern int rs600_irq_set(struct radeon_device *rdev);
  1120. extern void rs600_irq_disable(struct radeon_device *rdev);
  1121. /* rs690, rs740 */
  1122. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1123. struct drm_display_mode *mode1,
  1124. struct drm_display_mode *mode2);
  1125. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1126. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1127. extern bool r600_card_posted(struct radeon_device *rdev);
  1128. extern void r600_cp_stop(struct radeon_device *rdev);
  1129. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1130. extern int r600_cp_resume(struct radeon_device *rdev);
  1131. extern void r600_cp_fini(struct radeon_device *rdev);
  1132. extern int r600_count_pipe_bits(uint32_t val);
  1133. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1134. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1135. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1136. extern int r600_ib_test(struct radeon_device *rdev);
  1137. extern int r600_ring_test(struct radeon_device *rdev);
  1138. extern void r600_wb_fini(struct radeon_device *rdev);
  1139. extern int r600_wb_enable(struct radeon_device *rdev);
  1140. extern void r600_wb_disable(struct radeon_device *rdev);
  1141. extern void r600_scratch_init(struct radeon_device *rdev);
  1142. extern int r600_blit_init(struct radeon_device *rdev);
  1143. extern void r600_blit_fini(struct radeon_device *rdev);
  1144. extern int r600_init_microcode(struct radeon_device *rdev);
  1145. extern int r600_gpu_reset(struct radeon_device *rdev);
  1146. /* r600 irq */
  1147. extern int r600_irq_init(struct radeon_device *rdev);
  1148. extern void r600_irq_fini(struct radeon_device *rdev);
  1149. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1150. extern int r600_irq_set(struct radeon_device *rdev);
  1151. extern void r600_irq_suspend(struct radeon_device *rdev);
  1152. /* r600 audio */
  1153. extern int r600_audio_init(struct radeon_device *rdev);
  1154. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1155. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1156. extern void r600_audio_fini(struct radeon_device *rdev);
  1157. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1158. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1159. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1160. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1161. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1162. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1163. int channels,
  1164. int rate,
  1165. int bps,
  1166. uint8_t status_bits,
  1167. uint8_t category_code);
  1168. /* evergreen */
  1169. struct evergreen_mc_save {
  1170. u32 vga_control[6];
  1171. u32 vga_render_control;
  1172. u32 vga_hdp_control;
  1173. u32 crtc_control[6];
  1174. };
  1175. #include "radeon_object.h"
  1176. #endif