intel_ringbuffer.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int
  250. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  251. u32 invalidate_domains, u32 flush_domains)
  252. {
  253. u32 flags = 0;
  254. struct pipe_control *pc = ring->private;
  255. u32 scratch_addr = pc->gtt_offset + 128;
  256. int ret;
  257. /*
  258. * Ensure that any following seqno writes only happen when the render
  259. * cache is indeed flushed.
  260. *
  261. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  262. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  263. * don't try to be clever and just set it unconditionally.
  264. */
  265. flags |= PIPE_CONTROL_CS_STALL;
  266. /* Just flush everything. Experiments have shown that reducing the
  267. * number of bits based on the write domains has little performance
  268. * impact.
  269. */
  270. if (flush_domains) {
  271. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  272. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  273. }
  274. if (invalidate_domains) {
  275. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  276. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  277. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  278. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  279. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  281. /*
  282. * TLB invalidate requires a post-sync write.
  283. */
  284. flags |= PIPE_CONTROL_QW_WRITE;
  285. /* Workaround: we must issue a pipe_control with CS-stall bit
  286. * set before a pipe_control command that has the state cache
  287. * invalidate bit set. */
  288. gen7_render_ring_cs_stall_wa(ring);
  289. }
  290. ret = intel_ring_begin(ring, 4);
  291. if (ret)
  292. return ret;
  293. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  294. intel_ring_emit(ring, flags);
  295. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  296. intel_ring_emit(ring, 0);
  297. intel_ring_advance(ring);
  298. return 0;
  299. }
  300. static void ring_write_tail(struct intel_ring_buffer *ring,
  301. u32 value)
  302. {
  303. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  304. I915_WRITE_TAIL(ring, value);
  305. }
  306. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  307. {
  308. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  309. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  310. RING_ACTHD(ring->mmio_base) : ACTHD;
  311. return I915_READ(acthd_reg);
  312. }
  313. static int init_ring_common(struct intel_ring_buffer *ring)
  314. {
  315. struct drm_device *dev = ring->dev;
  316. drm_i915_private_t *dev_priv = dev->dev_private;
  317. struct drm_i915_gem_object *obj = ring->obj;
  318. int ret = 0;
  319. u32 head;
  320. if (HAS_FORCE_WAKE(dev))
  321. gen6_gt_force_wake_get(dev_priv);
  322. /* Stop the ring if it's running. */
  323. I915_WRITE_CTL(ring, 0);
  324. I915_WRITE_HEAD(ring, 0);
  325. ring->write_tail(ring, 0);
  326. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  327. /* G45 ring initialization fails to reset head to zero */
  328. if (head != 0) {
  329. DRM_DEBUG_KMS("%s head not reset to zero "
  330. "ctl %08x head %08x tail %08x start %08x\n",
  331. ring->name,
  332. I915_READ_CTL(ring),
  333. I915_READ_HEAD(ring),
  334. I915_READ_TAIL(ring),
  335. I915_READ_START(ring));
  336. I915_WRITE_HEAD(ring, 0);
  337. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  338. DRM_ERROR("failed to set %s head to zero "
  339. "ctl %08x head %08x tail %08x start %08x\n",
  340. ring->name,
  341. I915_READ_CTL(ring),
  342. I915_READ_HEAD(ring),
  343. I915_READ_TAIL(ring),
  344. I915_READ_START(ring));
  345. }
  346. }
  347. /* Initialize the ring. This must happen _after_ we've cleared the ring
  348. * registers with the above sequence (the readback of the HEAD registers
  349. * also enforces ordering), otherwise the hw might lose the new ring
  350. * register values. */
  351. I915_WRITE_START(ring, obj->gtt_offset);
  352. I915_WRITE_CTL(ring,
  353. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  354. | RING_VALID);
  355. /* If the head is still not zero, the ring is dead */
  356. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  357. I915_READ_START(ring) == obj->gtt_offset &&
  358. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  359. DRM_ERROR("%s initialization failed "
  360. "ctl %08x head %08x tail %08x start %08x\n",
  361. ring->name,
  362. I915_READ_CTL(ring),
  363. I915_READ_HEAD(ring),
  364. I915_READ_TAIL(ring),
  365. I915_READ_START(ring));
  366. ret = -EIO;
  367. goto out;
  368. }
  369. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  370. i915_kernel_lost_context(ring->dev);
  371. else {
  372. ring->head = I915_READ_HEAD(ring);
  373. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  374. ring->space = ring_space(ring);
  375. ring->last_retired_head = -1;
  376. }
  377. out:
  378. if (HAS_FORCE_WAKE(dev))
  379. gen6_gt_force_wake_put(dev_priv);
  380. return ret;
  381. }
  382. static int
  383. init_pipe_control(struct intel_ring_buffer *ring)
  384. {
  385. struct pipe_control *pc;
  386. struct drm_i915_gem_object *obj;
  387. int ret;
  388. if (ring->private)
  389. return 0;
  390. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  391. if (!pc)
  392. return -ENOMEM;
  393. obj = i915_gem_alloc_object(ring->dev, 4096);
  394. if (obj == NULL) {
  395. DRM_ERROR("Failed to allocate seqno page\n");
  396. ret = -ENOMEM;
  397. goto err;
  398. }
  399. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  400. ret = i915_gem_object_pin(obj, 4096, true, false);
  401. if (ret)
  402. goto err_unref;
  403. pc->gtt_offset = obj->gtt_offset;
  404. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  405. if (pc->cpu_page == NULL)
  406. goto err_unpin;
  407. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  408. ring->name, pc->gtt_offset);
  409. pc->obj = obj;
  410. ring->private = pc;
  411. return 0;
  412. err_unpin:
  413. i915_gem_object_unpin(obj);
  414. err_unref:
  415. drm_gem_object_unreference(&obj->base);
  416. err:
  417. kfree(pc);
  418. return ret;
  419. }
  420. static void
  421. cleanup_pipe_control(struct intel_ring_buffer *ring)
  422. {
  423. struct pipe_control *pc = ring->private;
  424. struct drm_i915_gem_object *obj;
  425. if (!ring->private)
  426. return;
  427. obj = pc->obj;
  428. kunmap(sg_page(obj->pages->sgl));
  429. i915_gem_object_unpin(obj);
  430. drm_gem_object_unreference(&obj->base);
  431. kfree(pc);
  432. ring->private = NULL;
  433. }
  434. static int init_render_ring(struct intel_ring_buffer *ring)
  435. {
  436. struct drm_device *dev = ring->dev;
  437. struct drm_i915_private *dev_priv = dev->dev_private;
  438. int ret = init_ring_common(ring);
  439. if (INTEL_INFO(dev)->gen > 3)
  440. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  441. /* We need to disable the AsyncFlip performance optimisations in order
  442. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  443. * programmed to '1' on all products.
  444. */
  445. if (INTEL_INFO(dev)->gen >= 6)
  446. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  447. /* Required for the hardware to program scanline values for waiting */
  448. if (INTEL_INFO(dev)->gen == 6)
  449. I915_WRITE(GFX_MODE,
  450. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  451. if (IS_GEN7(dev))
  452. I915_WRITE(GFX_MODE_GEN7,
  453. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  454. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  455. if (INTEL_INFO(dev)->gen >= 5) {
  456. ret = init_pipe_control(ring);
  457. if (ret)
  458. return ret;
  459. }
  460. if (IS_GEN6(dev)) {
  461. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  462. * "If this bit is set, STCunit will have LRA as replacement
  463. * policy. [...] This bit must be reset. LRA replacement
  464. * policy is not supported."
  465. */
  466. I915_WRITE(CACHE_MODE_0,
  467. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  468. /* This is not explicitly set for GEN6, so read the register.
  469. * see intel_ring_mi_set_context() for why we care.
  470. * TODO: consider explicitly setting the bit for GEN5
  471. */
  472. ring->itlb_before_ctx_switch =
  473. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  474. }
  475. if (INTEL_INFO(dev)->gen >= 6)
  476. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  477. if (HAS_L3_GPU_CACHE(dev))
  478. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  479. return ret;
  480. }
  481. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  482. {
  483. struct drm_device *dev = ring->dev;
  484. if (!ring->private)
  485. return;
  486. if (HAS_BROKEN_CS_TLB(dev))
  487. drm_gem_object_unreference(to_gem_object(ring->private));
  488. cleanup_pipe_control(ring);
  489. }
  490. static void
  491. update_mboxes(struct intel_ring_buffer *ring,
  492. u32 mmio_offset)
  493. {
  494. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  495. intel_ring_emit(ring, mmio_offset);
  496. intel_ring_emit(ring, ring->outstanding_lazy_request);
  497. }
  498. /**
  499. * gen6_add_request - Update the semaphore mailbox registers
  500. *
  501. * @ring - ring that is adding a request
  502. * @seqno - return seqno stuck into the ring
  503. *
  504. * Update the mailbox registers in the *other* rings with the current seqno.
  505. * This acts like a signal in the canonical semaphore.
  506. */
  507. static int
  508. gen6_add_request(struct intel_ring_buffer *ring)
  509. {
  510. u32 mbox1_reg;
  511. u32 mbox2_reg;
  512. int ret;
  513. ret = intel_ring_begin(ring, 10);
  514. if (ret)
  515. return ret;
  516. mbox1_reg = ring->signal_mbox[0];
  517. mbox2_reg = ring->signal_mbox[1];
  518. update_mboxes(ring, mbox1_reg);
  519. update_mboxes(ring, mbox2_reg);
  520. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  521. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  522. intel_ring_emit(ring, ring->outstanding_lazy_request);
  523. intel_ring_emit(ring, MI_USER_INTERRUPT);
  524. intel_ring_advance(ring);
  525. return 0;
  526. }
  527. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  528. u32 seqno)
  529. {
  530. struct drm_i915_private *dev_priv = dev->dev_private;
  531. return dev_priv->last_seqno < seqno;
  532. }
  533. /**
  534. * intel_ring_sync - sync the waiter to the signaller on seqno
  535. *
  536. * @waiter - ring that is waiting
  537. * @signaller - ring which has, or will signal
  538. * @seqno - seqno which the waiter will block on
  539. */
  540. static int
  541. gen6_ring_sync(struct intel_ring_buffer *waiter,
  542. struct intel_ring_buffer *signaller,
  543. u32 seqno)
  544. {
  545. int ret;
  546. u32 dw1 = MI_SEMAPHORE_MBOX |
  547. MI_SEMAPHORE_COMPARE |
  548. MI_SEMAPHORE_REGISTER;
  549. /* Throughout all of the GEM code, seqno passed implies our current
  550. * seqno is >= the last seqno executed. However for hardware the
  551. * comparison is strictly greater than.
  552. */
  553. seqno -= 1;
  554. WARN_ON(signaller->semaphore_register[waiter->id] ==
  555. MI_SEMAPHORE_SYNC_INVALID);
  556. ret = intel_ring_begin(waiter, 4);
  557. if (ret)
  558. return ret;
  559. /* If seqno wrap happened, omit the wait with no-ops */
  560. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  561. intel_ring_emit(waiter,
  562. dw1 |
  563. signaller->semaphore_register[waiter->id]);
  564. intel_ring_emit(waiter, seqno);
  565. intel_ring_emit(waiter, 0);
  566. intel_ring_emit(waiter, MI_NOOP);
  567. } else {
  568. intel_ring_emit(waiter, MI_NOOP);
  569. intel_ring_emit(waiter, MI_NOOP);
  570. intel_ring_emit(waiter, MI_NOOP);
  571. intel_ring_emit(waiter, MI_NOOP);
  572. }
  573. intel_ring_advance(waiter);
  574. return 0;
  575. }
  576. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  577. do { \
  578. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  579. PIPE_CONTROL_DEPTH_STALL); \
  580. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  581. intel_ring_emit(ring__, 0); \
  582. intel_ring_emit(ring__, 0); \
  583. } while (0)
  584. static int
  585. pc_render_add_request(struct intel_ring_buffer *ring)
  586. {
  587. struct pipe_control *pc = ring->private;
  588. u32 scratch_addr = pc->gtt_offset + 128;
  589. int ret;
  590. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  591. * incoherent with writes to memory, i.e. completely fubar,
  592. * so we need to use PIPE_NOTIFY instead.
  593. *
  594. * However, we also need to workaround the qword write
  595. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  596. * memory before requesting an interrupt.
  597. */
  598. ret = intel_ring_begin(ring, 32);
  599. if (ret)
  600. return ret;
  601. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  602. PIPE_CONTROL_WRITE_FLUSH |
  603. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  604. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  605. intel_ring_emit(ring, ring->outstanding_lazy_request);
  606. intel_ring_emit(ring, 0);
  607. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  608. scratch_addr += 128; /* write to separate cachelines */
  609. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  610. scratch_addr += 128;
  611. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  612. scratch_addr += 128;
  613. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  614. scratch_addr += 128;
  615. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  616. scratch_addr += 128;
  617. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  618. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  619. PIPE_CONTROL_WRITE_FLUSH |
  620. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  621. PIPE_CONTROL_NOTIFY);
  622. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  623. intel_ring_emit(ring, ring->outstanding_lazy_request);
  624. intel_ring_emit(ring, 0);
  625. intel_ring_advance(ring);
  626. return 0;
  627. }
  628. static u32
  629. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  630. {
  631. /* Workaround to force correct ordering between irq and seqno writes on
  632. * ivb (and maybe also on snb) by reading from a CS register (like
  633. * ACTHD) before reading the status page. */
  634. if (!lazy_coherency)
  635. intel_ring_get_active_head(ring);
  636. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  637. }
  638. static u32
  639. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  640. {
  641. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  642. }
  643. static void
  644. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  645. {
  646. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  647. }
  648. static u32
  649. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  650. {
  651. struct pipe_control *pc = ring->private;
  652. return pc->cpu_page[0];
  653. }
  654. static void
  655. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  656. {
  657. struct pipe_control *pc = ring->private;
  658. pc->cpu_page[0] = seqno;
  659. }
  660. static bool
  661. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  662. {
  663. struct drm_device *dev = ring->dev;
  664. drm_i915_private_t *dev_priv = dev->dev_private;
  665. unsigned long flags;
  666. if (!dev->irq_enabled)
  667. return false;
  668. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  669. if (ring->irq_refcount++ == 0) {
  670. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  671. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  672. POSTING_READ(GTIMR);
  673. }
  674. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  675. return true;
  676. }
  677. static void
  678. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  679. {
  680. struct drm_device *dev = ring->dev;
  681. drm_i915_private_t *dev_priv = dev->dev_private;
  682. unsigned long flags;
  683. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  684. if (--ring->irq_refcount == 0) {
  685. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  686. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  687. POSTING_READ(GTIMR);
  688. }
  689. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  690. }
  691. static bool
  692. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  693. {
  694. struct drm_device *dev = ring->dev;
  695. drm_i915_private_t *dev_priv = dev->dev_private;
  696. unsigned long flags;
  697. if (!dev->irq_enabled)
  698. return false;
  699. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  700. if (ring->irq_refcount++ == 0) {
  701. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  702. I915_WRITE(IMR, dev_priv->irq_mask);
  703. POSTING_READ(IMR);
  704. }
  705. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  706. return true;
  707. }
  708. static void
  709. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  710. {
  711. struct drm_device *dev = ring->dev;
  712. drm_i915_private_t *dev_priv = dev->dev_private;
  713. unsigned long flags;
  714. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  715. if (--ring->irq_refcount == 0) {
  716. dev_priv->irq_mask |= ring->irq_enable_mask;
  717. I915_WRITE(IMR, dev_priv->irq_mask);
  718. POSTING_READ(IMR);
  719. }
  720. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  721. }
  722. static bool
  723. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  724. {
  725. struct drm_device *dev = ring->dev;
  726. drm_i915_private_t *dev_priv = dev->dev_private;
  727. unsigned long flags;
  728. if (!dev->irq_enabled)
  729. return false;
  730. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  731. if (ring->irq_refcount++ == 0) {
  732. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  733. I915_WRITE16(IMR, dev_priv->irq_mask);
  734. POSTING_READ16(IMR);
  735. }
  736. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  737. return true;
  738. }
  739. static void
  740. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  741. {
  742. struct drm_device *dev = ring->dev;
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. unsigned long flags;
  745. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  746. if (--ring->irq_refcount == 0) {
  747. dev_priv->irq_mask |= ring->irq_enable_mask;
  748. I915_WRITE16(IMR, dev_priv->irq_mask);
  749. POSTING_READ16(IMR);
  750. }
  751. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  752. }
  753. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  754. {
  755. struct drm_device *dev = ring->dev;
  756. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  757. u32 mmio = 0;
  758. /* The ring status page addresses are no longer next to the rest of
  759. * the ring registers as of gen7.
  760. */
  761. if (IS_GEN7(dev)) {
  762. switch (ring->id) {
  763. case RCS:
  764. mmio = RENDER_HWS_PGA_GEN7;
  765. break;
  766. case BCS:
  767. mmio = BLT_HWS_PGA_GEN7;
  768. break;
  769. case VCS:
  770. mmio = BSD_HWS_PGA_GEN7;
  771. break;
  772. }
  773. } else if (IS_GEN6(ring->dev)) {
  774. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  775. } else {
  776. mmio = RING_HWS_PGA(ring->mmio_base);
  777. }
  778. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  779. POSTING_READ(mmio);
  780. }
  781. static int
  782. bsd_ring_flush(struct intel_ring_buffer *ring,
  783. u32 invalidate_domains,
  784. u32 flush_domains)
  785. {
  786. int ret;
  787. ret = intel_ring_begin(ring, 2);
  788. if (ret)
  789. return ret;
  790. intel_ring_emit(ring, MI_FLUSH);
  791. intel_ring_emit(ring, MI_NOOP);
  792. intel_ring_advance(ring);
  793. return 0;
  794. }
  795. static int
  796. i9xx_add_request(struct intel_ring_buffer *ring)
  797. {
  798. int ret;
  799. ret = intel_ring_begin(ring, 4);
  800. if (ret)
  801. return ret;
  802. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  803. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  804. intel_ring_emit(ring, ring->outstanding_lazy_request);
  805. intel_ring_emit(ring, MI_USER_INTERRUPT);
  806. intel_ring_advance(ring);
  807. return 0;
  808. }
  809. static bool
  810. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  811. {
  812. struct drm_device *dev = ring->dev;
  813. drm_i915_private_t *dev_priv = dev->dev_private;
  814. unsigned long flags;
  815. if (!dev->irq_enabled)
  816. return false;
  817. /* It looks like we need to prevent the gt from suspending while waiting
  818. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  819. * blt/bsd rings on ivb. */
  820. gen6_gt_force_wake_get(dev_priv);
  821. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  822. if (ring->irq_refcount++ == 0) {
  823. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  824. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  825. GEN6_RENDER_L3_PARITY_ERROR));
  826. else
  827. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  828. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  829. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  830. POSTING_READ(GTIMR);
  831. }
  832. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  833. return true;
  834. }
  835. static void
  836. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  837. {
  838. struct drm_device *dev = ring->dev;
  839. drm_i915_private_t *dev_priv = dev->dev_private;
  840. unsigned long flags;
  841. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  842. if (--ring->irq_refcount == 0) {
  843. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  844. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  845. else
  846. I915_WRITE_IMR(ring, ~0);
  847. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  848. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  849. POSTING_READ(GTIMR);
  850. }
  851. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  852. gen6_gt_force_wake_put(dev_priv);
  853. }
  854. static int
  855. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  856. u32 offset, u32 length,
  857. unsigned flags)
  858. {
  859. int ret;
  860. ret = intel_ring_begin(ring, 2);
  861. if (ret)
  862. return ret;
  863. intel_ring_emit(ring,
  864. MI_BATCH_BUFFER_START |
  865. MI_BATCH_GTT |
  866. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  867. intel_ring_emit(ring, offset);
  868. intel_ring_advance(ring);
  869. return 0;
  870. }
  871. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  872. #define I830_BATCH_LIMIT (256*1024)
  873. static int
  874. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  875. u32 offset, u32 len,
  876. unsigned flags)
  877. {
  878. int ret;
  879. if (flags & I915_DISPATCH_PINNED) {
  880. ret = intel_ring_begin(ring, 4);
  881. if (ret)
  882. return ret;
  883. intel_ring_emit(ring, MI_BATCH_BUFFER);
  884. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  885. intel_ring_emit(ring, offset + len - 8);
  886. intel_ring_emit(ring, MI_NOOP);
  887. intel_ring_advance(ring);
  888. } else {
  889. struct drm_i915_gem_object *obj = ring->private;
  890. u32 cs_offset = obj->gtt_offset;
  891. if (len > I830_BATCH_LIMIT)
  892. return -ENOSPC;
  893. ret = intel_ring_begin(ring, 9+3);
  894. if (ret)
  895. return ret;
  896. /* Blit the batch (which has now all relocs applied) to the stable batch
  897. * scratch bo area (so that the CS never stumbles over its tlb
  898. * invalidation bug) ... */
  899. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  900. XY_SRC_COPY_BLT_WRITE_ALPHA |
  901. XY_SRC_COPY_BLT_WRITE_RGB);
  902. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  903. intel_ring_emit(ring, 0);
  904. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  905. intel_ring_emit(ring, cs_offset);
  906. intel_ring_emit(ring, 0);
  907. intel_ring_emit(ring, 4096);
  908. intel_ring_emit(ring, offset);
  909. intel_ring_emit(ring, MI_FLUSH);
  910. /* ... and execute it. */
  911. intel_ring_emit(ring, MI_BATCH_BUFFER);
  912. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  913. intel_ring_emit(ring, cs_offset + len - 8);
  914. intel_ring_advance(ring);
  915. }
  916. return 0;
  917. }
  918. static int
  919. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  920. u32 offset, u32 len,
  921. unsigned flags)
  922. {
  923. int ret;
  924. ret = intel_ring_begin(ring, 2);
  925. if (ret)
  926. return ret;
  927. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  928. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  929. intel_ring_advance(ring);
  930. return 0;
  931. }
  932. static void cleanup_status_page(struct intel_ring_buffer *ring)
  933. {
  934. struct drm_i915_gem_object *obj;
  935. obj = ring->status_page.obj;
  936. if (obj == NULL)
  937. return;
  938. kunmap(sg_page(obj->pages->sgl));
  939. i915_gem_object_unpin(obj);
  940. drm_gem_object_unreference(&obj->base);
  941. ring->status_page.obj = NULL;
  942. }
  943. static int init_status_page(struct intel_ring_buffer *ring)
  944. {
  945. struct drm_device *dev = ring->dev;
  946. struct drm_i915_gem_object *obj;
  947. int ret;
  948. obj = i915_gem_alloc_object(dev, 4096);
  949. if (obj == NULL) {
  950. DRM_ERROR("Failed to allocate status page\n");
  951. ret = -ENOMEM;
  952. goto err;
  953. }
  954. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  955. ret = i915_gem_object_pin(obj, 4096, true, false);
  956. if (ret != 0) {
  957. goto err_unref;
  958. }
  959. ring->status_page.gfx_addr = obj->gtt_offset;
  960. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  961. if (ring->status_page.page_addr == NULL) {
  962. ret = -ENOMEM;
  963. goto err_unpin;
  964. }
  965. ring->status_page.obj = obj;
  966. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  967. intel_ring_setup_status_page(ring);
  968. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  969. ring->name, ring->status_page.gfx_addr);
  970. return 0;
  971. err_unpin:
  972. i915_gem_object_unpin(obj);
  973. err_unref:
  974. drm_gem_object_unreference(&obj->base);
  975. err:
  976. return ret;
  977. }
  978. static int init_phys_hws_pga(struct intel_ring_buffer *ring)
  979. {
  980. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  981. u32 addr;
  982. if (!dev_priv->status_page_dmah) {
  983. dev_priv->status_page_dmah =
  984. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  985. if (!dev_priv->status_page_dmah)
  986. return -ENOMEM;
  987. }
  988. addr = dev_priv->status_page_dmah->busaddr;
  989. if (INTEL_INFO(ring->dev)->gen >= 4)
  990. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  991. I915_WRITE(HWS_PGA, addr);
  992. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  993. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  994. return 0;
  995. }
  996. static int intel_init_ring_buffer(struct drm_device *dev,
  997. struct intel_ring_buffer *ring)
  998. {
  999. struct drm_i915_gem_object *obj;
  1000. struct drm_i915_private *dev_priv = dev->dev_private;
  1001. int ret;
  1002. ring->dev = dev;
  1003. INIT_LIST_HEAD(&ring->active_list);
  1004. INIT_LIST_HEAD(&ring->request_list);
  1005. ring->size = 32 * PAGE_SIZE;
  1006. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1007. init_waitqueue_head(&ring->irq_queue);
  1008. if (I915_NEED_GFX_HWS(dev)) {
  1009. ret = init_status_page(ring);
  1010. if (ret)
  1011. return ret;
  1012. } else {
  1013. BUG_ON(ring->id != RCS);
  1014. ret = init_phys_hws_pga(ring);
  1015. if (ret)
  1016. return ret;
  1017. }
  1018. obj = NULL;
  1019. if (!HAS_LLC(dev))
  1020. obj = i915_gem_object_create_stolen(dev, ring->size);
  1021. if (obj == NULL)
  1022. obj = i915_gem_alloc_object(dev, ring->size);
  1023. if (obj == NULL) {
  1024. DRM_ERROR("Failed to allocate ringbuffer\n");
  1025. ret = -ENOMEM;
  1026. goto err_hws;
  1027. }
  1028. ring->obj = obj;
  1029. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  1030. if (ret)
  1031. goto err_unref;
  1032. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1033. if (ret)
  1034. goto err_unpin;
  1035. ring->virtual_start =
  1036. ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
  1037. ring->size);
  1038. if (ring->virtual_start == NULL) {
  1039. DRM_ERROR("Failed to map ringbuffer.\n");
  1040. ret = -EINVAL;
  1041. goto err_unpin;
  1042. }
  1043. ret = ring->init(ring);
  1044. if (ret)
  1045. goto err_unmap;
  1046. /* Workaround an erratum on the i830 which causes a hang if
  1047. * the TAIL pointer points to within the last 2 cachelines
  1048. * of the buffer.
  1049. */
  1050. ring->effective_size = ring->size;
  1051. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1052. ring->effective_size -= 128;
  1053. return 0;
  1054. err_unmap:
  1055. iounmap(ring->virtual_start);
  1056. err_unpin:
  1057. i915_gem_object_unpin(obj);
  1058. err_unref:
  1059. drm_gem_object_unreference(&obj->base);
  1060. ring->obj = NULL;
  1061. err_hws:
  1062. cleanup_status_page(ring);
  1063. return ret;
  1064. }
  1065. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1066. {
  1067. struct drm_i915_private *dev_priv;
  1068. int ret;
  1069. if (ring->obj == NULL)
  1070. return;
  1071. /* Disable the ring buffer. The ring must be idle at this point */
  1072. dev_priv = ring->dev->dev_private;
  1073. ret = intel_ring_idle(ring);
  1074. if (ret)
  1075. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1076. ring->name, ret);
  1077. I915_WRITE_CTL(ring, 0);
  1078. iounmap(ring->virtual_start);
  1079. i915_gem_object_unpin(ring->obj);
  1080. drm_gem_object_unreference(&ring->obj->base);
  1081. ring->obj = NULL;
  1082. if (ring->cleanup)
  1083. ring->cleanup(ring);
  1084. cleanup_status_page(ring);
  1085. }
  1086. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1087. {
  1088. int ret;
  1089. ret = i915_wait_seqno(ring, seqno);
  1090. if (!ret)
  1091. i915_gem_retire_requests_ring(ring);
  1092. return ret;
  1093. }
  1094. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1095. {
  1096. struct drm_i915_gem_request *request;
  1097. u32 seqno = 0;
  1098. int ret;
  1099. i915_gem_retire_requests_ring(ring);
  1100. if (ring->last_retired_head != -1) {
  1101. ring->head = ring->last_retired_head;
  1102. ring->last_retired_head = -1;
  1103. ring->space = ring_space(ring);
  1104. if (ring->space >= n)
  1105. return 0;
  1106. }
  1107. list_for_each_entry(request, &ring->request_list, list) {
  1108. int space;
  1109. if (request->tail == -1)
  1110. continue;
  1111. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1112. if (space < 0)
  1113. space += ring->size;
  1114. if (space >= n) {
  1115. seqno = request->seqno;
  1116. break;
  1117. }
  1118. /* Consume this request in case we need more space than
  1119. * is available and so need to prevent a race between
  1120. * updating last_retired_head and direct reads of
  1121. * I915_RING_HEAD. It also provides a nice sanity check.
  1122. */
  1123. request->tail = -1;
  1124. }
  1125. if (seqno == 0)
  1126. return -ENOSPC;
  1127. ret = intel_ring_wait_seqno(ring, seqno);
  1128. if (ret)
  1129. return ret;
  1130. if (WARN_ON(ring->last_retired_head == -1))
  1131. return -ENOSPC;
  1132. ring->head = ring->last_retired_head;
  1133. ring->last_retired_head = -1;
  1134. ring->space = ring_space(ring);
  1135. if (WARN_ON(ring->space < n))
  1136. return -ENOSPC;
  1137. return 0;
  1138. }
  1139. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1140. {
  1141. struct drm_device *dev = ring->dev;
  1142. struct drm_i915_private *dev_priv = dev->dev_private;
  1143. unsigned long end;
  1144. int ret;
  1145. ret = intel_ring_wait_request(ring, n);
  1146. if (ret != -ENOSPC)
  1147. return ret;
  1148. trace_i915_ring_wait_begin(ring);
  1149. /* With GEM the hangcheck timer should kick us out of the loop,
  1150. * leaving it early runs the risk of corrupting GEM state (due
  1151. * to running on almost untested codepaths). But on resume
  1152. * timers don't work yet, so prevent a complete hang in that
  1153. * case by choosing an insanely large timeout. */
  1154. end = jiffies + 60 * HZ;
  1155. do {
  1156. ring->head = I915_READ_HEAD(ring);
  1157. ring->space = ring_space(ring);
  1158. if (ring->space >= n) {
  1159. trace_i915_ring_wait_end(ring);
  1160. return 0;
  1161. }
  1162. if (dev->primary->master) {
  1163. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1164. if (master_priv->sarea_priv)
  1165. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1166. }
  1167. msleep(1);
  1168. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1169. dev_priv->mm.interruptible);
  1170. if (ret)
  1171. return ret;
  1172. } while (!time_after(jiffies, end));
  1173. trace_i915_ring_wait_end(ring);
  1174. return -EBUSY;
  1175. }
  1176. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1177. {
  1178. uint32_t __iomem *virt;
  1179. int rem = ring->size - ring->tail;
  1180. if (ring->space < rem) {
  1181. int ret = ring_wait_for_space(ring, rem);
  1182. if (ret)
  1183. return ret;
  1184. }
  1185. virt = ring->virtual_start + ring->tail;
  1186. rem /= 4;
  1187. while (rem--)
  1188. iowrite32(MI_NOOP, virt++);
  1189. ring->tail = 0;
  1190. ring->space = ring_space(ring);
  1191. return 0;
  1192. }
  1193. int intel_ring_idle(struct intel_ring_buffer *ring)
  1194. {
  1195. u32 seqno;
  1196. int ret;
  1197. /* We need to add any requests required to flush the objects and ring */
  1198. if (ring->outstanding_lazy_request) {
  1199. ret = i915_add_request(ring, NULL, NULL);
  1200. if (ret)
  1201. return ret;
  1202. }
  1203. /* Wait upon the last request to be completed */
  1204. if (list_empty(&ring->request_list))
  1205. return 0;
  1206. seqno = list_entry(ring->request_list.prev,
  1207. struct drm_i915_gem_request,
  1208. list)->seqno;
  1209. return i915_wait_seqno(ring, seqno);
  1210. }
  1211. static int
  1212. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1213. {
  1214. if (ring->outstanding_lazy_request)
  1215. return 0;
  1216. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
  1217. }
  1218. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1219. int bytes)
  1220. {
  1221. int ret;
  1222. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1223. ret = intel_wrap_ring_buffer(ring);
  1224. if (unlikely(ret))
  1225. return ret;
  1226. }
  1227. if (unlikely(ring->space < bytes)) {
  1228. ret = ring_wait_for_space(ring, bytes);
  1229. if (unlikely(ret))
  1230. return ret;
  1231. }
  1232. ring->space -= bytes;
  1233. return 0;
  1234. }
  1235. int intel_ring_begin(struct intel_ring_buffer *ring,
  1236. int num_dwords)
  1237. {
  1238. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1239. int ret;
  1240. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1241. dev_priv->mm.interruptible);
  1242. if (ret)
  1243. return ret;
  1244. /* Preallocate the olr before touching the ring */
  1245. ret = intel_ring_alloc_seqno(ring);
  1246. if (ret)
  1247. return ret;
  1248. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1249. }
  1250. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1251. {
  1252. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1253. BUG_ON(ring->outstanding_lazy_request);
  1254. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1255. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1256. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1257. }
  1258. ring->set_seqno(ring, seqno);
  1259. }
  1260. void intel_ring_advance(struct intel_ring_buffer *ring)
  1261. {
  1262. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1263. ring->tail &= ring->size - 1;
  1264. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  1265. return;
  1266. ring->write_tail(ring, ring->tail);
  1267. }
  1268. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1269. u32 value)
  1270. {
  1271. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1272. /* Every tail move must follow the sequence below */
  1273. /* Disable notification that the ring is IDLE. The GT
  1274. * will then assume that it is busy and bring it out of rc6.
  1275. */
  1276. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1277. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1278. /* Clear the context id. Here be magic! */
  1279. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1280. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1281. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1282. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1283. 50))
  1284. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1285. /* Now that the ring is fully powered up, update the tail */
  1286. I915_WRITE_TAIL(ring, value);
  1287. POSTING_READ(RING_TAIL(ring->mmio_base));
  1288. /* Let the ring send IDLE messages to the GT again,
  1289. * and so let it sleep to conserve power when idle.
  1290. */
  1291. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1292. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1293. }
  1294. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1295. u32 invalidate, u32 flush)
  1296. {
  1297. uint32_t cmd;
  1298. int ret;
  1299. ret = intel_ring_begin(ring, 4);
  1300. if (ret)
  1301. return ret;
  1302. cmd = MI_FLUSH_DW;
  1303. /*
  1304. * Bspec vol 1c.5 - video engine command streamer:
  1305. * "If ENABLED, all TLBs will be invalidated once the flush
  1306. * operation is complete. This bit is only valid when the
  1307. * Post-Sync Operation field is a value of 1h or 3h."
  1308. */
  1309. if (invalidate & I915_GEM_GPU_DOMAINS)
  1310. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1311. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1312. intel_ring_emit(ring, cmd);
  1313. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1314. intel_ring_emit(ring, 0);
  1315. intel_ring_emit(ring, MI_NOOP);
  1316. intel_ring_advance(ring);
  1317. return 0;
  1318. }
  1319. static int
  1320. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1321. u32 offset, u32 len,
  1322. unsigned flags)
  1323. {
  1324. int ret;
  1325. ret = intel_ring_begin(ring, 2);
  1326. if (ret)
  1327. return ret;
  1328. intel_ring_emit(ring,
  1329. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1330. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1331. /* bit0-7 is the length on GEN6+ */
  1332. intel_ring_emit(ring, offset);
  1333. intel_ring_advance(ring);
  1334. return 0;
  1335. }
  1336. static int
  1337. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1338. u32 offset, u32 len,
  1339. unsigned flags)
  1340. {
  1341. int ret;
  1342. ret = intel_ring_begin(ring, 2);
  1343. if (ret)
  1344. return ret;
  1345. intel_ring_emit(ring,
  1346. MI_BATCH_BUFFER_START |
  1347. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1348. /* bit0-7 is the length on GEN6+ */
  1349. intel_ring_emit(ring, offset);
  1350. intel_ring_advance(ring);
  1351. return 0;
  1352. }
  1353. /* Blitter support (SandyBridge+) */
  1354. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1355. u32 invalidate, u32 flush)
  1356. {
  1357. uint32_t cmd;
  1358. int ret;
  1359. ret = intel_ring_begin(ring, 4);
  1360. if (ret)
  1361. return ret;
  1362. cmd = MI_FLUSH_DW;
  1363. /*
  1364. * Bspec vol 1c.3 - blitter engine command streamer:
  1365. * "If ENABLED, all TLBs will be invalidated once the flush
  1366. * operation is complete. This bit is only valid when the
  1367. * Post-Sync Operation field is a value of 1h or 3h."
  1368. */
  1369. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1370. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1371. MI_FLUSH_DW_OP_STOREDW;
  1372. intel_ring_emit(ring, cmd);
  1373. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1374. intel_ring_emit(ring, 0);
  1375. intel_ring_emit(ring, MI_NOOP);
  1376. intel_ring_advance(ring);
  1377. return 0;
  1378. }
  1379. int intel_init_render_ring_buffer(struct drm_device *dev)
  1380. {
  1381. drm_i915_private_t *dev_priv = dev->dev_private;
  1382. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1383. ring->name = "render ring";
  1384. ring->id = RCS;
  1385. ring->mmio_base = RENDER_RING_BASE;
  1386. if (INTEL_INFO(dev)->gen >= 6) {
  1387. ring->add_request = gen6_add_request;
  1388. ring->flush = gen7_render_ring_flush;
  1389. if (INTEL_INFO(dev)->gen == 6)
  1390. ring->flush = gen6_render_ring_flush;
  1391. ring->irq_get = gen6_ring_get_irq;
  1392. ring->irq_put = gen6_ring_put_irq;
  1393. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1394. ring->get_seqno = gen6_ring_get_seqno;
  1395. ring->set_seqno = ring_set_seqno;
  1396. ring->sync_to = gen6_ring_sync;
  1397. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1398. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1399. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1400. ring->signal_mbox[0] = GEN6_VRSYNC;
  1401. ring->signal_mbox[1] = GEN6_BRSYNC;
  1402. } else if (IS_GEN5(dev)) {
  1403. ring->add_request = pc_render_add_request;
  1404. ring->flush = gen4_render_ring_flush;
  1405. ring->get_seqno = pc_render_get_seqno;
  1406. ring->set_seqno = pc_render_set_seqno;
  1407. ring->irq_get = gen5_ring_get_irq;
  1408. ring->irq_put = gen5_ring_put_irq;
  1409. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1410. } else {
  1411. ring->add_request = i9xx_add_request;
  1412. if (INTEL_INFO(dev)->gen < 4)
  1413. ring->flush = gen2_render_ring_flush;
  1414. else
  1415. ring->flush = gen4_render_ring_flush;
  1416. ring->get_seqno = ring_get_seqno;
  1417. ring->set_seqno = ring_set_seqno;
  1418. if (IS_GEN2(dev)) {
  1419. ring->irq_get = i8xx_ring_get_irq;
  1420. ring->irq_put = i8xx_ring_put_irq;
  1421. } else {
  1422. ring->irq_get = i9xx_ring_get_irq;
  1423. ring->irq_put = i9xx_ring_put_irq;
  1424. }
  1425. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1426. }
  1427. ring->write_tail = ring_write_tail;
  1428. if (IS_HASWELL(dev))
  1429. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1430. else if (INTEL_INFO(dev)->gen >= 6)
  1431. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1432. else if (INTEL_INFO(dev)->gen >= 4)
  1433. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1434. else if (IS_I830(dev) || IS_845G(dev))
  1435. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1436. else
  1437. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1438. ring->init = init_render_ring;
  1439. ring->cleanup = render_ring_cleanup;
  1440. /* Workaround batchbuffer to combat CS tlb bug. */
  1441. if (HAS_BROKEN_CS_TLB(dev)) {
  1442. struct drm_i915_gem_object *obj;
  1443. int ret;
  1444. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1445. if (obj == NULL) {
  1446. DRM_ERROR("Failed to allocate batch bo\n");
  1447. return -ENOMEM;
  1448. }
  1449. ret = i915_gem_object_pin(obj, 0, true, false);
  1450. if (ret != 0) {
  1451. drm_gem_object_unreference(&obj->base);
  1452. DRM_ERROR("Failed to ping batch bo\n");
  1453. return ret;
  1454. }
  1455. ring->private = obj;
  1456. }
  1457. return intel_init_ring_buffer(dev, ring);
  1458. }
  1459. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1460. {
  1461. drm_i915_private_t *dev_priv = dev->dev_private;
  1462. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1463. int ret;
  1464. ring->name = "render ring";
  1465. ring->id = RCS;
  1466. ring->mmio_base = RENDER_RING_BASE;
  1467. if (INTEL_INFO(dev)->gen >= 6) {
  1468. /* non-kms not supported on gen6+ */
  1469. return -ENODEV;
  1470. }
  1471. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1472. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1473. * the special gen5 functions. */
  1474. ring->add_request = i9xx_add_request;
  1475. if (INTEL_INFO(dev)->gen < 4)
  1476. ring->flush = gen2_render_ring_flush;
  1477. else
  1478. ring->flush = gen4_render_ring_flush;
  1479. ring->get_seqno = ring_get_seqno;
  1480. ring->set_seqno = ring_set_seqno;
  1481. if (IS_GEN2(dev)) {
  1482. ring->irq_get = i8xx_ring_get_irq;
  1483. ring->irq_put = i8xx_ring_put_irq;
  1484. } else {
  1485. ring->irq_get = i9xx_ring_get_irq;
  1486. ring->irq_put = i9xx_ring_put_irq;
  1487. }
  1488. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1489. ring->write_tail = ring_write_tail;
  1490. if (INTEL_INFO(dev)->gen >= 4)
  1491. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1492. else if (IS_I830(dev) || IS_845G(dev))
  1493. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1494. else
  1495. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1496. ring->init = init_render_ring;
  1497. ring->cleanup = render_ring_cleanup;
  1498. ring->dev = dev;
  1499. INIT_LIST_HEAD(&ring->active_list);
  1500. INIT_LIST_HEAD(&ring->request_list);
  1501. ring->size = size;
  1502. ring->effective_size = ring->size;
  1503. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1504. ring->effective_size -= 128;
  1505. ring->virtual_start = ioremap_wc(start, size);
  1506. if (ring->virtual_start == NULL) {
  1507. DRM_ERROR("can not ioremap virtual address for"
  1508. " ring buffer\n");
  1509. return -ENOMEM;
  1510. }
  1511. if (!I915_NEED_GFX_HWS(dev)) {
  1512. ret = init_phys_hws_pga(ring);
  1513. if (ret)
  1514. return ret;
  1515. }
  1516. return 0;
  1517. }
  1518. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1519. {
  1520. drm_i915_private_t *dev_priv = dev->dev_private;
  1521. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1522. ring->name = "bsd ring";
  1523. ring->id = VCS;
  1524. ring->write_tail = ring_write_tail;
  1525. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1526. ring->mmio_base = GEN6_BSD_RING_BASE;
  1527. /* gen6 bsd needs a special wa for tail updates */
  1528. if (IS_GEN6(dev))
  1529. ring->write_tail = gen6_bsd_ring_write_tail;
  1530. ring->flush = gen6_ring_flush;
  1531. ring->add_request = gen6_add_request;
  1532. ring->get_seqno = gen6_ring_get_seqno;
  1533. ring->set_seqno = ring_set_seqno;
  1534. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1535. ring->irq_get = gen6_ring_get_irq;
  1536. ring->irq_put = gen6_ring_put_irq;
  1537. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1538. ring->sync_to = gen6_ring_sync;
  1539. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1540. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1541. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1542. ring->signal_mbox[0] = GEN6_RVSYNC;
  1543. ring->signal_mbox[1] = GEN6_BVSYNC;
  1544. } else {
  1545. ring->mmio_base = BSD_RING_BASE;
  1546. ring->flush = bsd_ring_flush;
  1547. ring->add_request = i9xx_add_request;
  1548. ring->get_seqno = ring_get_seqno;
  1549. ring->set_seqno = ring_set_seqno;
  1550. if (IS_GEN5(dev)) {
  1551. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1552. ring->irq_get = gen5_ring_get_irq;
  1553. ring->irq_put = gen5_ring_put_irq;
  1554. } else {
  1555. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1556. ring->irq_get = i9xx_ring_get_irq;
  1557. ring->irq_put = i9xx_ring_put_irq;
  1558. }
  1559. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1560. }
  1561. ring->init = init_ring_common;
  1562. return intel_init_ring_buffer(dev, ring);
  1563. }
  1564. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1565. {
  1566. drm_i915_private_t *dev_priv = dev->dev_private;
  1567. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1568. ring->name = "blitter ring";
  1569. ring->id = BCS;
  1570. ring->mmio_base = BLT_RING_BASE;
  1571. ring->write_tail = ring_write_tail;
  1572. ring->flush = blt_ring_flush;
  1573. ring->add_request = gen6_add_request;
  1574. ring->get_seqno = gen6_ring_get_seqno;
  1575. ring->set_seqno = ring_set_seqno;
  1576. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1577. ring->irq_get = gen6_ring_get_irq;
  1578. ring->irq_put = gen6_ring_put_irq;
  1579. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1580. ring->sync_to = gen6_ring_sync;
  1581. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1582. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1583. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1584. ring->signal_mbox[0] = GEN6_RBSYNC;
  1585. ring->signal_mbox[1] = GEN6_VBSYNC;
  1586. ring->init = init_ring_common;
  1587. return intel_init_ring_buffer(dev, ring);
  1588. }
  1589. int
  1590. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1591. {
  1592. int ret;
  1593. if (!ring->gpu_caches_dirty)
  1594. return 0;
  1595. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1596. if (ret)
  1597. return ret;
  1598. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1599. ring->gpu_caches_dirty = false;
  1600. return 0;
  1601. }
  1602. int
  1603. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1604. {
  1605. uint32_t flush_domains;
  1606. int ret;
  1607. flush_domains = 0;
  1608. if (ring->gpu_caches_dirty)
  1609. flush_domains = I915_GEM_GPU_DOMAINS;
  1610. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1611. if (ret)
  1612. return ret;
  1613. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1614. ring->gpu_caches_dirty = false;
  1615. return 0;
  1616. }