setup-pci.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * linux/drivers/ide/setup-pci.c Version 1.10 2002/08/19
  3. *
  4. * Copyright (c) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  5. *
  6. * Copyright (c) 1995-1998 Mark Lord
  7. * May be copied or modified under the terms of the GNU General Public License
  8. */
  9. /*
  10. * This module provides support for automatic detection and
  11. * configuration of all PCI IDE interfaces present in a system.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/timer.h>
  19. #include <linux/mm.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/ide.h>
  22. #include <linux/dma-mapping.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. /**
  26. * ide_match_hwif - match a PCI IDE against an ide_hwif
  27. * @io_base: I/O base of device
  28. * @bootable: set if its bootable
  29. * @name: name of device
  30. *
  31. * Match a PCI IDE port against an entry in ide_hwifs[],
  32. * based on io_base port if possible. Return the matching hwif,
  33. * or a new hwif. If we find an error (clashing, out of devices, etc)
  34. * return NULL
  35. *
  36. * FIXME: we need to handle mmio matches here too
  37. */
  38. static ide_hwif_t *ide_match_hwif(unsigned long io_base, u8 bootable, const char *name)
  39. {
  40. int h;
  41. ide_hwif_t *hwif;
  42. /*
  43. * Look for a hwif with matching io_base specified using
  44. * parameters to ide_setup().
  45. */
  46. for (h = 0; h < MAX_HWIFS; ++h) {
  47. hwif = &ide_hwifs[h];
  48. if (hwif->io_ports[IDE_DATA_OFFSET] == io_base) {
  49. if (hwif->chipset == ide_forced)
  50. return hwif; /* a perfect match */
  51. }
  52. }
  53. /*
  54. * Look for a hwif with matching io_base default value.
  55. * If chipset is "ide_unknown", then claim that hwif slot.
  56. * Otherwise, some other chipset has already claimed it.. :(
  57. */
  58. for (h = 0; h < MAX_HWIFS; ++h) {
  59. hwif = &ide_hwifs[h];
  60. if (hwif->io_ports[IDE_DATA_OFFSET] == io_base) {
  61. if (hwif->chipset == ide_unknown)
  62. return hwif; /* match */
  63. printk(KERN_ERR "%s: port 0x%04lx already claimed by %s\n",
  64. name, io_base, hwif->name);
  65. return NULL; /* already claimed */
  66. }
  67. }
  68. /*
  69. * Okay, there is no hwif matching our io_base,
  70. * so we'll just claim an unassigned slot.
  71. * Give preference to claiming other slots before claiming ide0/ide1,
  72. * just in case there's another interface yet-to-be-scanned
  73. * which uses ports 1f0/170 (the ide0/ide1 defaults).
  74. *
  75. * Unless there is a bootable card that does not use the standard
  76. * ports 1f0/170 (the ide0/ide1 defaults). The (bootable) flag.
  77. */
  78. if (bootable) {
  79. for (h = 0; h < MAX_HWIFS; ++h) {
  80. hwif = &ide_hwifs[h];
  81. if (hwif->chipset == ide_unknown)
  82. return hwif; /* pick an unused entry */
  83. }
  84. } else {
  85. for (h = 2; h < MAX_HWIFS; ++h) {
  86. hwif = ide_hwifs + h;
  87. if (hwif->chipset == ide_unknown)
  88. return hwif; /* pick an unused entry */
  89. }
  90. }
  91. for (h = 0; h < 2 && h < MAX_HWIFS; ++h) {
  92. hwif = ide_hwifs + h;
  93. if (hwif->chipset == ide_unknown)
  94. return hwif; /* pick an unused entry */
  95. }
  96. printk(KERN_ERR "%s: too many IDE interfaces, no room in table\n", name);
  97. return NULL;
  98. }
  99. /**
  100. * ide_setup_pci_baseregs - place a PCI IDE controller native
  101. * @dev: PCI device of interface to switch native
  102. * @name: Name of interface
  103. *
  104. * We attempt to place the PCI interface into PCI native mode. If
  105. * we succeed the BARs are ok and the controller is in PCI mode.
  106. * Returns 0 on success or an errno code.
  107. *
  108. * FIXME: if we program the interface and then fail to set the BARS
  109. * we don't switch it back to legacy mode. Do we actually care ??
  110. */
  111. static int ide_setup_pci_baseregs (struct pci_dev *dev, const char *name)
  112. {
  113. u8 progif = 0;
  114. /*
  115. * Place both IDE interfaces into PCI "native" mode:
  116. */
  117. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  118. (progif & 5) != 5) {
  119. if ((progif & 0xa) != 0xa) {
  120. printk(KERN_INFO "%s: device not capable of full "
  121. "native PCI mode\n", name);
  122. return -EOPNOTSUPP;
  123. }
  124. printk("%s: placing both ports into native PCI mode\n", name);
  125. (void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
  126. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  127. (progif & 5) != 5) {
  128. printk(KERN_ERR "%s: rewrite of PROGIF failed, wanted "
  129. "0x%04x, got 0x%04x\n",
  130. name, progif|5, progif);
  131. return -EOPNOTSUPP;
  132. }
  133. }
  134. return 0;
  135. }
  136. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  137. /**
  138. * ide_get_or_set_dma_base - setup BMIBA
  139. * @hwif: Interface
  140. *
  141. * Fetch the DMA Bus-Master-I/O-Base-Address (BMIBA) from PCI space.
  142. * Where a device has a partner that is already in DMA mode we check
  143. * and enforce IDE simplex rules.
  144. */
  145. static unsigned long ide_get_or_set_dma_base (ide_hwif_t *hwif)
  146. {
  147. unsigned long dma_base = 0;
  148. struct pci_dev *dev = hwif->pci_dev;
  149. if (hwif->mmio)
  150. return hwif->dma_base;
  151. if (hwif->mate && hwif->mate->dma_base) {
  152. dma_base = hwif->mate->dma_base - (hwif->channel ? 0 : 8);
  153. } else {
  154. dma_base = pci_resource_start(dev, 4);
  155. if (!dma_base) {
  156. printk(KERN_ERR "%s: dma_base is invalid\n",
  157. hwif->cds->name);
  158. }
  159. }
  160. if (dma_base) {
  161. u8 simplex_stat = 0;
  162. dma_base += hwif->channel ? 8 : 0;
  163. switch(dev->device) {
  164. case PCI_DEVICE_ID_AL_M5219:
  165. case PCI_DEVICE_ID_AL_M5229:
  166. case PCI_DEVICE_ID_AMD_VIPER_7409:
  167. case PCI_DEVICE_ID_CMD_643:
  168. case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
  169. case PCI_DEVICE_ID_REVOLUTION:
  170. simplex_stat = hwif->INB(dma_base + 2);
  171. hwif->OUTB((simplex_stat&0x60),(dma_base + 2));
  172. simplex_stat = hwif->INB(dma_base + 2);
  173. if (simplex_stat & 0x80) {
  174. printk(KERN_INFO "%s: simplex device: "
  175. "DMA forced\n",
  176. hwif->cds->name);
  177. }
  178. break;
  179. default:
  180. /*
  181. * If the device claims "simplex" DMA,
  182. * this means only one of the two interfaces
  183. * can be trusted with DMA at any point in time.
  184. * So we should enable DMA only on one of the
  185. * two interfaces.
  186. */
  187. simplex_stat = hwif->INB(dma_base + 2);
  188. if (simplex_stat & 0x80) {
  189. /* simplex device? */
  190. /*
  191. * At this point we haven't probed the drives so we can't make the
  192. * appropriate decision. Really we should defer this problem
  193. * until we tune the drive then try to grab DMA ownership if we want
  194. * to be the DMA end. This has to be become dynamic to handle hot
  195. * plug.
  196. */
  197. if (hwif->mate && hwif->mate->dma_base) {
  198. printk(KERN_INFO "%s: simplex device: "
  199. "DMA disabled\n",
  200. hwif->cds->name);
  201. dma_base = 0;
  202. }
  203. }
  204. }
  205. }
  206. return dma_base;
  207. }
  208. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  209. void ide_setup_pci_noise (struct pci_dev *dev, ide_pci_device_t *d)
  210. {
  211. printk(KERN_INFO "%s: IDE controller at PCI slot %s\n",
  212. d->name, pci_name(dev));
  213. }
  214. EXPORT_SYMBOL_GPL(ide_setup_pci_noise);
  215. /**
  216. * ide_pci_enable - do PCI enables
  217. * @dev: PCI device
  218. * @d: IDE pci device data
  219. *
  220. * Enable the IDE PCI device. We attempt to enable the device in full
  221. * but if that fails then we only need BAR4 so we will enable that.
  222. *
  223. * Returns zero on success or an error code
  224. */
  225. static int ide_pci_enable(struct pci_dev *dev, ide_pci_device_t *d)
  226. {
  227. int ret;
  228. if (pci_enable_device(dev)) {
  229. ret = pci_enable_device_bars(dev, 1 << 4);
  230. if (ret < 0) {
  231. printk(KERN_WARNING "%s: (ide_setup_pci_device:) "
  232. "Could not enable device.\n", d->name);
  233. goto out;
  234. }
  235. printk(KERN_WARNING "%s: BIOS configuration fixed.\n", d->name);
  236. }
  237. /*
  238. * assume all devices can do 32-bit dma for now. we can add a
  239. * dma mask field to the ide_pci_device_t if we need it (or let
  240. * lower level driver set the dma mask)
  241. */
  242. ret = pci_set_dma_mask(dev, DMA_32BIT_MASK);
  243. if (ret < 0) {
  244. printk(KERN_ERR "%s: can't set dma mask\n", d->name);
  245. goto out;
  246. }
  247. /* FIXME: Temporary - until we put in the hotplug interface logic
  248. Check that the bits we want are not in use by someone else. */
  249. ret = pci_request_region(dev, 4, "ide_tmp");
  250. if (ret < 0)
  251. goto out;
  252. pci_release_region(dev, 4);
  253. out:
  254. return ret;
  255. }
  256. /**
  257. * ide_pci_configure - configure an unconfigured device
  258. * @dev: PCI device
  259. * @d: IDE pci device data
  260. *
  261. * Enable and configure the PCI device we have been passed.
  262. * Returns zero on success or an error code.
  263. */
  264. static int ide_pci_configure(struct pci_dev *dev, ide_pci_device_t *d)
  265. {
  266. u16 pcicmd = 0;
  267. /*
  268. * PnP BIOS was *supposed* to have setup this device, but we
  269. * can do it ourselves, so long as the BIOS has assigned an IRQ
  270. * (or possibly the device is using a "legacy header" for IRQs).
  271. * Maybe the user deliberately *disabled* the device,
  272. * but we'll eventually ignore it again if no drives respond.
  273. */
  274. if (ide_setup_pci_baseregs(dev, d->name) || pci_write_config_word(dev, PCI_COMMAND, pcicmd|PCI_COMMAND_IO))
  275. {
  276. printk(KERN_INFO "%s: device disabled (BIOS)\n", d->name);
  277. return -ENODEV;
  278. }
  279. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd)) {
  280. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  281. return -EIO;
  282. }
  283. if (!(pcicmd & PCI_COMMAND_IO)) {
  284. printk(KERN_ERR "%s: unable to enable IDE controller\n", d->name);
  285. return -ENXIO;
  286. }
  287. return 0;
  288. }
  289. /**
  290. * ide_pci_check_iomem - check a register is I/O
  291. * @dev: pci device
  292. * @d: ide_pci_device
  293. * @bar: bar number
  294. *
  295. * Checks if a BAR is configured and points to MMIO space. If so
  296. * print an error and return an error code. Otherwise return 0
  297. */
  298. static int ide_pci_check_iomem(struct pci_dev *dev, ide_pci_device_t *d, int bar)
  299. {
  300. ulong flags = pci_resource_flags(dev, bar);
  301. /* Unconfigured ? */
  302. if (!flags || pci_resource_len(dev, bar) == 0)
  303. return 0;
  304. /* I/O space */
  305. if(flags & PCI_BASE_ADDRESS_IO_MASK)
  306. return 0;
  307. /* Bad */
  308. printk(KERN_ERR "%s: IO baseregs (BIOS) are reported "
  309. "as MEM, report to "
  310. "<andre@linux-ide.org>.\n", d->name);
  311. return -EINVAL;
  312. }
  313. /**
  314. * ide_hwif_configure - configure an IDE interface
  315. * @dev: PCI device holding interface
  316. * @d: IDE pci data
  317. * @mate: Paired interface if any
  318. *
  319. * Perform the initial set up for the hardware interface structure. This
  320. * is done per interface port rather than per PCI device. There may be
  321. * more than one port per device.
  322. *
  323. * Returns the new hardware interface structure, or NULL on a failure
  324. */
  325. static ide_hwif_t *ide_hwif_configure(struct pci_dev *dev, ide_pci_device_t *d, ide_hwif_t *mate, int port, int irq)
  326. {
  327. unsigned long ctl = 0, base = 0;
  328. ide_hwif_t *hwif;
  329. if ((d->host_flags & IDE_HFLAG_ISA_PORTS) == 0) {
  330. /* Possibly we should fail if these checks report true */
  331. ide_pci_check_iomem(dev, d, 2*port);
  332. ide_pci_check_iomem(dev, d, 2*port+1);
  333. ctl = pci_resource_start(dev, 2*port+1);
  334. base = pci_resource_start(dev, 2*port);
  335. if ((ctl && !base) || (base && !ctl)) {
  336. printk(KERN_ERR "%s: inconsistent baseregs (BIOS) "
  337. "for port %d, skipping\n", d->name, port);
  338. return NULL;
  339. }
  340. }
  341. if (!ctl)
  342. {
  343. /* Use default values */
  344. ctl = port ? 0x374 : 0x3f4;
  345. base = port ? 0x170 : 0x1f0;
  346. }
  347. if ((hwif = ide_match_hwif(base, d->bootable, d->name)) == NULL)
  348. return NULL; /* no room in ide_hwifs[] */
  349. if (hwif->io_ports[IDE_DATA_OFFSET] != base ||
  350. hwif->io_ports[IDE_CONTROL_OFFSET] != (ctl | 2)) {
  351. memset(&hwif->hw, 0, sizeof(hwif->hw));
  352. #ifndef IDE_ARCH_OBSOLETE_INIT
  353. ide_std_init_ports(&hwif->hw, base, (ctl | 2));
  354. hwif->hw.io_ports[IDE_IRQ_OFFSET] = 0;
  355. #else
  356. ide_init_hwif_ports(&hwif->hw, base, (ctl | 2), NULL);
  357. #endif
  358. memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->io_ports));
  359. hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET];
  360. }
  361. hwif->chipset = ide_pci;
  362. hwif->pci_dev = dev;
  363. hwif->cds = (struct ide_pci_device_s *) d;
  364. hwif->channel = port;
  365. if (!hwif->irq)
  366. hwif->irq = irq;
  367. if (mate) {
  368. hwif->mate = mate;
  369. mate->mate = hwif;
  370. }
  371. return hwif;
  372. }
  373. /**
  374. * ide_hwif_setup_dma - configure DMA interface
  375. * @dev: PCI device
  376. * @d: IDE pci data
  377. * @hwif: Hardware interface we are configuring
  378. *
  379. * Set up the DMA base for the interface. Enable the master bits as
  380. * necessary and attempt to bring the device DMA into a ready to use
  381. * state
  382. */
  383. #ifndef CONFIG_BLK_DEV_IDEDMA_PCI
  384. static void ide_hwif_setup_dma(struct pci_dev *dev, ide_pci_device_t *d, ide_hwif_t *hwif)
  385. {
  386. }
  387. #else
  388. static void ide_hwif_setup_dma(struct pci_dev *dev, ide_pci_device_t *d, ide_hwif_t *hwif)
  389. {
  390. u16 pcicmd;
  391. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  392. if ((d->autodma == AUTODMA) ||
  393. ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
  394. (dev->class & 0x80))) {
  395. unsigned long dma_base = ide_get_or_set_dma_base(hwif);
  396. if (dma_base && !(pcicmd & PCI_COMMAND_MASTER)) {
  397. /*
  398. * Set up BM-DMA capability
  399. * (PnP BIOS should have done this)
  400. */
  401. pci_set_master(dev);
  402. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd) || !(pcicmd & PCI_COMMAND_MASTER)) {
  403. printk(KERN_ERR "%s: %s error updating PCICMD\n",
  404. hwif->name, d->name);
  405. dma_base = 0;
  406. }
  407. }
  408. if (dma_base) {
  409. if (d->init_dma) {
  410. d->init_dma(hwif, dma_base);
  411. } else {
  412. ide_setup_dma(hwif, dma_base, 8);
  413. }
  414. } else {
  415. printk(KERN_INFO "%s: %s Bus-Master DMA disabled "
  416. "(BIOS)\n", hwif->name, d->name);
  417. }
  418. }
  419. }
  420. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI*/
  421. /**
  422. * ide_setup_pci_controller - set up IDE PCI
  423. * @dev: PCI device
  424. * @d: IDE PCI data
  425. * @noisy: verbose flag
  426. * @config: returned as 1 if we configured the hardware
  427. *
  428. * Set up the PCI and controller side of the IDE interface. This brings
  429. * up the PCI side of the device, checks that the device is enabled
  430. * and enables it if need be
  431. */
  432. static int ide_setup_pci_controller(struct pci_dev *dev, ide_pci_device_t *d, int noisy, int *config)
  433. {
  434. int ret;
  435. u32 class_rev;
  436. u16 pcicmd;
  437. if (noisy)
  438. ide_setup_pci_noise(dev, d);
  439. ret = ide_pci_enable(dev, d);
  440. if (ret < 0)
  441. goto out;
  442. ret = pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  443. if (ret < 0) {
  444. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  445. goto out;
  446. }
  447. if (!(pcicmd & PCI_COMMAND_IO)) { /* is device disabled? */
  448. ret = ide_pci_configure(dev, d);
  449. if (ret < 0)
  450. goto out;
  451. *config = 1;
  452. printk(KERN_INFO "%s: device enabled (Linux)\n", d->name);
  453. }
  454. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
  455. class_rev &= 0xff;
  456. if (noisy)
  457. printk(KERN_INFO "%s: chipset revision %d\n", d->name, class_rev);
  458. out:
  459. return ret;
  460. }
  461. /**
  462. * ide_pci_setup_ports - configure ports/devices on PCI IDE
  463. * @dev: PCI device
  464. * @d: IDE pci device info
  465. * @pciirq: IRQ line
  466. * @index: ata index to update
  467. *
  468. * Scan the interfaces attached to this device and do any
  469. * necessary per port setup. Attach the devices and ask the
  470. * generic DMA layer to do its work for us.
  471. *
  472. * Normally called automaticall from do_ide_pci_setup_device,
  473. * but is also used directly as a helper function by some controllers
  474. * where the chipset setup is not the default PCI IDE one.
  475. */
  476. void ide_pci_setup_ports(struct pci_dev *dev, ide_pci_device_t *d, int pciirq, ata_index_t *index)
  477. {
  478. int channels = (d->host_flags & IDE_HFLAG_SINGLE) ? 1 : 2, port;
  479. int at_least_one_hwif_enabled = 0;
  480. ide_hwif_t *hwif, *mate = NULL;
  481. u8 tmp;
  482. index->all = 0xf0f0;
  483. /*
  484. * Set up the IDE ports
  485. */
  486. for (port = 0; port < channels; ++port) {
  487. ide_pci_enablebit_t *e = &(d->enablebits[port]);
  488. if (e->reg && (pci_read_config_byte(dev, e->reg, &tmp) ||
  489. (tmp & e->mask) != e->val))
  490. continue; /* port not enabled */
  491. if ((hwif = ide_hwif_configure(dev, d, mate, port, pciirq)) == NULL)
  492. continue;
  493. /* setup proper ancestral information */
  494. hwif->gendev.parent = &dev->dev;
  495. if (hwif->channel) {
  496. index->b.high = hwif->index;
  497. } else {
  498. index->b.low = hwif->index;
  499. }
  500. if (d->init_iops)
  501. d->init_iops(hwif);
  502. if (d->autodma == NODMA)
  503. goto bypass_legacy_dma;
  504. if(d->init_setup_dma)
  505. d->init_setup_dma(dev, d, hwif);
  506. else
  507. ide_hwif_setup_dma(dev, d, hwif);
  508. bypass_legacy_dma:
  509. hwif->host_flags = d->host_flags;
  510. hwif->pio_mask = d->pio_mask;
  511. if (d->init_hwif)
  512. /* Call chipset-specific routine
  513. * for each enabled hwif
  514. */
  515. d->init_hwif(hwif);
  516. mate = hwif;
  517. at_least_one_hwif_enabled = 1;
  518. }
  519. if (!at_least_one_hwif_enabled)
  520. printk(KERN_INFO "%s: neither IDE port enabled (BIOS)\n", d->name);
  521. }
  522. EXPORT_SYMBOL_GPL(ide_pci_setup_ports);
  523. /*
  524. * ide_setup_pci_device() looks at the primary/secondary interfaces
  525. * on a PCI IDE device and, if they are enabled, prepares the IDE driver
  526. * for use with them. This generic code works for most PCI chipsets.
  527. *
  528. * One thing that is not standardized is the location of the
  529. * primary/secondary interface "enable/disable" bits. For chipsets that
  530. * we "know" about, this information is in the ide_pci_device_t struct;
  531. * for all other chipsets, we just assume both interfaces are enabled.
  532. */
  533. static int do_ide_setup_pci_device(struct pci_dev *dev, ide_pci_device_t *d,
  534. ata_index_t *index, u8 noisy)
  535. {
  536. static ata_index_t ata_index = { .b = { .low = 0xff, .high = 0xff } };
  537. int tried_config = 0;
  538. int pciirq, ret;
  539. ret = ide_setup_pci_controller(dev, d, noisy, &tried_config);
  540. if (ret < 0)
  541. goto out;
  542. /*
  543. * Can we trust the reported IRQ?
  544. */
  545. pciirq = dev->irq;
  546. /* Is it an "IDE storage" device in non-PCI mode? */
  547. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && (dev->class & 5) != 5) {
  548. if (noisy)
  549. printk(KERN_INFO "%s: not 100%% native mode: "
  550. "will probe irqs later\n", d->name);
  551. /*
  552. * This allows offboard ide-pci cards the enable a BIOS,
  553. * verify interrupt settings of split-mirror pci-config
  554. * space, place chipset into init-mode, and/or preserve
  555. * an interrupt if the card is not native ide support.
  556. */
  557. ret = d->init_chipset ? d->init_chipset(dev, d->name) : 0;
  558. if (ret < 0)
  559. goto out;
  560. pciirq = ret;
  561. } else if (tried_config) {
  562. if (noisy)
  563. printk(KERN_INFO "%s: will probe irqs later\n", d->name);
  564. pciirq = 0;
  565. } else if (!pciirq) {
  566. if (noisy)
  567. printk(KERN_WARNING "%s: bad irq (%d): will probe later\n",
  568. d->name, pciirq);
  569. pciirq = 0;
  570. } else {
  571. if (d->init_chipset) {
  572. ret = d->init_chipset(dev, d->name);
  573. if (ret < 0)
  574. goto out;
  575. }
  576. if (noisy)
  577. printk(KERN_INFO "%s: 100%% native mode on irq %d\n",
  578. d->name, pciirq);
  579. }
  580. /* FIXME: silent failure can happen */
  581. *index = ata_index;
  582. ide_pci_setup_ports(dev, d, pciirq, index);
  583. out:
  584. return ret;
  585. }
  586. int ide_setup_pci_device(struct pci_dev *dev, ide_pci_device_t *d)
  587. {
  588. ide_hwif_t *hwif = NULL, *mate = NULL;
  589. ata_index_t index_list;
  590. int ret;
  591. ret = do_ide_setup_pci_device(dev, d, &index_list, 1);
  592. if (ret < 0)
  593. goto out;
  594. if ((index_list.b.low & 0xf0) != 0xf0)
  595. hwif = &ide_hwifs[index_list.b.low];
  596. if ((index_list.b.high & 0xf0) != 0xf0)
  597. mate = &ide_hwifs[index_list.b.high];
  598. if (hwif)
  599. probe_hwif_init_with_fixup(hwif, d->fixup);
  600. if (mate)
  601. probe_hwif_init_with_fixup(mate, d->fixup);
  602. if (hwif)
  603. ide_proc_register_port(hwif);
  604. if (mate)
  605. ide_proc_register_port(mate);
  606. out:
  607. return ret;
  608. }
  609. EXPORT_SYMBOL_GPL(ide_setup_pci_device);
  610. int ide_setup_pci_devices(struct pci_dev *dev1, struct pci_dev *dev2,
  611. ide_pci_device_t *d)
  612. {
  613. struct pci_dev *pdev[] = { dev1, dev2 };
  614. ata_index_t index_list[2];
  615. int ret, i;
  616. for (i = 0; i < 2; i++) {
  617. ret = do_ide_setup_pci_device(pdev[i], d, index_list + i, !i);
  618. /*
  619. * FIXME: Mom, mom, they stole me the helper function to undo
  620. * do_ide_setup_pci_device() on the first device!
  621. */
  622. if (ret < 0)
  623. goto out;
  624. }
  625. for (i = 0; i < 2; i++) {
  626. u8 idx[2] = { index_list[i].b.low, index_list[i].b.high };
  627. int j;
  628. for (j = 0; j < 2; j++) {
  629. if ((idx[j] & 0xf0) != 0xf0)
  630. probe_hwif_init(ide_hwifs + idx[j]);
  631. }
  632. }
  633. for (i = 0; i < 2; i++) {
  634. u8 idx[2] = { index_list[i].b.low, index_list[i].b.high };
  635. int j;
  636. for (j = 0; j < 2; j++) {
  637. if ((idx[j] & 0xf0) != 0xf0)
  638. ide_proc_register_port(ide_hwifs + idx[j]);
  639. }
  640. }
  641. out:
  642. return ret;
  643. }
  644. EXPORT_SYMBOL_GPL(ide_setup_pci_devices);
  645. #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
  646. /*
  647. * Module interfaces
  648. */
  649. static int pre_init = 1; /* Before first ordered IDE scan */
  650. static LIST_HEAD(ide_pci_drivers);
  651. /*
  652. * __ide_pci_register_driver - attach IDE driver
  653. * @driver: pci driver
  654. * @module: owner module of the driver
  655. *
  656. * Registers a driver with the IDE layer. The IDE layer arranges that
  657. * boot time setup is done in the expected device order and then
  658. * hands the controllers off to the core PCI code to do the rest of
  659. * the work.
  660. *
  661. * The driver_data of the driver table must point to an ide_pci_device_t
  662. * describing the interface.
  663. *
  664. * Returns are the same as for pci_register_driver
  665. */
  666. int __ide_pci_register_driver(struct pci_driver *driver, struct module *module,
  667. const char *mod_name)
  668. {
  669. if(!pre_init)
  670. return __pci_register_driver(driver, module, mod_name);
  671. driver->driver.owner = module;
  672. list_add_tail(&driver->node, &ide_pci_drivers);
  673. return 0;
  674. }
  675. EXPORT_SYMBOL_GPL(__ide_pci_register_driver);
  676. /**
  677. * ide_scan_pcidev - find an IDE driver for a device
  678. * @dev: PCI device to check
  679. *
  680. * Look for an IDE driver to handle the device we are considering.
  681. * This is only used during boot up to get the ordering correct. After
  682. * boot up the pci layer takes over the job.
  683. */
  684. static int __init ide_scan_pcidev(struct pci_dev *dev)
  685. {
  686. struct list_head *l;
  687. struct pci_driver *d;
  688. list_for_each(l, &ide_pci_drivers) {
  689. d = list_entry(l, struct pci_driver, node);
  690. if (d->id_table) {
  691. const struct pci_device_id *id = pci_match_id(d->id_table,
  692. dev);
  693. if (id != NULL && d->probe(dev, id) >= 0) {
  694. dev->driver = d;
  695. pci_dev_get(dev);
  696. return 1;
  697. }
  698. }
  699. }
  700. return 0;
  701. }
  702. /**
  703. * ide_scan_pcibus - perform the initial IDE driver scan
  704. * @scan_direction: set for reverse order scanning
  705. *
  706. * Perform the initial bus rather than driver ordered scan of the
  707. * PCI drivers. After this all IDE pci handling becomes standard
  708. * module ordering not traditionally ordered.
  709. */
  710. void __init ide_scan_pcibus (int scan_direction)
  711. {
  712. struct pci_dev *dev = NULL;
  713. struct pci_driver *d;
  714. struct list_head *l, *n;
  715. pre_init = 0;
  716. if (!scan_direction)
  717. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL)
  718. ide_scan_pcidev(dev);
  719. else
  720. while ((dev = pci_get_device_reverse(PCI_ANY_ID, PCI_ANY_ID, dev))
  721. != NULL)
  722. ide_scan_pcidev(dev);
  723. /*
  724. * Hand the drivers over to the PCI layer now we
  725. * are post init.
  726. */
  727. list_for_each_safe(l, n, &ide_pci_drivers) {
  728. list_del(l);
  729. d = list_entry(l, struct pci_driver, node);
  730. if (__pci_register_driver(d, d->driver.owner, d->driver.mod_name))
  731. printk(KERN_ERR "%s: failed to register driver for %s\n",
  732. __FUNCTION__, d->driver.mod_name);
  733. }
  734. }
  735. #endif