omap_twl.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /**
  2. * OMAP and TWL PMIC specific intializations.
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated.
  5. * Thara Gopinath
  6. * Copyright (C) 2009 Texas Instruments Incorporated.
  7. * Nishanth Menon
  8. * Copyright (C) 2009 Nokia Corporation
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/i2c/twl.h>
  19. #include "voltage.h"
  20. #include "pm.h"
  21. #define OMAP3_SRI2C_SLAVE_ADDR 0x12
  22. #define OMAP3_VDD_MPU_SR_CONTROL_REG 0x00
  23. #define OMAP3_VDD_CORE_SR_CONTROL_REG 0x01
  24. #define OMAP3_VP_CONFIG_ERROROFFSET 0x00
  25. #define OMAP3_VP_VSTEPMIN_VSTEPMIN 0x1
  26. #define OMAP3_VP_VSTEPMAX_VSTEPMAX 0x04
  27. #define OMAP3_VP_VLIMITTO_TIMEOUT_US 200
  28. #define OMAP3430_VP1_VLIMITTO_VDDMIN 0x14
  29. #define OMAP3430_VP1_VLIMITTO_VDDMAX 0x42
  30. #define OMAP3430_VP2_VLIMITTO_VDDMIN 0x18
  31. #define OMAP3430_VP2_VLIMITTO_VDDMAX 0x2c
  32. #define OMAP3630_VP1_VLIMITTO_VDDMIN 0x18
  33. #define OMAP3630_VP1_VLIMITTO_VDDMAX 0x3c
  34. #define OMAP3630_VP2_VLIMITTO_VDDMIN 0x18
  35. #define OMAP3630_VP2_VLIMITTO_VDDMAX 0x30
  36. #define OMAP4_SRI2C_SLAVE_ADDR 0x12
  37. #define OMAP4_VDD_MPU_SR_VOLT_REG 0x55
  38. #define OMAP4_VDD_IVA_SR_VOLT_REG 0x5B
  39. #define OMAP4_VDD_CORE_SR_VOLT_REG 0x61
  40. #define OMAP4_VP_CONFIG_ERROROFFSET 0x00
  41. #define OMAP4_VP_VSTEPMIN_VSTEPMIN 0x01
  42. #define OMAP4_VP_VSTEPMAX_VSTEPMAX 0x04
  43. #define OMAP4_VP_VLIMITTO_TIMEOUT_US 200
  44. #define OMAP4_VP_MPU_VLIMITTO_VDDMIN 0xA
  45. #define OMAP4_VP_MPU_VLIMITTO_VDDMAX 0x39
  46. #define OMAP4_VP_IVA_VLIMITTO_VDDMIN 0xA
  47. #define OMAP4_VP_IVA_VLIMITTO_VDDMAX 0x2D
  48. #define OMAP4_VP_CORE_VLIMITTO_VDDMIN 0xA
  49. #define OMAP4_VP_CORE_VLIMITTO_VDDMAX 0x28
  50. static bool is_offset_valid;
  51. static u8 smps_offset;
  52. /*
  53. * Flag to ensure Smartreflex bit in TWL
  54. * being cleared in board file is not overwritten.
  55. */
  56. static bool __initdata twl_sr_enable_autoinit;
  57. #define TWL4030_DCDC_GLOBAL_CFG 0x06
  58. #define REG_SMPS_OFFSET 0xE0
  59. #define SMARTREFLEX_ENABLE BIT(3)
  60. static unsigned long twl4030_vsel_to_uv(const u8 vsel)
  61. {
  62. return (((vsel * 125) + 6000)) * 100;
  63. }
  64. static u8 twl4030_uv_to_vsel(unsigned long uv)
  65. {
  66. return DIV_ROUND_UP(uv - 600000, 12500);
  67. }
  68. static unsigned long twl6030_vsel_to_uv(const u8 vsel)
  69. {
  70. /*
  71. * In TWL6030 depending on the value of SMPS_OFFSET
  72. * efuse register the voltage range supported in
  73. * standard mode can be either between 0.6V - 1.3V or
  74. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  75. * is programmed to all 0's where as starting from
  76. * TWL6030 ES1.1 the efuse is programmed to 1
  77. */
  78. if (!is_offset_valid) {
  79. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  80. REG_SMPS_OFFSET);
  81. is_offset_valid = true;
  82. }
  83. if (!vsel)
  84. return 0;
  85. /*
  86. * There is no specific formula for voltage to vsel
  87. * conversion above 1.3V. There are special hardcoded
  88. * values for voltages above 1.3V. Currently we are
  89. * hardcoding only for 1.35 V which is used for 1GH OPP for
  90. * OMAP4430.
  91. */
  92. if (vsel == 0x3A)
  93. return 1350000;
  94. if (smps_offset & 0x8)
  95. return ((((vsel - 1) * 1266) + 70900)) * 10;
  96. else
  97. return ((((vsel - 1) * 1266) + 60770)) * 10;
  98. }
  99. static u8 twl6030_uv_to_vsel(unsigned long uv)
  100. {
  101. /*
  102. * In TWL6030 depending on the value of SMPS_OFFSET
  103. * efuse register the voltage range supported in
  104. * standard mode can be either between 0.6V - 1.3V or
  105. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  106. * is programmed to all 0's where as starting from
  107. * TWL6030 ES1.1 the efuse is programmed to 1
  108. */
  109. if (!is_offset_valid) {
  110. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  111. REG_SMPS_OFFSET);
  112. is_offset_valid = true;
  113. }
  114. if (!uv)
  115. return 0x00;
  116. /*
  117. * There is no specific formula for voltage to vsel
  118. * conversion above 1.3V. There are special hardcoded
  119. * values for voltages above 1.3V. Currently we are
  120. * hardcoding only for 1.35 V which is used for 1GH OPP for
  121. * OMAP4430.
  122. */
  123. if (uv > twl6030_vsel_to_uv(0x39)) {
  124. if (uv == 1350000)
  125. return 0x3A;
  126. pr_err("%s:OUT OF RANGE! non mapped vsel for %ld Vs max %ld\n",
  127. __func__, uv, twl6030_vsel_to_uv(0x39));
  128. return 0x3A;
  129. }
  130. if (smps_offset & 0x8)
  131. return DIV_ROUND_UP(uv - 709000, 12660) + 1;
  132. else
  133. return DIV_ROUND_UP(uv - 607700, 12660) + 1;
  134. }
  135. static struct omap_voltdm_pmic omap3_mpu_pmic = {
  136. .slew_rate = 4000,
  137. .step_size = 12500,
  138. .on_volt = 1200000,
  139. .onlp_volt = 1000000,
  140. .ret_volt = 975000,
  141. .off_volt = 600000,
  142. .volt_setup_time = 0xfff,
  143. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  144. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  145. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  146. .vp_vddmin = OMAP3430_VP1_VLIMITTO_VDDMIN,
  147. .vp_vddmax = OMAP3430_VP1_VLIMITTO_VDDMAX,
  148. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  149. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  150. .volt_reg_addr = OMAP3_VDD_MPU_SR_CONTROL_REG,
  151. .i2c_high_speed = true,
  152. .vsel_to_uv = twl4030_vsel_to_uv,
  153. .uv_to_vsel = twl4030_uv_to_vsel,
  154. };
  155. static struct omap_voltdm_pmic omap3_core_pmic = {
  156. .slew_rate = 4000,
  157. .step_size = 12500,
  158. .on_volt = 1200000,
  159. .onlp_volt = 1000000,
  160. .ret_volt = 975000,
  161. .off_volt = 600000,
  162. .volt_setup_time = 0xfff,
  163. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  164. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  165. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  166. .vp_vddmin = OMAP3430_VP2_VLIMITTO_VDDMIN,
  167. .vp_vddmax = OMAP3430_VP2_VLIMITTO_VDDMAX,
  168. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  169. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  170. .volt_reg_addr = OMAP3_VDD_CORE_SR_CONTROL_REG,
  171. .i2c_high_speed = true,
  172. .vsel_to_uv = twl4030_vsel_to_uv,
  173. .uv_to_vsel = twl4030_uv_to_vsel,
  174. };
  175. static struct omap_voltdm_pmic omap4_mpu_pmic = {
  176. .slew_rate = 4000,
  177. .step_size = 12660,
  178. .on_volt = 1350000,
  179. .onlp_volt = 1350000,
  180. .ret_volt = 837500,
  181. .off_volt = 600000,
  182. .volt_setup_time = 0,
  183. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  184. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  185. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  186. .vp_vddmin = OMAP4_VP_MPU_VLIMITTO_VDDMIN,
  187. .vp_vddmax = OMAP4_VP_MPU_VLIMITTO_VDDMAX,
  188. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  189. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  190. .volt_reg_addr = OMAP4_VDD_MPU_SR_VOLT_REG,
  191. .i2c_high_speed = true,
  192. .vsel_to_uv = twl6030_vsel_to_uv,
  193. .uv_to_vsel = twl6030_uv_to_vsel,
  194. };
  195. static struct omap_voltdm_pmic omap4_iva_pmic = {
  196. .slew_rate = 4000,
  197. .step_size = 12660,
  198. .on_volt = 1100000,
  199. .onlp_volt = 1100000,
  200. .ret_volt = 837500,
  201. .off_volt = 600000,
  202. .volt_setup_time = 0,
  203. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  204. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  205. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  206. .vp_vddmin = OMAP4_VP_IVA_VLIMITTO_VDDMIN,
  207. .vp_vddmax = OMAP4_VP_IVA_VLIMITTO_VDDMAX,
  208. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  209. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  210. .volt_reg_addr = OMAP4_VDD_IVA_SR_VOLT_REG,
  211. .i2c_high_speed = true,
  212. .vsel_to_uv = twl6030_vsel_to_uv,
  213. .uv_to_vsel = twl6030_uv_to_vsel,
  214. };
  215. static struct omap_voltdm_pmic omap4_core_pmic = {
  216. .slew_rate = 4000,
  217. .step_size = 12660,
  218. .on_volt = 1100000,
  219. .onlp_volt = 1100000,
  220. .ret_volt = 837500,
  221. .off_volt = 600000,
  222. .volt_setup_time = 0,
  223. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  224. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  225. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  226. .vp_vddmin = OMAP4_VP_CORE_VLIMITTO_VDDMIN,
  227. .vp_vddmax = OMAP4_VP_CORE_VLIMITTO_VDDMAX,
  228. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  229. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  230. .volt_reg_addr = OMAP4_VDD_CORE_SR_VOLT_REG,
  231. .vsel_to_uv = twl6030_vsel_to_uv,
  232. .uv_to_vsel = twl6030_uv_to_vsel,
  233. };
  234. int __init omap4_twl_init(void)
  235. {
  236. struct voltagedomain *voltdm;
  237. if (!cpu_is_omap44xx())
  238. return -ENODEV;
  239. voltdm = voltdm_lookup("mpu");
  240. omap_voltage_register_pmic(voltdm, &omap4_mpu_pmic);
  241. voltdm = voltdm_lookup("iva");
  242. omap_voltage_register_pmic(voltdm, &omap4_iva_pmic);
  243. voltdm = voltdm_lookup("core");
  244. omap_voltage_register_pmic(voltdm, &omap4_core_pmic);
  245. return 0;
  246. }
  247. int __init omap3_twl_init(void)
  248. {
  249. struct voltagedomain *voltdm;
  250. if (!cpu_is_omap34xx())
  251. return -ENODEV;
  252. if (cpu_is_omap3630()) {
  253. omap3_mpu_pmic.vp_vddmin = OMAP3630_VP1_VLIMITTO_VDDMIN;
  254. omap3_mpu_pmic.vp_vddmax = OMAP3630_VP1_VLIMITTO_VDDMAX;
  255. omap3_core_pmic.vp_vddmin = OMAP3630_VP2_VLIMITTO_VDDMIN;
  256. omap3_core_pmic.vp_vddmax = OMAP3630_VP2_VLIMITTO_VDDMAX;
  257. }
  258. /*
  259. * The smartreflex bit on twl4030 specifies if the setting of voltage
  260. * is done over the I2C_SR path. Since this setting is independent of
  261. * the actual usage of smartreflex AVS module, we enable TWL SR bit
  262. * by default irrespective of whether smartreflex AVS module is enabled
  263. * on the OMAP side or not. This is because without this bit enabled,
  264. * the voltage scaling through vp forceupdate/bypass mechanism of
  265. * voltage scaling will not function on TWL over I2C_SR.
  266. */
  267. if (!twl_sr_enable_autoinit)
  268. omap3_twl_set_sr_bit(true);
  269. voltdm = voltdm_lookup("mpu_iva");
  270. omap_voltage_register_pmic(voltdm, &omap3_mpu_pmic);
  271. voltdm = voltdm_lookup("core");
  272. omap_voltage_register_pmic(voltdm, &omap3_core_pmic);
  273. return 0;
  274. }
  275. /**
  276. * omap3_twl_set_sr_bit() - Set/Clear SR bit on TWL
  277. * @enable: enable SR mode in twl or not
  278. *
  279. * If 'enable' is true, enables Smartreflex bit on TWL 4030 to make sure
  280. * voltage scaling through OMAP SR works. Else, the smartreflex bit
  281. * on twl4030 is cleared as there are platforms which use OMAP3 and T2 but
  282. * use Synchronized Scaling Hardware Strategy (ENABLE_VMODE=1) and Direct
  283. * Strategy Software Scaling Mode (ENABLE_VMODE=0), for setting the voltages,
  284. * in those scenarios this bit is to be cleared (enable = false).
  285. *
  286. * Returns 0 on success, error is returned if I2C read/write fails.
  287. */
  288. int __init omap3_twl_set_sr_bit(bool enable)
  289. {
  290. u8 temp;
  291. int ret;
  292. if (twl_sr_enable_autoinit)
  293. pr_warning("%s: unexpected multiple calls\n", __func__);
  294. ret = twl_i2c_read_u8(TWL4030_MODULE_PM_RECEIVER, &temp,
  295. TWL4030_DCDC_GLOBAL_CFG);
  296. if (ret)
  297. goto err;
  298. if (enable)
  299. temp |= SMARTREFLEX_ENABLE;
  300. else
  301. temp &= ~SMARTREFLEX_ENABLE;
  302. ret = twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, temp,
  303. TWL4030_DCDC_GLOBAL_CFG);
  304. if (!ret) {
  305. twl_sr_enable_autoinit = true;
  306. return 0;
  307. }
  308. err:
  309. pr_err("%s: Error access to TWL4030 (%d)\n", __func__, ret);
  310. return ret;
  311. }