dma_v2.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef IOATDMA_V2_H
  22. #define IOATDMA_V2_H
  23. #include <linux/dmaengine.h>
  24. #include "dma.h"
  25. #include "hw.h"
  26. extern int ioat_pending_level;
  27. /*
  28. * workaround for IOAT ver.3.0 null descriptor issue
  29. * (channel returns error when size is 0)
  30. */
  31. #define NULL_DESC_BUFFER_SIZE 1
  32. #define IOAT_MAX_ORDER 16
  33. #define ioat_get_alloc_order() \
  34. (min(ioat_ring_alloc_order, IOAT_MAX_ORDER))
  35. #define ioat_get_max_alloc_order() \
  36. (min(ioat_ring_max_alloc_order, IOAT_MAX_ORDER))
  37. /* struct ioat2_dma_chan - ioat v2 / v3 channel attributes
  38. * @base: common ioat channel parameters
  39. * @xfercap_log; log2 of channel max transfer length (for fast division)
  40. * @head: allocated index
  41. * @issued: hardware notification point
  42. * @tail: cleanup index
  43. * @pending: lock free indicator for issued != head
  44. * @dmacount: identical to 'head' except for occasionally resetting to zero
  45. * @alloc_order: log2 of the number of allocated descriptors
  46. * @ring: software ring buffer implementation of hardware ring
  47. * @ring_lock: protects ring attributes
  48. */
  49. struct ioat2_dma_chan {
  50. struct ioat_chan_common base;
  51. size_t xfercap_log;
  52. u16 head;
  53. u16 issued;
  54. u16 tail;
  55. u16 dmacount;
  56. u16 alloc_order;
  57. int pending;
  58. struct ioat_ring_ent **ring;
  59. spinlock_t ring_lock;
  60. };
  61. static inline struct ioat2_dma_chan *to_ioat2_chan(struct dma_chan *c)
  62. {
  63. struct ioat_chan_common *chan = to_chan_common(c);
  64. return container_of(chan, struct ioat2_dma_chan, base);
  65. }
  66. static inline u16 ioat2_ring_mask(struct ioat2_dma_chan *ioat)
  67. {
  68. return (1 << ioat->alloc_order) - 1;
  69. }
  70. /* count of descriptors in flight with the engine */
  71. static inline u16 ioat2_ring_active(struct ioat2_dma_chan *ioat)
  72. {
  73. return (ioat->head - ioat->tail) & ioat2_ring_mask(ioat);
  74. }
  75. /* count of descriptors pending submission to hardware */
  76. static inline u16 ioat2_ring_pending(struct ioat2_dma_chan *ioat)
  77. {
  78. return (ioat->head - ioat->issued) & ioat2_ring_mask(ioat);
  79. }
  80. static inline u16 ioat2_ring_space(struct ioat2_dma_chan *ioat)
  81. {
  82. u16 num_descs = ioat2_ring_mask(ioat) + 1;
  83. u16 active = ioat2_ring_active(ioat);
  84. BUG_ON(active > num_descs);
  85. return num_descs - active;
  86. }
  87. /* assumes caller already checked space */
  88. static inline u16 ioat2_desc_alloc(struct ioat2_dma_chan *ioat, u16 len)
  89. {
  90. ioat->head += len;
  91. return ioat->head - len;
  92. }
  93. static inline u16 ioat2_xferlen_to_descs(struct ioat2_dma_chan *ioat, size_t len)
  94. {
  95. u16 num_descs = len >> ioat->xfercap_log;
  96. num_descs += !!(len & ((1 << ioat->xfercap_log) - 1));
  97. return num_descs;
  98. }
  99. /**
  100. * struct ioat_ring_ent - wrapper around hardware descriptor
  101. * @hw: hardware DMA descriptor (for memcpy)
  102. * @fill: hardware fill descriptor
  103. * @xor: hardware xor descriptor
  104. * @xor_ex: hardware xor extension descriptor
  105. * @pq: hardware pq descriptor
  106. * @pq_ex: hardware pq extension descriptor
  107. * @pqu: hardware pq update descriptor
  108. * @raw: hardware raw (un-typed) descriptor
  109. * @txd: the generic software descriptor for all engines
  110. * @len: total transaction length for unmap
  111. * @id: identifier for debug
  112. */
  113. struct ioat_ring_ent {
  114. union {
  115. struct ioat_dma_descriptor *hw;
  116. struct ioat_fill_descriptor *fill;
  117. struct ioat_xor_descriptor *xor;
  118. struct ioat_xor_ext_descriptor *xor_ex;
  119. struct ioat_pq_descriptor *pq;
  120. struct ioat_pq_ext_descriptor *pq_ex;
  121. struct ioat_pq_update_descriptor *pqu;
  122. struct ioat_raw_descriptor *raw;
  123. };
  124. struct dma_async_tx_descriptor txd;
  125. size_t len;
  126. #ifdef DEBUG
  127. int id;
  128. #endif
  129. };
  130. static inline struct ioat_ring_ent *
  131. ioat2_get_ring_ent(struct ioat2_dma_chan *ioat, u16 idx)
  132. {
  133. return ioat->ring[idx & ioat2_ring_mask(ioat)];
  134. }
  135. static inline void ioat2_set_chainaddr(struct ioat2_dma_chan *ioat, u64 addr)
  136. {
  137. struct ioat_chan_common *chan = &ioat->base;
  138. writel(addr & 0x00000000FFFFFFFF,
  139. chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  140. writel(addr >> 32,
  141. chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  142. }
  143. int __devinit ioat2_dma_probe(struct ioatdma_device *dev, int dca);
  144. int __devinit ioat3_dma_probe(struct ioatdma_device *dev, int dca);
  145. struct dca_provider * __devinit ioat2_dca_init(struct pci_dev *pdev, void __iomem *iobase);
  146. struct dca_provider * __devinit ioat3_dca_init(struct pci_dev *pdev, void __iomem *iobase);
  147. #endif /* IOATDMA_V2_H */