i915_irq.c 105 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. /* For display hotplug interrupt */
  75. static void
  76. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  77. {
  78. assert_spin_locked(&dev_priv->irq_lock);
  79. if ((dev_priv->irq_mask & mask) != 0) {
  80. dev_priv->irq_mask &= ~mask;
  81. I915_WRITE(DEIMR, dev_priv->irq_mask);
  82. POSTING_READ(DEIMR);
  83. }
  84. }
  85. static void
  86. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. assert_spin_locked(&dev_priv->irq_lock);
  89. if ((dev_priv->irq_mask & mask) != mask) {
  90. dev_priv->irq_mask |= mask;
  91. I915_WRITE(DEIMR, dev_priv->irq_mask);
  92. POSTING_READ(DEIMR);
  93. }
  94. }
  95. static bool ivb_can_enable_err_int(struct drm_device *dev)
  96. {
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. struct intel_crtc *crtc;
  99. enum pipe pipe;
  100. assert_spin_locked(&dev_priv->irq_lock);
  101. for_each_pipe(pipe) {
  102. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  103. if (crtc->cpu_fifo_underrun_disabled)
  104. return false;
  105. }
  106. return true;
  107. }
  108. static bool cpt_can_enable_serr_int(struct drm_device *dev)
  109. {
  110. struct drm_i915_private *dev_priv = dev->dev_private;
  111. enum pipe pipe;
  112. struct intel_crtc *crtc;
  113. assert_spin_locked(&dev_priv->irq_lock);
  114. for_each_pipe(pipe) {
  115. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  116. if (crtc->pch_fifo_underrun_disabled)
  117. return false;
  118. }
  119. return true;
  120. }
  121. static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
  122. enum pipe pipe, bool enable)
  123. {
  124. struct drm_i915_private *dev_priv = dev->dev_private;
  125. uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
  126. DE_PIPEB_FIFO_UNDERRUN;
  127. if (enable)
  128. ironlake_enable_display_irq(dev_priv, bit);
  129. else
  130. ironlake_disable_display_irq(dev_priv, bit);
  131. }
  132. static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
  133. enum pipe pipe, bool enable)
  134. {
  135. struct drm_i915_private *dev_priv = dev->dev_private;
  136. if (enable) {
  137. I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
  138. if (!ivb_can_enable_err_int(dev))
  139. return;
  140. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  141. } else {
  142. bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
  143. /* Change the state _after_ we've read out the current one. */
  144. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  145. if (!was_enabled &&
  146. (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
  147. DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
  148. pipe_name(pipe));
  149. }
  150. }
  151. }
  152. /**
  153. * ibx_display_interrupt_update - update SDEIMR
  154. * @dev_priv: driver private
  155. * @interrupt_mask: mask of interrupt bits to update
  156. * @enabled_irq_mask: mask of interrupt bits to enable
  157. */
  158. static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  159. uint32_t interrupt_mask,
  160. uint32_t enabled_irq_mask)
  161. {
  162. uint32_t sdeimr = I915_READ(SDEIMR);
  163. sdeimr &= ~interrupt_mask;
  164. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  165. assert_spin_locked(&dev_priv->irq_lock);
  166. I915_WRITE(SDEIMR, sdeimr);
  167. POSTING_READ(SDEIMR);
  168. }
  169. #define ibx_enable_display_interrupt(dev_priv, bits) \
  170. ibx_display_interrupt_update((dev_priv), (bits), (bits))
  171. #define ibx_disable_display_interrupt(dev_priv, bits) \
  172. ibx_display_interrupt_update((dev_priv), (bits), 0)
  173. static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
  174. enum transcoder pch_transcoder,
  175. bool enable)
  176. {
  177. struct drm_i915_private *dev_priv = dev->dev_private;
  178. uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
  179. SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
  180. if (enable)
  181. ibx_enable_display_interrupt(dev_priv, bit);
  182. else
  183. ibx_disable_display_interrupt(dev_priv, bit);
  184. }
  185. static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
  186. enum transcoder pch_transcoder,
  187. bool enable)
  188. {
  189. struct drm_i915_private *dev_priv = dev->dev_private;
  190. if (enable) {
  191. I915_WRITE(SERR_INT,
  192. SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
  193. if (!cpt_can_enable_serr_int(dev))
  194. return;
  195. ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
  196. } else {
  197. uint32_t tmp = I915_READ(SERR_INT);
  198. bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
  199. /* Change the state _after_ we've read out the current one. */
  200. ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
  201. if (!was_enabled &&
  202. (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
  203. DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
  204. transcoder_name(pch_transcoder));
  205. }
  206. }
  207. }
  208. /**
  209. * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
  210. * @dev: drm device
  211. * @pipe: pipe
  212. * @enable: true if we want to report FIFO underrun errors, false otherwise
  213. *
  214. * This function makes us disable or enable CPU fifo underruns for a specific
  215. * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
  216. * reporting for one pipe may also disable all the other CPU error interruts for
  217. * the other pipes, due to the fact that there's just one interrupt mask/enable
  218. * bit for all the pipes.
  219. *
  220. * Returns the previous state of underrun reporting.
  221. */
  222. bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  223. enum pipe pipe, bool enable)
  224. {
  225. struct drm_i915_private *dev_priv = dev->dev_private;
  226. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  227. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  228. unsigned long flags;
  229. bool ret;
  230. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  231. ret = !intel_crtc->cpu_fifo_underrun_disabled;
  232. if (enable == ret)
  233. goto done;
  234. intel_crtc->cpu_fifo_underrun_disabled = !enable;
  235. if (IS_GEN5(dev) || IS_GEN6(dev))
  236. ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
  237. else if (IS_GEN7(dev))
  238. ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
  239. done:
  240. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  241. return ret;
  242. }
  243. /**
  244. * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
  245. * @dev: drm device
  246. * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
  247. * @enable: true if we want to report FIFO underrun errors, false otherwise
  248. *
  249. * This function makes us disable or enable PCH fifo underruns for a specific
  250. * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
  251. * underrun reporting for one transcoder may also disable all the other PCH
  252. * error interruts for the other transcoders, due to the fact that there's just
  253. * one interrupt mask/enable bit for all the transcoders.
  254. *
  255. * Returns the previous state of underrun reporting.
  256. */
  257. bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  258. enum transcoder pch_transcoder,
  259. bool enable)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
  263. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  264. unsigned long flags;
  265. bool ret;
  266. /*
  267. * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
  268. * has only one pch transcoder A that all pipes can use. To avoid racy
  269. * pch transcoder -> pipe lookups from interrupt code simply store the
  270. * underrun statistics in crtc A. Since we never expose this anywhere
  271. * nor use it outside of the fifo underrun code here using the "wrong"
  272. * crtc on LPT won't cause issues.
  273. */
  274. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  275. ret = !intel_crtc->pch_fifo_underrun_disabled;
  276. if (enable == ret)
  277. goto done;
  278. intel_crtc->pch_fifo_underrun_disabled = !enable;
  279. if (HAS_PCH_IBX(dev))
  280. ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  281. else
  282. cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  283. done:
  284. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  285. return ret;
  286. }
  287. void
  288. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  289. {
  290. u32 reg = PIPESTAT(pipe);
  291. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  292. assert_spin_locked(&dev_priv->irq_lock);
  293. if ((pipestat & mask) == mask)
  294. return;
  295. /* Enable the interrupt, clear any pending status */
  296. pipestat |= mask | (mask >> 16);
  297. I915_WRITE(reg, pipestat);
  298. POSTING_READ(reg);
  299. }
  300. void
  301. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  302. {
  303. u32 reg = PIPESTAT(pipe);
  304. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  305. assert_spin_locked(&dev_priv->irq_lock);
  306. if ((pipestat & mask) == 0)
  307. return;
  308. pipestat &= ~mask;
  309. I915_WRITE(reg, pipestat);
  310. POSTING_READ(reg);
  311. }
  312. /**
  313. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  314. */
  315. static void i915_enable_asle_pipestat(struct drm_device *dev)
  316. {
  317. drm_i915_private_t *dev_priv = dev->dev_private;
  318. unsigned long irqflags;
  319. if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
  320. return;
  321. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  322. i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
  323. if (INTEL_INFO(dev)->gen >= 4)
  324. i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
  325. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  326. }
  327. /**
  328. * i915_pipe_enabled - check if a pipe is enabled
  329. * @dev: DRM device
  330. * @pipe: pipe to check
  331. *
  332. * Reading certain registers when the pipe is disabled can hang the chip.
  333. * Use this routine to make sure the PLL is running and the pipe is active
  334. * before reading such registers if unsure.
  335. */
  336. static int
  337. i915_pipe_enabled(struct drm_device *dev, int pipe)
  338. {
  339. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  340. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  341. /* Locking is horribly broken here, but whatever. */
  342. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  343. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  344. return intel_crtc->active;
  345. } else {
  346. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  347. }
  348. }
  349. /* Called from drm generic code, passed a 'crtc', which
  350. * we use as a pipe index
  351. */
  352. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  353. {
  354. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  355. unsigned long high_frame;
  356. unsigned long low_frame;
  357. u32 high1, high2, low;
  358. if (!i915_pipe_enabled(dev, pipe)) {
  359. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  360. "pipe %c\n", pipe_name(pipe));
  361. return 0;
  362. }
  363. high_frame = PIPEFRAME(pipe);
  364. low_frame = PIPEFRAMEPIXEL(pipe);
  365. /*
  366. * High & low register fields aren't synchronized, so make sure
  367. * we get a low value that's stable across two reads of the high
  368. * register.
  369. */
  370. do {
  371. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  372. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  373. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  374. } while (high1 != high2);
  375. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  376. low >>= PIPE_FRAME_LOW_SHIFT;
  377. return (high1 << 8) | low;
  378. }
  379. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  380. {
  381. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  382. int reg = PIPE_FRMCOUNT_GM45(pipe);
  383. if (!i915_pipe_enabled(dev, pipe)) {
  384. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  385. "pipe %c\n", pipe_name(pipe));
  386. return 0;
  387. }
  388. return I915_READ(reg);
  389. }
  390. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  391. int *vpos, int *hpos)
  392. {
  393. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  394. u32 vbl = 0, position = 0;
  395. int vbl_start, vbl_end, htotal, vtotal;
  396. bool in_vbl = true;
  397. int ret = 0;
  398. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  399. pipe);
  400. if (!i915_pipe_enabled(dev, pipe)) {
  401. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  402. "pipe %c\n", pipe_name(pipe));
  403. return 0;
  404. }
  405. /* Get vtotal. */
  406. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  407. if (INTEL_INFO(dev)->gen >= 4) {
  408. /* No obvious pixelcount register. Only query vertical
  409. * scanout position from Display scan line register.
  410. */
  411. position = I915_READ(PIPEDSL(pipe));
  412. /* Decode into vertical scanout position. Don't have
  413. * horizontal scanout position.
  414. */
  415. *vpos = position & 0x1fff;
  416. *hpos = 0;
  417. } else {
  418. /* Have access to pixelcount since start of frame.
  419. * We can split this into vertical and horizontal
  420. * scanout position.
  421. */
  422. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  423. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  424. *vpos = position / htotal;
  425. *hpos = position - (*vpos * htotal);
  426. }
  427. /* Query vblank area. */
  428. vbl = I915_READ(VBLANK(cpu_transcoder));
  429. /* Test position against vblank region. */
  430. vbl_start = vbl & 0x1fff;
  431. vbl_end = (vbl >> 16) & 0x1fff;
  432. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  433. in_vbl = false;
  434. /* Inside "upper part" of vblank area? Apply corrective offset: */
  435. if (in_vbl && (*vpos >= vbl_start))
  436. *vpos = *vpos - vtotal;
  437. /* Readouts valid? */
  438. if (vbl > 0)
  439. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  440. /* In vblank? */
  441. if (in_vbl)
  442. ret |= DRM_SCANOUTPOS_INVBL;
  443. return ret;
  444. }
  445. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  446. int *max_error,
  447. struct timeval *vblank_time,
  448. unsigned flags)
  449. {
  450. struct drm_crtc *crtc;
  451. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  452. DRM_ERROR("Invalid crtc %d\n", pipe);
  453. return -EINVAL;
  454. }
  455. /* Get drm_crtc to timestamp: */
  456. crtc = intel_get_crtc_for_pipe(dev, pipe);
  457. if (crtc == NULL) {
  458. DRM_ERROR("Invalid crtc %d\n", pipe);
  459. return -EINVAL;
  460. }
  461. if (!crtc->enabled) {
  462. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  463. return -EBUSY;
  464. }
  465. /* Helper routine in DRM core does all the work: */
  466. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  467. vblank_time, flags,
  468. crtc);
  469. }
  470. static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
  471. {
  472. enum drm_connector_status old_status;
  473. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  474. old_status = connector->status;
  475. connector->status = connector->funcs->detect(connector, false);
  476. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
  477. connector->base.id,
  478. drm_get_connector_name(connector),
  479. old_status, connector->status);
  480. return (old_status != connector->status);
  481. }
  482. /*
  483. * Handle hotplug events outside the interrupt handler proper.
  484. */
  485. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  486. static void i915_hotplug_work_func(struct work_struct *work)
  487. {
  488. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  489. hotplug_work);
  490. struct drm_device *dev = dev_priv->dev;
  491. struct drm_mode_config *mode_config = &dev->mode_config;
  492. struct intel_connector *intel_connector;
  493. struct intel_encoder *intel_encoder;
  494. struct drm_connector *connector;
  495. unsigned long irqflags;
  496. bool hpd_disabled = false;
  497. bool changed = false;
  498. u32 hpd_event_bits;
  499. /* HPD irq before everything is fully set up. */
  500. if (!dev_priv->enable_hotplug_processing)
  501. return;
  502. mutex_lock(&mode_config->mutex);
  503. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  504. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  505. hpd_event_bits = dev_priv->hpd_event_bits;
  506. dev_priv->hpd_event_bits = 0;
  507. list_for_each_entry(connector, &mode_config->connector_list, head) {
  508. intel_connector = to_intel_connector(connector);
  509. intel_encoder = intel_connector->encoder;
  510. if (intel_encoder->hpd_pin > HPD_NONE &&
  511. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  512. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  513. DRM_INFO("HPD interrupt storm detected on connector %s: "
  514. "switching from hotplug detection to polling\n",
  515. drm_get_connector_name(connector));
  516. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  517. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  518. | DRM_CONNECTOR_POLL_DISCONNECT;
  519. hpd_disabled = true;
  520. }
  521. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  522. DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
  523. drm_get_connector_name(connector), intel_encoder->hpd_pin);
  524. }
  525. }
  526. /* if there were no outputs to poll, poll was disabled,
  527. * therefore make sure it's enabled when disabling HPD on
  528. * some connectors */
  529. if (hpd_disabled) {
  530. drm_kms_helper_poll_enable(dev);
  531. mod_timer(&dev_priv->hotplug_reenable_timer,
  532. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  533. }
  534. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  535. list_for_each_entry(connector, &mode_config->connector_list, head) {
  536. intel_connector = to_intel_connector(connector);
  537. intel_encoder = intel_connector->encoder;
  538. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  539. if (intel_encoder->hot_plug)
  540. intel_encoder->hot_plug(intel_encoder);
  541. if (intel_hpd_irq_event(dev, connector))
  542. changed = true;
  543. }
  544. }
  545. mutex_unlock(&mode_config->mutex);
  546. if (changed)
  547. drm_kms_helper_hotplug_event(dev);
  548. }
  549. static void ironlake_rps_change_irq_handler(struct drm_device *dev)
  550. {
  551. drm_i915_private_t *dev_priv = dev->dev_private;
  552. u32 busy_up, busy_down, max_avg, min_avg;
  553. u8 new_delay;
  554. spin_lock(&mchdev_lock);
  555. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  556. new_delay = dev_priv->ips.cur_delay;
  557. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  558. busy_up = I915_READ(RCPREVBSYTUPAVG);
  559. busy_down = I915_READ(RCPREVBSYTDNAVG);
  560. max_avg = I915_READ(RCBMAXAVG);
  561. min_avg = I915_READ(RCBMINAVG);
  562. /* Handle RCS change request from hw */
  563. if (busy_up > max_avg) {
  564. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  565. new_delay = dev_priv->ips.cur_delay - 1;
  566. if (new_delay < dev_priv->ips.max_delay)
  567. new_delay = dev_priv->ips.max_delay;
  568. } else if (busy_down < min_avg) {
  569. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  570. new_delay = dev_priv->ips.cur_delay + 1;
  571. if (new_delay > dev_priv->ips.min_delay)
  572. new_delay = dev_priv->ips.min_delay;
  573. }
  574. if (ironlake_set_drps(dev, new_delay))
  575. dev_priv->ips.cur_delay = new_delay;
  576. spin_unlock(&mchdev_lock);
  577. return;
  578. }
  579. static void notify_ring(struct drm_device *dev,
  580. struct intel_ring_buffer *ring)
  581. {
  582. struct drm_i915_private *dev_priv = dev->dev_private;
  583. if (ring->obj == NULL)
  584. return;
  585. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  586. wake_up_all(&ring->irq_queue);
  587. if (i915_enable_hangcheck) {
  588. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  589. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  590. }
  591. }
  592. static void gen6_pm_rps_work(struct work_struct *work)
  593. {
  594. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  595. rps.work);
  596. u32 pm_iir, pm_imr;
  597. u8 new_delay;
  598. spin_lock_irq(&dev_priv->rps.lock);
  599. pm_iir = dev_priv->rps.pm_iir;
  600. dev_priv->rps.pm_iir = 0;
  601. pm_imr = I915_READ(GEN6_PMIMR);
  602. /* Make sure not to corrupt PMIMR state used by ringbuffer code */
  603. I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
  604. spin_unlock_irq(&dev_priv->rps.lock);
  605. if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
  606. return;
  607. mutex_lock(&dev_priv->rps.hw_lock);
  608. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  609. new_delay = dev_priv->rps.cur_delay + 1;
  610. /*
  611. * For better performance, jump directly
  612. * to RPe if we're below it.
  613. */
  614. if (IS_VALLEYVIEW(dev_priv->dev) &&
  615. dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
  616. new_delay = dev_priv->rps.rpe_delay;
  617. } else
  618. new_delay = dev_priv->rps.cur_delay - 1;
  619. /* sysfs frequency interfaces may have snuck in while servicing the
  620. * interrupt
  621. */
  622. if (new_delay >= dev_priv->rps.min_delay &&
  623. new_delay <= dev_priv->rps.max_delay) {
  624. if (IS_VALLEYVIEW(dev_priv->dev))
  625. valleyview_set_rps(dev_priv->dev, new_delay);
  626. else
  627. gen6_set_rps(dev_priv->dev, new_delay);
  628. }
  629. if (IS_VALLEYVIEW(dev_priv->dev)) {
  630. /*
  631. * On VLV, when we enter RC6 we may not be at the minimum
  632. * voltage level, so arm a timer to check. It should only
  633. * fire when there's activity or once after we've entered
  634. * RC6, and then won't be re-armed until the next RPS interrupt.
  635. */
  636. mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
  637. msecs_to_jiffies(100));
  638. }
  639. mutex_unlock(&dev_priv->rps.hw_lock);
  640. }
  641. /**
  642. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  643. * occurred.
  644. * @work: workqueue struct
  645. *
  646. * Doesn't actually do anything except notify userspace. As a consequence of
  647. * this event, userspace should try to remap the bad rows since statistically
  648. * it is likely the same row is more likely to go bad again.
  649. */
  650. static void ivybridge_parity_work(struct work_struct *work)
  651. {
  652. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  653. l3_parity.error_work);
  654. u32 error_status, row, bank, subbank;
  655. char *parity_event[5];
  656. uint32_t misccpctl;
  657. unsigned long flags;
  658. /* We must turn off DOP level clock gating to access the L3 registers.
  659. * In order to prevent a get/put style interface, acquire struct mutex
  660. * any time we access those registers.
  661. */
  662. mutex_lock(&dev_priv->dev->struct_mutex);
  663. misccpctl = I915_READ(GEN7_MISCCPCTL);
  664. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  665. POSTING_READ(GEN7_MISCCPCTL);
  666. error_status = I915_READ(GEN7_L3CDERRST1);
  667. row = GEN7_PARITY_ERROR_ROW(error_status);
  668. bank = GEN7_PARITY_ERROR_BANK(error_status);
  669. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  670. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  671. GEN7_L3CDERRST1_ENABLE);
  672. POSTING_READ(GEN7_L3CDERRST1);
  673. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  674. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  675. dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  676. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  677. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  678. mutex_unlock(&dev_priv->dev->struct_mutex);
  679. parity_event[0] = "L3_PARITY_ERROR=1";
  680. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  681. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  682. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  683. parity_event[4] = NULL;
  684. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  685. KOBJ_CHANGE, parity_event);
  686. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  687. row, bank, subbank);
  688. kfree(parity_event[3]);
  689. kfree(parity_event[2]);
  690. kfree(parity_event[1]);
  691. }
  692. static void ivybridge_parity_error_irq_handler(struct drm_device *dev)
  693. {
  694. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  695. if (!HAS_L3_GPU_CACHE(dev))
  696. return;
  697. spin_lock(&dev_priv->irq_lock);
  698. dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  699. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  700. spin_unlock(&dev_priv->irq_lock);
  701. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  702. }
  703. static void snb_gt_irq_handler(struct drm_device *dev,
  704. struct drm_i915_private *dev_priv,
  705. u32 gt_iir)
  706. {
  707. if (gt_iir &
  708. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  709. notify_ring(dev, &dev_priv->ring[RCS]);
  710. if (gt_iir & GT_BSD_USER_INTERRUPT)
  711. notify_ring(dev, &dev_priv->ring[VCS]);
  712. if (gt_iir & GT_BLT_USER_INTERRUPT)
  713. notify_ring(dev, &dev_priv->ring[BCS]);
  714. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  715. GT_BSD_CS_ERROR_INTERRUPT |
  716. GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
  717. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  718. i915_handle_error(dev, false);
  719. }
  720. if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  721. ivybridge_parity_error_irq_handler(dev);
  722. }
  723. /* Legacy way of handling PM interrupts */
  724. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv,
  725. u32 pm_iir)
  726. {
  727. /*
  728. * IIR bits should never already be set because IMR should
  729. * prevent an interrupt from being shown in IIR. The warning
  730. * displays a case where we've unsafely cleared
  731. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  732. * type is not a problem, it displays a problem in the logic.
  733. *
  734. * The mask bit in IMR is cleared by dev_priv->rps.work.
  735. */
  736. spin_lock(&dev_priv->rps.lock);
  737. dev_priv->rps.pm_iir |= pm_iir;
  738. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  739. POSTING_READ(GEN6_PMIMR);
  740. spin_unlock(&dev_priv->rps.lock);
  741. queue_work(dev_priv->wq, &dev_priv->rps.work);
  742. }
  743. #define HPD_STORM_DETECT_PERIOD 1000
  744. #define HPD_STORM_THRESHOLD 5
  745. static inline void intel_hpd_irq_handler(struct drm_device *dev,
  746. u32 hotplug_trigger,
  747. const u32 *hpd)
  748. {
  749. drm_i915_private_t *dev_priv = dev->dev_private;
  750. int i;
  751. bool storm_detected = false;
  752. if (!hotplug_trigger)
  753. return;
  754. spin_lock(&dev_priv->irq_lock);
  755. for (i = 1; i < HPD_NUM_PINS; i++) {
  756. if (!(hpd[i] & hotplug_trigger) ||
  757. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  758. continue;
  759. dev_priv->hpd_event_bits |= (1 << i);
  760. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  761. dev_priv->hpd_stats[i].hpd_last_jiffies
  762. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  763. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  764. dev_priv->hpd_stats[i].hpd_cnt = 0;
  765. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  766. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  767. dev_priv->hpd_event_bits &= ~(1 << i);
  768. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  769. storm_detected = true;
  770. } else {
  771. dev_priv->hpd_stats[i].hpd_cnt++;
  772. }
  773. }
  774. if (storm_detected)
  775. dev_priv->display.hpd_irq_setup(dev);
  776. spin_unlock(&dev_priv->irq_lock);
  777. queue_work(dev_priv->wq,
  778. &dev_priv->hotplug_work);
  779. }
  780. static void gmbus_irq_handler(struct drm_device *dev)
  781. {
  782. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  783. wake_up_all(&dev_priv->gmbus_wait_queue);
  784. }
  785. static void dp_aux_irq_handler(struct drm_device *dev)
  786. {
  787. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  788. wake_up_all(&dev_priv->gmbus_wait_queue);
  789. }
  790. /* Unlike gen6_rps_irq_handler() from which this function is originally derived,
  791. * we must be able to deal with other PM interrupts. This is complicated because
  792. * of the way in which we use the masks to defer the RPS work (which for
  793. * posterity is necessary because of forcewake).
  794. */
  795. static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
  796. u32 pm_iir)
  797. {
  798. if (pm_iir & GEN6_PM_RPS_EVENTS) {
  799. spin_lock(&dev_priv->rps.lock);
  800. dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
  801. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  802. /* never want to mask useful interrupts. (also posting read) */
  803. WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
  804. spin_unlock(&dev_priv->rps.lock);
  805. queue_work(dev_priv->wq, &dev_priv->rps.work);
  806. }
  807. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  808. notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
  809. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
  810. DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
  811. i915_handle_error(dev_priv->dev, false);
  812. }
  813. }
  814. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  815. {
  816. struct drm_device *dev = (struct drm_device *) arg;
  817. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  818. u32 iir, gt_iir, pm_iir;
  819. irqreturn_t ret = IRQ_NONE;
  820. unsigned long irqflags;
  821. int pipe;
  822. u32 pipe_stats[I915_MAX_PIPES];
  823. atomic_inc(&dev_priv->irq_received);
  824. while (true) {
  825. iir = I915_READ(VLV_IIR);
  826. gt_iir = I915_READ(GTIIR);
  827. pm_iir = I915_READ(GEN6_PMIIR);
  828. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  829. goto out;
  830. ret = IRQ_HANDLED;
  831. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  832. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  833. for_each_pipe(pipe) {
  834. int reg = PIPESTAT(pipe);
  835. pipe_stats[pipe] = I915_READ(reg);
  836. /*
  837. * Clear the PIPE*STAT regs before the IIR
  838. */
  839. if (pipe_stats[pipe] & 0x8000ffff) {
  840. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  841. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  842. pipe_name(pipe));
  843. I915_WRITE(reg, pipe_stats[pipe]);
  844. }
  845. }
  846. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  847. for_each_pipe(pipe) {
  848. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  849. drm_handle_vblank(dev, pipe);
  850. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  851. intel_prepare_page_flip(dev, pipe);
  852. intel_finish_page_flip(dev, pipe);
  853. }
  854. }
  855. /* Consume port. Then clear IIR or we'll miss events */
  856. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  857. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  858. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  859. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  860. hotplug_status);
  861. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  862. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  863. I915_READ(PORT_HOTPLUG_STAT);
  864. }
  865. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  866. gmbus_irq_handler(dev);
  867. if (pm_iir & GEN6_PM_RPS_EVENTS)
  868. gen6_rps_irq_handler(dev_priv, pm_iir);
  869. I915_WRITE(GTIIR, gt_iir);
  870. I915_WRITE(GEN6_PMIIR, pm_iir);
  871. I915_WRITE(VLV_IIR, iir);
  872. }
  873. out:
  874. return ret;
  875. }
  876. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  877. {
  878. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  879. int pipe;
  880. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  881. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
  882. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  883. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  884. SDE_AUDIO_POWER_SHIFT);
  885. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  886. port_name(port));
  887. }
  888. if (pch_iir & SDE_AUX_MASK)
  889. dp_aux_irq_handler(dev);
  890. if (pch_iir & SDE_GMBUS)
  891. gmbus_irq_handler(dev);
  892. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  893. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  894. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  895. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  896. if (pch_iir & SDE_POISON)
  897. DRM_ERROR("PCH poison interrupt\n");
  898. if (pch_iir & SDE_FDI_MASK)
  899. for_each_pipe(pipe)
  900. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  901. pipe_name(pipe),
  902. I915_READ(FDI_RX_IIR(pipe)));
  903. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  904. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  905. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  906. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  907. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  908. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  909. false))
  910. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  911. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  912. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  913. false))
  914. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  915. }
  916. static void ivb_err_int_handler(struct drm_device *dev)
  917. {
  918. struct drm_i915_private *dev_priv = dev->dev_private;
  919. u32 err_int = I915_READ(GEN7_ERR_INT);
  920. if (err_int & ERR_INT_POISON)
  921. DRM_ERROR("Poison interrupt\n");
  922. if (err_int & ERR_INT_FIFO_UNDERRUN_A)
  923. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  924. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  925. if (err_int & ERR_INT_FIFO_UNDERRUN_B)
  926. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  927. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  928. if (err_int & ERR_INT_FIFO_UNDERRUN_C)
  929. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
  930. DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
  931. I915_WRITE(GEN7_ERR_INT, err_int);
  932. }
  933. static void cpt_serr_int_handler(struct drm_device *dev)
  934. {
  935. struct drm_i915_private *dev_priv = dev->dev_private;
  936. u32 serr_int = I915_READ(SERR_INT);
  937. if (serr_int & SERR_INT_POISON)
  938. DRM_ERROR("PCH poison interrupt\n");
  939. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  940. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  941. false))
  942. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  943. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  944. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  945. false))
  946. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  947. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  948. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
  949. false))
  950. DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
  951. I915_WRITE(SERR_INT, serr_int);
  952. }
  953. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  954. {
  955. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  956. int pipe;
  957. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  958. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
  959. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  960. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  961. SDE_AUDIO_POWER_SHIFT_CPT);
  962. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  963. port_name(port));
  964. }
  965. if (pch_iir & SDE_AUX_MASK_CPT)
  966. dp_aux_irq_handler(dev);
  967. if (pch_iir & SDE_GMBUS_CPT)
  968. gmbus_irq_handler(dev);
  969. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  970. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  971. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  972. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  973. if (pch_iir & SDE_FDI_MASK_CPT)
  974. for_each_pipe(pipe)
  975. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  976. pipe_name(pipe),
  977. I915_READ(FDI_RX_IIR(pipe)));
  978. if (pch_iir & SDE_ERROR_CPT)
  979. cpt_serr_int_handler(dev);
  980. }
  981. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  982. {
  983. struct drm_device *dev = (struct drm_device *) arg;
  984. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  985. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  986. irqreturn_t ret = IRQ_NONE;
  987. int i;
  988. atomic_inc(&dev_priv->irq_received);
  989. /* We get interrupts on unclaimed registers, so check for this before we
  990. * do any I915_{READ,WRITE}. */
  991. if (IS_HASWELL(dev) &&
  992. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  993. DRM_ERROR("Unclaimed register before interrupt\n");
  994. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  995. }
  996. /* disable master interrupt before clearing iir */
  997. de_ier = I915_READ(DEIER);
  998. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  999. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1000. * interrupts will will be stored on its back queue, and then we'll be
  1001. * able to process them after we restore SDEIER (as soon as we restore
  1002. * it, we'll get an interrupt if SDEIIR still has something to process
  1003. * due to its back queue). */
  1004. if (!HAS_PCH_NOP(dev)) {
  1005. sde_ier = I915_READ(SDEIER);
  1006. I915_WRITE(SDEIER, 0);
  1007. POSTING_READ(SDEIER);
  1008. }
  1009. /* On Haswell, also mask ERR_INT because we don't want to risk
  1010. * generating "unclaimed register" interrupts from inside the interrupt
  1011. * handler. */
  1012. if (IS_HASWELL(dev)) {
  1013. spin_lock(&dev_priv->irq_lock);
  1014. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1015. spin_unlock(&dev_priv->irq_lock);
  1016. }
  1017. gt_iir = I915_READ(GTIIR);
  1018. if (gt_iir) {
  1019. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1020. I915_WRITE(GTIIR, gt_iir);
  1021. ret = IRQ_HANDLED;
  1022. }
  1023. de_iir = I915_READ(DEIIR);
  1024. if (de_iir) {
  1025. if (de_iir & DE_ERR_INT_IVB)
  1026. ivb_err_int_handler(dev);
  1027. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1028. dp_aux_irq_handler(dev);
  1029. if (de_iir & DE_GSE_IVB)
  1030. intel_opregion_asle_intr(dev);
  1031. for (i = 0; i < 3; i++) {
  1032. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  1033. drm_handle_vblank(dev, i);
  1034. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  1035. intel_prepare_page_flip(dev, i);
  1036. intel_finish_page_flip_plane(dev, i);
  1037. }
  1038. }
  1039. /* check event from PCH */
  1040. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  1041. u32 pch_iir = I915_READ(SDEIIR);
  1042. cpt_irq_handler(dev, pch_iir);
  1043. /* clear PCH hotplug event before clear CPU irq */
  1044. I915_WRITE(SDEIIR, pch_iir);
  1045. }
  1046. I915_WRITE(DEIIR, de_iir);
  1047. ret = IRQ_HANDLED;
  1048. }
  1049. pm_iir = I915_READ(GEN6_PMIIR);
  1050. if (pm_iir) {
  1051. if (IS_HASWELL(dev))
  1052. hsw_pm_irq_handler(dev_priv, pm_iir);
  1053. else if (pm_iir & GEN6_PM_RPS_EVENTS)
  1054. gen6_rps_irq_handler(dev_priv, pm_iir);
  1055. I915_WRITE(GEN6_PMIIR, pm_iir);
  1056. ret = IRQ_HANDLED;
  1057. }
  1058. if (IS_HASWELL(dev)) {
  1059. spin_lock(&dev_priv->irq_lock);
  1060. if (ivb_can_enable_err_int(dev))
  1061. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1062. spin_unlock(&dev_priv->irq_lock);
  1063. }
  1064. I915_WRITE(DEIER, de_ier);
  1065. POSTING_READ(DEIER);
  1066. if (!HAS_PCH_NOP(dev)) {
  1067. I915_WRITE(SDEIER, sde_ier);
  1068. POSTING_READ(SDEIER);
  1069. }
  1070. return ret;
  1071. }
  1072. static void ilk_gt_irq_handler(struct drm_device *dev,
  1073. struct drm_i915_private *dev_priv,
  1074. u32 gt_iir)
  1075. {
  1076. if (gt_iir &
  1077. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  1078. notify_ring(dev, &dev_priv->ring[RCS]);
  1079. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1080. notify_ring(dev, &dev_priv->ring[VCS]);
  1081. }
  1082. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1083. {
  1084. struct drm_device *dev = (struct drm_device *) arg;
  1085. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1086. int ret = IRQ_NONE;
  1087. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  1088. atomic_inc(&dev_priv->irq_received);
  1089. /* disable master interrupt before clearing iir */
  1090. de_ier = I915_READ(DEIER);
  1091. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1092. POSTING_READ(DEIER);
  1093. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1094. * interrupts will will be stored on its back queue, and then we'll be
  1095. * able to process them after we restore SDEIER (as soon as we restore
  1096. * it, we'll get an interrupt if SDEIIR still has something to process
  1097. * due to its back queue). */
  1098. sde_ier = I915_READ(SDEIER);
  1099. I915_WRITE(SDEIER, 0);
  1100. POSTING_READ(SDEIER);
  1101. de_iir = I915_READ(DEIIR);
  1102. gt_iir = I915_READ(GTIIR);
  1103. pm_iir = I915_READ(GEN6_PMIIR);
  1104. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  1105. goto done;
  1106. ret = IRQ_HANDLED;
  1107. if (IS_GEN5(dev))
  1108. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  1109. else
  1110. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1111. if (de_iir & DE_AUX_CHANNEL_A)
  1112. dp_aux_irq_handler(dev);
  1113. if (de_iir & DE_GSE)
  1114. intel_opregion_asle_intr(dev);
  1115. if (de_iir & DE_PIPEA_VBLANK)
  1116. drm_handle_vblank(dev, 0);
  1117. if (de_iir & DE_PIPEB_VBLANK)
  1118. drm_handle_vblank(dev, 1);
  1119. if (de_iir & DE_POISON)
  1120. DRM_ERROR("Poison interrupt\n");
  1121. if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
  1122. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1123. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1124. if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
  1125. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1126. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1127. if (de_iir & DE_PLANEA_FLIP_DONE) {
  1128. intel_prepare_page_flip(dev, 0);
  1129. intel_finish_page_flip_plane(dev, 0);
  1130. }
  1131. if (de_iir & DE_PLANEB_FLIP_DONE) {
  1132. intel_prepare_page_flip(dev, 1);
  1133. intel_finish_page_flip_plane(dev, 1);
  1134. }
  1135. /* check event from PCH */
  1136. if (de_iir & DE_PCH_EVENT) {
  1137. u32 pch_iir = I915_READ(SDEIIR);
  1138. if (HAS_PCH_CPT(dev))
  1139. cpt_irq_handler(dev, pch_iir);
  1140. else
  1141. ibx_irq_handler(dev, pch_iir);
  1142. /* should clear PCH hotplug event before clear CPU irq */
  1143. I915_WRITE(SDEIIR, pch_iir);
  1144. }
  1145. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  1146. ironlake_rps_change_irq_handler(dev);
  1147. if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
  1148. gen6_rps_irq_handler(dev_priv, pm_iir);
  1149. I915_WRITE(GTIIR, gt_iir);
  1150. I915_WRITE(DEIIR, de_iir);
  1151. I915_WRITE(GEN6_PMIIR, pm_iir);
  1152. done:
  1153. I915_WRITE(DEIER, de_ier);
  1154. POSTING_READ(DEIER);
  1155. I915_WRITE(SDEIER, sde_ier);
  1156. POSTING_READ(SDEIER);
  1157. return ret;
  1158. }
  1159. /**
  1160. * i915_error_work_func - do process context error handling work
  1161. * @work: work struct
  1162. *
  1163. * Fire an error uevent so userspace can see that a hang or error
  1164. * was detected.
  1165. */
  1166. static void i915_error_work_func(struct work_struct *work)
  1167. {
  1168. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  1169. work);
  1170. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  1171. gpu_error);
  1172. struct drm_device *dev = dev_priv->dev;
  1173. struct intel_ring_buffer *ring;
  1174. char *error_event[] = { "ERROR=1", NULL };
  1175. char *reset_event[] = { "RESET=1", NULL };
  1176. char *reset_done_event[] = { "ERROR=0", NULL };
  1177. int i, ret;
  1178. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  1179. /*
  1180. * Note that there's only one work item which does gpu resets, so we
  1181. * need not worry about concurrent gpu resets potentially incrementing
  1182. * error->reset_counter twice. We only need to take care of another
  1183. * racing irq/hangcheck declaring the gpu dead for a second time. A
  1184. * quick check for that is good enough: schedule_work ensures the
  1185. * correct ordering between hang detection and this work item, and since
  1186. * the reset in-progress bit is only ever set by code outside of this
  1187. * work we don't need to worry about any other races.
  1188. */
  1189. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  1190. DRM_DEBUG_DRIVER("resetting chip\n");
  1191. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  1192. reset_event);
  1193. ret = i915_reset(dev);
  1194. if (ret == 0) {
  1195. /*
  1196. * After all the gem state is reset, increment the reset
  1197. * counter and wake up everyone waiting for the reset to
  1198. * complete.
  1199. *
  1200. * Since unlock operations are a one-sided barrier only,
  1201. * we need to insert a barrier here to order any seqno
  1202. * updates before
  1203. * the counter increment.
  1204. */
  1205. smp_mb__before_atomic_inc();
  1206. atomic_inc(&dev_priv->gpu_error.reset_counter);
  1207. kobject_uevent_env(&dev->primary->kdev.kobj,
  1208. KOBJ_CHANGE, reset_done_event);
  1209. } else {
  1210. atomic_set(&error->reset_counter, I915_WEDGED);
  1211. }
  1212. for_each_ring(ring, dev_priv, i)
  1213. wake_up_all(&ring->irq_queue);
  1214. intel_display_handle_reset(dev);
  1215. wake_up_all(&dev_priv->gpu_error.reset_queue);
  1216. }
  1217. }
  1218. /* NB: please notice the memset */
  1219. static void i915_get_extra_instdone(struct drm_device *dev,
  1220. uint32_t *instdone)
  1221. {
  1222. struct drm_i915_private *dev_priv = dev->dev_private;
  1223. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1224. switch(INTEL_INFO(dev)->gen) {
  1225. case 2:
  1226. case 3:
  1227. instdone[0] = I915_READ(INSTDONE);
  1228. break;
  1229. case 4:
  1230. case 5:
  1231. case 6:
  1232. instdone[0] = I915_READ(INSTDONE_I965);
  1233. instdone[1] = I915_READ(INSTDONE1);
  1234. break;
  1235. default:
  1236. WARN_ONCE(1, "Unsupported platform\n");
  1237. case 7:
  1238. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1239. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1240. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1241. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1242. break;
  1243. }
  1244. }
  1245. #ifdef CONFIG_DEBUG_FS
  1246. static struct drm_i915_error_object *
  1247. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  1248. struct drm_i915_gem_object *src,
  1249. const int num_pages)
  1250. {
  1251. struct drm_i915_error_object *dst;
  1252. int i;
  1253. u32 reloc_offset;
  1254. if (src == NULL || src->pages == NULL)
  1255. return NULL;
  1256. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  1257. if (dst == NULL)
  1258. return NULL;
  1259. reloc_offset = dst->gtt_offset = i915_gem_obj_ggtt_offset(src);
  1260. for (i = 0; i < num_pages; i++) {
  1261. unsigned long flags;
  1262. void *d;
  1263. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  1264. if (d == NULL)
  1265. goto unwind;
  1266. local_irq_save(flags);
  1267. if (reloc_offset < dev_priv->gtt.mappable_end &&
  1268. src->has_global_gtt_mapping) {
  1269. void __iomem *s;
  1270. /* Simply ignore tiling or any overlapping fence.
  1271. * It's part of the error state, and this hopefully
  1272. * captures what the GPU read.
  1273. */
  1274. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1275. reloc_offset);
  1276. memcpy_fromio(d, s, PAGE_SIZE);
  1277. io_mapping_unmap_atomic(s);
  1278. } else if (src->stolen) {
  1279. unsigned long offset;
  1280. offset = dev_priv->mm.stolen_base;
  1281. offset += src->stolen->start;
  1282. offset += i << PAGE_SHIFT;
  1283. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  1284. } else {
  1285. struct page *page;
  1286. void *s;
  1287. page = i915_gem_object_get_page(src, i);
  1288. drm_clflush_pages(&page, 1);
  1289. s = kmap_atomic(page);
  1290. memcpy(d, s, PAGE_SIZE);
  1291. kunmap_atomic(s);
  1292. drm_clflush_pages(&page, 1);
  1293. }
  1294. local_irq_restore(flags);
  1295. dst->pages[i] = d;
  1296. reloc_offset += PAGE_SIZE;
  1297. }
  1298. dst->page_count = num_pages;
  1299. return dst;
  1300. unwind:
  1301. while (i--)
  1302. kfree(dst->pages[i]);
  1303. kfree(dst);
  1304. return NULL;
  1305. }
  1306. #define i915_error_object_create(dev_priv, src) \
  1307. i915_error_object_create_sized((dev_priv), (src), \
  1308. (src)->base.size>>PAGE_SHIFT)
  1309. static void
  1310. i915_error_object_free(struct drm_i915_error_object *obj)
  1311. {
  1312. int page;
  1313. if (obj == NULL)
  1314. return;
  1315. for (page = 0; page < obj->page_count; page++)
  1316. kfree(obj->pages[page]);
  1317. kfree(obj);
  1318. }
  1319. void
  1320. i915_error_state_free(struct kref *error_ref)
  1321. {
  1322. struct drm_i915_error_state *error = container_of(error_ref,
  1323. typeof(*error), ref);
  1324. int i;
  1325. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1326. i915_error_object_free(error->ring[i].batchbuffer);
  1327. i915_error_object_free(error->ring[i].ringbuffer);
  1328. i915_error_object_free(error->ring[i].ctx);
  1329. kfree(error->ring[i].requests);
  1330. }
  1331. kfree(error->active_bo);
  1332. kfree(error->overlay);
  1333. kfree(error->display);
  1334. kfree(error);
  1335. }
  1336. static void capture_bo(struct drm_i915_error_buffer *err,
  1337. struct drm_i915_gem_object *obj)
  1338. {
  1339. err->size = obj->base.size;
  1340. err->name = obj->base.name;
  1341. err->rseqno = obj->last_read_seqno;
  1342. err->wseqno = obj->last_write_seqno;
  1343. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  1344. err->read_domains = obj->base.read_domains;
  1345. err->write_domain = obj->base.write_domain;
  1346. err->fence_reg = obj->fence_reg;
  1347. err->pinned = 0;
  1348. if (obj->pin_count > 0)
  1349. err->pinned = 1;
  1350. if (obj->user_pin_count > 0)
  1351. err->pinned = -1;
  1352. err->tiling = obj->tiling_mode;
  1353. err->dirty = obj->dirty;
  1354. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1355. err->ring = obj->ring ? obj->ring->id : -1;
  1356. err->cache_level = obj->cache_level;
  1357. }
  1358. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1359. int count, struct list_head *head)
  1360. {
  1361. struct drm_i915_gem_object *obj;
  1362. int i = 0;
  1363. list_for_each_entry(obj, head, mm_list) {
  1364. capture_bo(err++, obj);
  1365. if (++i == count)
  1366. break;
  1367. }
  1368. return i;
  1369. }
  1370. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1371. int count, struct list_head *head)
  1372. {
  1373. struct drm_i915_gem_object *obj;
  1374. int i = 0;
  1375. list_for_each_entry(obj, head, global_list) {
  1376. if (obj->pin_count == 0)
  1377. continue;
  1378. capture_bo(err++, obj);
  1379. if (++i == count)
  1380. break;
  1381. }
  1382. return i;
  1383. }
  1384. static void i915_gem_record_fences(struct drm_device *dev,
  1385. struct drm_i915_error_state *error)
  1386. {
  1387. struct drm_i915_private *dev_priv = dev->dev_private;
  1388. int i;
  1389. /* Fences */
  1390. switch (INTEL_INFO(dev)->gen) {
  1391. case 7:
  1392. case 6:
  1393. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1394. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1395. break;
  1396. case 5:
  1397. case 4:
  1398. for (i = 0; i < 16; i++)
  1399. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1400. break;
  1401. case 3:
  1402. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1403. for (i = 0; i < 8; i++)
  1404. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1405. case 2:
  1406. for (i = 0; i < 8; i++)
  1407. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1408. break;
  1409. default:
  1410. BUG();
  1411. }
  1412. }
  1413. static struct drm_i915_error_object *
  1414. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1415. struct intel_ring_buffer *ring)
  1416. {
  1417. struct drm_i915_gem_object *obj;
  1418. u32 seqno;
  1419. if (!ring->get_seqno)
  1420. return NULL;
  1421. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1422. u32 acthd = I915_READ(ACTHD);
  1423. if (WARN_ON(ring->id != RCS))
  1424. return NULL;
  1425. obj = ring->private;
  1426. if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
  1427. acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
  1428. return i915_error_object_create(dev_priv, obj);
  1429. }
  1430. seqno = ring->get_seqno(ring, false);
  1431. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1432. if (obj->ring != ring)
  1433. continue;
  1434. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1435. continue;
  1436. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1437. continue;
  1438. /* We need to copy these to an anonymous buffer as the simplest
  1439. * method to avoid being overwritten by userspace.
  1440. */
  1441. return i915_error_object_create(dev_priv, obj);
  1442. }
  1443. return NULL;
  1444. }
  1445. static void i915_record_ring_state(struct drm_device *dev,
  1446. struct drm_i915_error_state *error,
  1447. struct intel_ring_buffer *ring)
  1448. {
  1449. struct drm_i915_private *dev_priv = dev->dev_private;
  1450. if (INTEL_INFO(dev)->gen >= 6) {
  1451. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1452. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1453. error->semaphore_mboxes[ring->id][0]
  1454. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1455. error->semaphore_mboxes[ring->id][1]
  1456. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1457. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1458. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1459. }
  1460. if (INTEL_INFO(dev)->gen >= 4) {
  1461. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1462. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1463. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1464. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1465. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1466. if (ring->id == RCS)
  1467. error->bbaddr = I915_READ64(BB_ADDR);
  1468. } else {
  1469. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1470. error->ipeir[ring->id] = I915_READ(IPEIR);
  1471. error->ipehr[ring->id] = I915_READ(IPEHR);
  1472. error->instdone[ring->id] = I915_READ(INSTDONE);
  1473. }
  1474. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1475. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1476. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1477. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1478. error->head[ring->id] = I915_READ_HEAD(ring);
  1479. error->tail[ring->id] = I915_READ_TAIL(ring);
  1480. error->ctl[ring->id] = I915_READ_CTL(ring);
  1481. error->cpu_ring_head[ring->id] = ring->head;
  1482. error->cpu_ring_tail[ring->id] = ring->tail;
  1483. }
  1484. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1485. struct drm_i915_error_state *error,
  1486. struct drm_i915_error_ring *ering)
  1487. {
  1488. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1489. struct drm_i915_gem_object *obj;
  1490. /* Currently render ring is the only HW context user */
  1491. if (ring->id != RCS || !error->ccid)
  1492. return;
  1493. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  1494. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  1495. ering->ctx = i915_error_object_create_sized(dev_priv,
  1496. obj, 1);
  1497. break;
  1498. }
  1499. }
  1500. }
  1501. static void i915_gem_record_rings(struct drm_device *dev,
  1502. struct drm_i915_error_state *error)
  1503. {
  1504. struct drm_i915_private *dev_priv = dev->dev_private;
  1505. struct intel_ring_buffer *ring;
  1506. struct drm_i915_gem_request *request;
  1507. int i, count;
  1508. for_each_ring(ring, dev_priv, i) {
  1509. i915_record_ring_state(dev, error, ring);
  1510. error->ring[i].batchbuffer =
  1511. i915_error_first_batchbuffer(dev_priv, ring);
  1512. error->ring[i].ringbuffer =
  1513. i915_error_object_create(dev_priv, ring->obj);
  1514. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1515. count = 0;
  1516. list_for_each_entry(request, &ring->request_list, list)
  1517. count++;
  1518. error->ring[i].num_requests = count;
  1519. error->ring[i].requests =
  1520. kmalloc(count*sizeof(struct drm_i915_error_request),
  1521. GFP_ATOMIC);
  1522. if (error->ring[i].requests == NULL) {
  1523. error->ring[i].num_requests = 0;
  1524. continue;
  1525. }
  1526. count = 0;
  1527. list_for_each_entry(request, &ring->request_list, list) {
  1528. struct drm_i915_error_request *erq;
  1529. erq = &error->ring[i].requests[count++];
  1530. erq->seqno = request->seqno;
  1531. erq->jiffies = request->emitted_jiffies;
  1532. erq->tail = request->tail;
  1533. }
  1534. }
  1535. }
  1536. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  1537. struct drm_i915_error_state *error)
  1538. {
  1539. struct drm_i915_gem_object *obj;
  1540. int i;
  1541. i = 0;
  1542. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1543. i++;
  1544. error->active_bo_count = i;
  1545. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  1546. if (obj->pin_count)
  1547. i++;
  1548. error->pinned_bo_count = i - error->active_bo_count;
  1549. if (i) {
  1550. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1551. GFP_ATOMIC);
  1552. if (error->active_bo)
  1553. error->pinned_bo =
  1554. error->active_bo + error->active_bo_count;
  1555. }
  1556. if (error->active_bo)
  1557. error->active_bo_count =
  1558. capture_active_bo(error->active_bo,
  1559. error->active_bo_count,
  1560. &dev_priv->mm.active_list);
  1561. if (error->pinned_bo)
  1562. error->pinned_bo_count =
  1563. capture_pinned_bo(error->pinned_bo,
  1564. error->pinned_bo_count,
  1565. &dev_priv->mm.bound_list);
  1566. }
  1567. /**
  1568. * i915_capture_error_state - capture an error record for later analysis
  1569. * @dev: drm device
  1570. *
  1571. * Should be called when an error is detected (either a hang or an error
  1572. * interrupt) to capture error state from the time of the error. Fills
  1573. * out a structure which becomes available in debugfs for user level tools
  1574. * to pick up.
  1575. */
  1576. static void i915_capture_error_state(struct drm_device *dev)
  1577. {
  1578. struct drm_i915_private *dev_priv = dev->dev_private;
  1579. struct drm_i915_error_state *error;
  1580. unsigned long flags;
  1581. int pipe;
  1582. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1583. error = dev_priv->gpu_error.first_error;
  1584. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1585. if (error)
  1586. return;
  1587. /* Account for pipe specific data like PIPE*STAT */
  1588. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1589. if (!error) {
  1590. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1591. return;
  1592. }
  1593. DRM_INFO("capturing error event; look for more information in "
  1594. "/sys/class/drm/card%d/error\n", dev->primary->index);
  1595. kref_init(&error->ref);
  1596. error->eir = I915_READ(EIR);
  1597. error->pgtbl_er = I915_READ(PGTBL_ER);
  1598. if (HAS_HW_CONTEXTS(dev))
  1599. error->ccid = I915_READ(CCID);
  1600. if (HAS_PCH_SPLIT(dev))
  1601. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1602. else if (IS_VALLEYVIEW(dev))
  1603. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1604. else if (IS_GEN2(dev))
  1605. error->ier = I915_READ16(IER);
  1606. else
  1607. error->ier = I915_READ(IER);
  1608. if (INTEL_INFO(dev)->gen >= 6)
  1609. error->derrmr = I915_READ(DERRMR);
  1610. if (IS_VALLEYVIEW(dev))
  1611. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1612. else if (INTEL_INFO(dev)->gen >= 7)
  1613. error->forcewake = I915_READ(FORCEWAKE_MT);
  1614. else if (INTEL_INFO(dev)->gen == 6)
  1615. error->forcewake = I915_READ(FORCEWAKE);
  1616. if (!HAS_PCH_SPLIT(dev))
  1617. for_each_pipe(pipe)
  1618. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1619. if (INTEL_INFO(dev)->gen >= 6) {
  1620. error->error = I915_READ(ERROR_GEN6);
  1621. error->done_reg = I915_READ(DONE_REG);
  1622. }
  1623. if (INTEL_INFO(dev)->gen == 7)
  1624. error->err_int = I915_READ(GEN7_ERR_INT);
  1625. i915_get_extra_instdone(dev, error->extra_instdone);
  1626. i915_gem_capture_buffers(dev_priv, error);
  1627. i915_gem_record_fences(dev, error);
  1628. i915_gem_record_rings(dev, error);
  1629. do_gettimeofday(&error->time);
  1630. error->overlay = intel_overlay_capture_error_state(dev);
  1631. error->display = intel_display_capture_error_state(dev);
  1632. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1633. if (dev_priv->gpu_error.first_error == NULL) {
  1634. dev_priv->gpu_error.first_error = error;
  1635. error = NULL;
  1636. }
  1637. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1638. if (error)
  1639. i915_error_state_free(&error->ref);
  1640. }
  1641. void i915_destroy_error_state(struct drm_device *dev)
  1642. {
  1643. struct drm_i915_private *dev_priv = dev->dev_private;
  1644. struct drm_i915_error_state *error;
  1645. unsigned long flags;
  1646. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1647. error = dev_priv->gpu_error.first_error;
  1648. dev_priv->gpu_error.first_error = NULL;
  1649. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1650. if (error)
  1651. kref_put(&error->ref, i915_error_state_free);
  1652. }
  1653. #else
  1654. #define i915_capture_error_state(x)
  1655. #endif
  1656. static void i915_report_and_clear_eir(struct drm_device *dev)
  1657. {
  1658. struct drm_i915_private *dev_priv = dev->dev_private;
  1659. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1660. u32 eir = I915_READ(EIR);
  1661. int pipe, i;
  1662. if (!eir)
  1663. return;
  1664. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1665. i915_get_extra_instdone(dev, instdone);
  1666. if (IS_G4X(dev)) {
  1667. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1668. u32 ipeir = I915_READ(IPEIR_I965);
  1669. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1670. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1671. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1672. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1673. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1674. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1675. I915_WRITE(IPEIR_I965, ipeir);
  1676. POSTING_READ(IPEIR_I965);
  1677. }
  1678. if (eir & GM45_ERROR_PAGE_TABLE) {
  1679. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1680. pr_err("page table error\n");
  1681. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1682. I915_WRITE(PGTBL_ER, pgtbl_err);
  1683. POSTING_READ(PGTBL_ER);
  1684. }
  1685. }
  1686. if (!IS_GEN2(dev)) {
  1687. if (eir & I915_ERROR_PAGE_TABLE) {
  1688. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1689. pr_err("page table error\n");
  1690. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1691. I915_WRITE(PGTBL_ER, pgtbl_err);
  1692. POSTING_READ(PGTBL_ER);
  1693. }
  1694. }
  1695. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1696. pr_err("memory refresh error:\n");
  1697. for_each_pipe(pipe)
  1698. pr_err("pipe %c stat: 0x%08x\n",
  1699. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1700. /* pipestat has already been acked */
  1701. }
  1702. if (eir & I915_ERROR_INSTRUCTION) {
  1703. pr_err("instruction error\n");
  1704. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1705. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1706. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1707. if (INTEL_INFO(dev)->gen < 4) {
  1708. u32 ipeir = I915_READ(IPEIR);
  1709. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1710. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1711. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1712. I915_WRITE(IPEIR, ipeir);
  1713. POSTING_READ(IPEIR);
  1714. } else {
  1715. u32 ipeir = I915_READ(IPEIR_I965);
  1716. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1717. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1718. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1719. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1720. I915_WRITE(IPEIR_I965, ipeir);
  1721. POSTING_READ(IPEIR_I965);
  1722. }
  1723. }
  1724. I915_WRITE(EIR, eir);
  1725. POSTING_READ(EIR);
  1726. eir = I915_READ(EIR);
  1727. if (eir) {
  1728. /*
  1729. * some errors might have become stuck,
  1730. * mask them.
  1731. */
  1732. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1733. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1734. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1735. }
  1736. }
  1737. /**
  1738. * i915_handle_error - handle an error interrupt
  1739. * @dev: drm device
  1740. *
  1741. * Do some basic checking of regsiter state at error interrupt time and
  1742. * dump it to the syslog. Also call i915_capture_error_state() to make
  1743. * sure we get a record and make it available in debugfs. Fire a uevent
  1744. * so userspace knows something bad happened (should trigger collection
  1745. * of a ring dump etc.).
  1746. */
  1747. void i915_handle_error(struct drm_device *dev, bool wedged)
  1748. {
  1749. struct drm_i915_private *dev_priv = dev->dev_private;
  1750. struct intel_ring_buffer *ring;
  1751. int i;
  1752. i915_capture_error_state(dev);
  1753. i915_report_and_clear_eir(dev);
  1754. if (wedged) {
  1755. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1756. &dev_priv->gpu_error.reset_counter);
  1757. /*
  1758. * Wakeup waiting processes so that the reset work item
  1759. * doesn't deadlock trying to grab various locks.
  1760. */
  1761. for_each_ring(ring, dev_priv, i)
  1762. wake_up_all(&ring->irq_queue);
  1763. }
  1764. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1765. }
  1766. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1767. {
  1768. drm_i915_private_t *dev_priv = dev->dev_private;
  1769. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1770. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1771. struct drm_i915_gem_object *obj;
  1772. struct intel_unpin_work *work;
  1773. unsigned long flags;
  1774. bool stall_detected;
  1775. /* Ignore early vblank irqs */
  1776. if (intel_crtc == NULL)
  1777. return;
  1778. spin_lock_irqsave(&dev->event_lock, flags);
  1779. work = intel_crtc->unpin_work;
  1780. if (work == NULL ||
  1781. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1782. !work->enable_stall_check) {
  1783. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1784. spin_unlock_irqrestore(&dev->event_lock, flags);
  1785. return;
  1786. }
  1787. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1788. obj = work->pending_flip_obj;
  1789. if (INTEL_INFO(dev)->gen >= 4) {
  1790. int dspsurf = DSPSURF(intel_crtc->plane);
  1791. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1792. i915_gem_obj_ggtt_offset(obj);
  1793. } else {
  1794. int dspaddr = DSPADDR(intel_crtc->plane);
  1795. stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
  1796. crtc->y * crtc->fb->pitches[0] +
  1797. crtc->x * crtc->fb->bits_per_pixel/8);
  1798. }
  1799. spin_unlock_irqrestore(&dev->event_lock, flags);
  1800. if (stall_detected) {
  1801. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1802. intel_prepare_page_flip(dev, intel_crtc->plane);
  1803. }
  1804. }
  1805. /* Called from drm generic code, passed 'crtc' which
  1806. * we use as a pipe index
  1807. */
  1808. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1809. {
  1810. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1811. unsigned long irqflags;
  1812. if (!i915_pipe_enabled(dev, pipe))
  1813. return -EINVAL;
  1814. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1815. if (INTEL_INFO(dev)->gen >= 4)
  1816. i915_enable_pipestat(dev_priv, pipe,
  1817. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1818. else
  1819. i915_enable_pipestat(dev_priv, pipe,
  1820. PIPE_VBLANK_INTERRUPT_ENABLE);
  1821. /* maintain vblank delivery even in deep C-states */
  1822. if (dev_priv->info->gen == 3)
  1823. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1824. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1825. return 0;
  1826. }
  1827. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1828. {
  1829. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1830. unsigned long irqflags;
  1831. if (!i915_pipe_enabled(dev, pipe))
  1832. return -EINVAL;
  1833. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1834. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1835. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1836. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1837. return 0;
  1838. }
  1839. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1840. {
  1841. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1842. unsigned long irqflags;
  1843. if (!i915_pipe_enabled(dev, pipe))
  1844. return -EINVAL;
  1845. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1846. ironlake_enable_display_irq(dev_priv,
  1847. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1848. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1849. return 0;
  1850. }
  1851. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1852. {
  1853. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1854. unsigned long irqflags;
  1855. u32 imr;
  1856. if (!i915_pipe_enabled(dev, pipe))
  1857. return -EINVAL;
  1858. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1859. imr = I915_READ(VLV_IMR);
  1860. if (pipe == 0)
  1861. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1862. else
  1863. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1864. I915_WRITE(VLV_IMR, imr);
  1865. i915_enable_pipestat(dev_priv, pipe,
  1866. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1867. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1868. return 0;
  1869. }
  1870. /* Called from drm generic code, passed 'crtc' which
  1871. * we use as a pipe index
  1872. */
  1873. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1874. {
  1875. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1876. unsigned long irqflags;
  1877. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1878. if (dev_priv->info->gen == 3)
  1879. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1880. i915_disable_pipestat(dev_priv, pipe,
  1881. PIPE_VBLANK_INTERRUPT_ENABLE |
  1882. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1883. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1884. }
  1885. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1886. {
  1887. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1888. unsigned long irqflags;
  1889. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1890. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1891. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1892. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1893. }
  1894. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1895. {
  1896. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1897. unsigned long irqflags;
  1898. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1899. ironlake_disable_display_irq(dev_priv,
  1900. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1901. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1902. }
  1903. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1904. {
  1905. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1906. unsigned long irqflags;
  1907. u32 imr;
  1908. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1909. i915_disable_pipestat(dev_priv, pipe,
  1910. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1911. imr = I915_READ(VLV_IMR);
  1912. if (pipe == 0)
  1913. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1914. else
  1915. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1916. I915_WRITE(VLV_IMR, imr);
  1917. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1918. }
  1919. static u32
  1920. ring_last_seqno(struct intel_ring_buffer *ring)
  1921. {
  1922. return list_entry(ring->request_list.prev,
  1923. struct drm_i915_gem_request, list)->seqno;
  1924. }
  1925. static bool
  1926. ring_idle(struct intel_ring_buffer *ring, u32 seqno)
  1927. {
  1928. return (list_empty(&ring->request_list) ||
  1929. i915_seqno_passed(seqno, ring_last_seqno(ring)));
  1930. }
  1931. static struct intel_ring_buffer *
  1932. semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
  1933. {
  1934. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1935. u32 cmd, ipehr, acthd, acthd_min;
  1936. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1937. if ((ipehr & ~(0x3 << 16)) !=
  1938. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1939. return NULL;
  1940. /* ACTHD is likely pointing to the dword after the actual command,
  1941. * so scan backwards until we find the MBOX.
  1942. */
  1943. acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1944. acthd_min = max((int)acthd - 3 * 4, 0);
  1945. do {
  1946. cmd = ioread32(ring->virtual_start + acthd);
  1947. if (cmd == ipehr)
  1948. break;
  1949. acthd -= 4;
  1950. if (acthd < acthd_min)
  1951. return NULL;
  1952. } while (1);
  1953. *seqno = ioread32(ring->virtual_start+acthd+4)+1;
  1954. return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1955. }
  1956. static int semaphore_passed(struct intel_ring_buffer *ring)
  1957. {
  1958. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1959. struct intel_ring_buffer *signaller;
  1960. u32 seqno, ctl;
  1961. ring->hangcheck.deadlock = true;
  1962. signaller = semaphore_waits_for(ring, &seqno);
  1963. if (signaller == NULL || signaller->hangcheck.deadlock)
  1964. return -1;
  1965. /* cursory check for an unkickable deadlock */
  1966. ctl = I915_READ_CTL(signaller);
  1967. if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
  1968. return -1;
  1969. return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
  1970. }
  1971. static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
  1972. {
  1973. struct intel_ring_buffer *ring;
  1974. int i;
  1975. for_each_ring(ring, dev_priv, i)
  1976. ring->hangcheck.deadlock = false;
  1977. }
  1978. static enum intel_ring_hangcheck_action
  1979. ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
  1980. {
  1981. struct drm_device *dev = ring->dev;
  1982. struct drm_i915_private *dev_priv = dev->dev_private;
  1983. u32 tmp;
  1984. if (ring->hangcheck.acthd != acthd)
  1985. return active;
  1986. if (IS_GEN2(dev))
  1987. return hung;
  1988. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1989. * If so we can simply poke the RB_WAIT bit
  1990. * and break the hang. This should work on
  1991. * all but the second generation chipsets.
  1992. */
  1993. tmp = I915_READ_CTL(ring);
  1994. if (tmp & RING_WAIT) {
  1995. DRM_ERROR("Kicking stuck wait on %s\n",
  1996. ring->name);
  1997. I915_WRITE_CTL(ring, tmp);
  1998. return kick;
  1999. }
  2000. if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
  2001. switch (semaphore_passed(ring)) {
  2002. default:
  2003. return hung;
  2004. case 1:
  2005. DRM_ERROR("Kicking stuck semaphore on %s\n",
  2006. ring->name);
  2007. I915_WRITE_CTL(ring, tmp);
  2008. return kick;
  2009. case 0:
  2010. return wait;
  2011. }
  2012. }
  2013. return hung;
  2014. }
  2015. /**
  2016. * This is called when the chip hasn't reported back with completed
  2017. * batchbuffers in a long time. We keep track per ring seqno progress and
  2018. * if there are no progress, hangcheck score for that ring is increased.
  2019. * Further, acthd is inspected to see if the ring is stuck. On stuck case
  2020. * we kick the ring. If we see no progress on three subsequent calls
  2021. * we assume chip is wedged and try to fix it by resetting the chip.
  2022. */
  2023. void i915_hangcheck_elapsed(unsigned long data)
  2024. {
  2025. struct drm_device *dev = (struct drm_device *)data;
  2026. drm_i915_private_t *dev_priv = dev->dev_private;
  2027. struct intel_ring_buffer *ring;
  2028. int i;
  2029. int busy_count = 0, rings_hung = 0;
  2030. bool stuck[I915_NUM_RINGS] = { 0 };
  2031. #define BUSY 1
  2032. #define KICK 5
  2033. #define HUNG 20
  2034. #define FIRE 30
  2035. if (!i915_enable_hangcheck)
  2036. return;
  2037. for_each_ring(ring, dev_priv, i) {
  2038. u32 seqno, acthd;
  2039. bool busy = true;
  2040. semaphore_clear_deadlocks(dev_priv);
  2041. seqno = ring->get_seqno(ring, false);
  2042. acthd = intel_ring_get_active_head(ring);
  2043. if (ring->hangcheck.seqno == seqno) {
  2044. if (ring_idle(ring, seqno)) {
  2045. if (waitqueue_active(&ring->irq_queue)) {
  2046. /* Issue a wake-up to catch stuck h/w. */
  2047. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  2048. ring->name);
  2049. wake_up_all(&ring->irq_queue);
  2050. ring->hangcheck.score += HUNG;
  2051. } else
  2052. busy = false;
  2053. } else {
  2054. int score;
  2055. /* We always increment the hangcheck score
  2056. * if the ring is busy and still processing
  2057. * the same request, so that no single request
  2058. * can run indefinitely (such as a chain of
  2059. * batches). The only time we do not increment
  2060. * the hangcheck score on this ring, if this
  2061. * ring is in a legitimate wait for another
  2062. * ring. In that case the waiting ring is a
  2063. * victim and we want to be sure we catch the
  2064. * right culprit. Then every time we do kick
  2065. * the ring, add a small increment to the
  2066. * score so that we can catch a batch that is
  2067. * being repeatedly kicked and so responsible
  2068. * for stalling the machine.
  2069. */
  2070. ring->hangcheck.action = ring_stuck(ring,
  2071. acthd);
  2072. switch (ring->hangcheck.action) {
  2073. case wait:
  2074. score = 0;
  2075. break;
  2076. case active:
  2077. score = BUSY;
  2078. break;
  2079. case kick:
  2080. score = KICK;
  2081. break;
  2082. case hung:
  2083. score = HUNG;
  2084. stuck[i] = true;
  2085. break;
  2086. }
  2087. ring->hangcheck.score += score;
  2088. }
  2089. } else {
  2090. /* Gradually reduce the count so that we catch DoS
  2091. * attempts across multiple batches.
  2092. */
  2093. if (ring->hangcheck.score > 0)
  2094. ring->hangcheck.score--;
  2095. }
  2096. ring->hangcheck.seqno = seqno;
  2097. ring->hangcheck.acthd = acthd;
  2098. busy_count += busy;
  2099. }
  2100. for_each_ring(ring, dev_priv, i) {
  2101. if (ring->hangcheck.score > FIRE) {
  2102. DRM_ERROR("%s on %s\n",
  2103. stuck[i] ? "stuck" : "no progress",
  2104. ring->name);
  2105. rings_hung++;
  2106. }
  2107. }
  2108. if (rings_hung)
  2109. return i915_handle_error(dev, true);
  2110. if (busy_count)
  2111. /* Reset timer case chip hangs without another request
  2112. * being added */
  2113. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  2114. round_jiffies_up(jiffies +
  2115. DRM_I915_HANGCHECK_JIFFIES));
  2116. }
  2117. static void ibx_irq_preinstall(struct drm_device *dev)
  2118. {
  2119. struct drm_i915_private *dev_priv = dev->dev_private;
  2120. if (HAS_PCH_NOP(dev))
  2121. return;
  2122. /* south display irq */
  2123. I915_WRITE(SDEIMR, 0xffffffff);
  2124. /*
  2125. * SDEIER is also touched by the interrupt handler to work around missed
  2126. * PCH interrupts. Hence we can't update it after the interrupt handler
  2127. * is enabled - instead we unconditionally enable all PCH interrupt
  2128. * sources here, but then only unmask them as needed with SDEIMR.
  2129. */
  2130. I915_WRITE(SDEIER, 0xffffffff);
  2131. POSTING_READ(SDEIER);
  2132. }
  2133. /* drm_dma.h hooks
  2134. */
  2135. static void ironlake_irq_preinstall(struct drm_device *dev)
  2136. {
  2137. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2138. atomic_set(&dev_priv->irq_received, 0);
  2139. I915_WRITE(HWSTAM, 0xeffe);
  2140. /* XXX hotplug from PCH */
  2141. I915_WRITE(DEIMR, 0xffffffff);
  2142. I915_WRITE(DEIER, 0x0);
  2143. POSTING_READ(DEIER);
  2144. /* and GT */
  2145. I915_WRITE(GTIMR, 0xffffffff);
  2146. I915_WRITE(GTIER, 0x0);
  2147. POSTING_READ(GTIER);
  2148. ibx_irq_preinstall(dev);
  2149. }
  2150. static void ivybridge_irq_preinstall(struct drm_device *dev)
  2151. {
  2152. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2153. atomic_set(&dev_priv->irq_received, 0);
  2154. I915_WRITE(HWSTAM, 0xeffe);
  2155. /* XXX hotplug from PCH */
  2156. I915_WRITE(DEIMR, 0xffffffff);
  2157. I915_WRITE(DEIER, 0x0);
  2158. POSTING_READ(DEIER);
  2159. /* and GT */
  2160. I915_WRITE(GTIMR, 0xffffffff);
  2161. I915_WRITE(GTIER, 0x0);
  2162. POSTING_READ(GTIER);
  2163. /* Power management */
  2164. I915_WRITE(GEN6_PMIMR, 0xffffffff);
  2165. I915_WRITE(GEN6_PMIER, 0x0);
  2166. POSTING_READ(GEN6_PMIER);
  2167. ibx_irq_preinstall(dev);
  2168. }
  2169. static void valleyview_irq_preinstall(struct drm_device *dev)
  2170. {
  2171. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2172. int pipe;
  2173. atomic_set(&dev_priv->irq_received, 0);
  2174. /* VLV magic */
  2175. I915_WRITE(VLV_IMR, 0);
  2176. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  2177. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  2178. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  2179. /* and GT */
  2180. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2181. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2182. I915_WRITE(GTIMR, 0xffffffff);
  2183. I915_WRITE(GTIER, 0x0);
  2184. POSTING_READ(GTIER);
  2185. I915_WRITE(DPINVGTT, 0xff);
  2186. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2187. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2188. for_each_pipe(pipe)
  2189. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2190. I915_WRITE(VLV_IIR, 0xffffffff);
  2191. I915_WRITE(VLV_IMR, 0xffffffff);
  2192. I915_WRITE(VLV_IER, 0x0);
  2193. POSTING_READ(VLV_IER);
  2194. }
  2195. static void ibx_hpd_irq_setup(struct drm_device *dev)
  2196. {
  2197. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2198. struct drm_mode_config *mode_config = &dev->mode_config;
  2199. struct intel_encoder *intel_encoder;
  2200. u32 hotplug_irqs, hotplug, enabled_irqs = 0;
  2201. if (HAS_PCH_IBX(dev)) {
  2202. hotplug_irqs = SDE_HOTPLUG_MASK;
  2203. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2204. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2205. enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
  2206. } else {
  2207. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2208. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2209. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2210. enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
  2211. }
  2212. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2213. /*
  2214. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2215. * duration to 2ms (which is the minimum in the Display Port spec)
  2216. *
  2217. * This register is the same on all known PCH chips.
  2218. */
  2219. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2220. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2221. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2222. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2223. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2224. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2225. }
  2226. static void ibx_irq_postinstall(struct drm_device *dev)
  2227. {
  2228. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2229. u32 mask;
  2230. if (HAS_PCH_NOP(dev))
  2231. return;
  2232. if (HAS_PCH_IBX(dev)) {
  2233. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
  2234. SDE_TRANSA_FIFO_UNDER | SDE_POISON;
  2235. } else {
  2236. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
  2237. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2238. }
  2239. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2240. I915_WRITE(SDEIMR, ~mask);
  2241. }
  2242. static int ironlake_irq_postinstall(struct drm_device *dev)
  2243. {
  2244. unsigned long irqflags;
  2245. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2246. /* enable kind of interrupts always enabled */
  2247. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2248. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2249. DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
  2250. DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
  2251. u32 gt_irqs;
  2252. dev_priv->irq_mask = ~display_mask;
  2253. /* should always can generate irq */
  2254. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2255. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2256. I915_WRITE(DEIER, display_mask |
  2257. DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
  2258. POSTING_READ(DEIER);
  2259. dev_priv->gt_irq_mask = ~0;
  2260. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2261. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2262. gt_irqs = GT_RENDER_USER_INTERRUPT;
  2263. if (IS_GEN6(dev))
  2264. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2265. else
  2266. gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
  2267. ILK_BSD_USER_INTERRUPT;
  2268. I915_WRITE(GTIER, gt_irqs);
  2269. POSTING_READ(GTIER);
  2270. ibx_irq_postinstall(dev);
  2271. if (IS_IRONLAKE_M(dev)) {
  2272. /* Enable PCU event interrupts
  2273. *
  2274. * spinlocking not required here for correctness since interrupt
  2275. * setup is guaranteed to run in single-threaded context. But we
  2276. * need it to make the assert_spin_locked happy. */
  2277. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2278. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2279. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2280. }
  2281. return 0;
  2282. }
  2283. static int ivybridge_irq_postinstall(struct drm_device *dev)
  2284. {
  2285. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2286. /* enable kind of interrupts always enabled */
  2287. u32 display_mask =
  2288. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  2289. DE_PLANEC_FLIP_DONE_IVB |
  2290. DE_PLANEB_FLIP_DONE_IVB |
  2291. DE_PLANEA_FLIP_DONE_IVB |
  2292. DE_AUX_CHANNEL_A_IVB |
  2293. DE_ERR_INT_IVB;
  2294. u32 pm_irqs = GEN6_PM_RPS_EVENTS;
  2295. u32 gt_irqs;
  2296. dev_priv->irq_mask = ~display_mask;
  2297. /* should always can generate irq */
  2298. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2299. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2300. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2301. I915_WRITE(DEIER,
  2302. display_mask |
  2303. DE_PIPEC_VBLANK_IVB |
  2304. DE_PIPEB_VBLANK_IVB |
  2305. DE_PIPEA_VBLANK_IVB);
  2306. POSTING_READ(DEIER);
  2307. dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2308. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2309. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2310. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2311. GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2312. I915_WRITE(GTIER, gt_irqs);
  2313. POSTING_READ(GTIER);
  2314. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2315. if (HAS_VEBOX(dev))
  2316. pm_irqs |= PM_VEBOX_USER_INTERRUPT |
  2317. PM_VEBOX_CS_ERROR_INTERRUPT;
  2318. /* Our enable/disable rps functions may touch these registers so
  2319. * make sure to set a known state for only the non-RPS bits.
  2320. * The RMW is extra paranoia since this should be called after being set
  2321. * to a known state in preinstall.
  2322. * */
  2323. I915_WRITE(GEN6_PMIMR,
  2324. (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
  2325. I915_WRITE(GEN6_PMIER,
  2326. (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
  2327. POSTING_READ(GEN6_PMIER);
  2328. ibx_irq_postinstall(dev);
  2329. return 0;
  2330. }
  2331. static int valleyview_irq_postinstall(struct drm_device *dev)
  2332. {
  2333. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2334. u32 gt_irqs;
  2335. u32 enable_mask;
  2336. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  2337. unsigned long irqflags;
  2338. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  2339. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2340. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2341. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2342. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2343. /*
  2344. *Leave vblank interrupts masked initially. enable/disable will
  2345. * toggle them based on usage.
  2346. */
  2347. dev_priv->irq_mask = (~enable_mask) |
  2348. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2349. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2350. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2351. POSTING_READ(PORT_HOTPLUG_EN);
  2352. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  2353. I915_WRITE(VLV_IER, enable_mask);
  2354. I915_WRITE(VLV_IIR, 0xffffffff);
  2355. I915_WRITE(PIPESTAT(0), 0xffff);
  2356. I915_WRITE(PIPESTAT(1), 0xffff);
  2357. POSTING_READ(VLV_IER);
  2358. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2359. * just to make the assert_spin_locked check happy. */
  2360. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2361. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  2362. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2363. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  2364. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2365. I915_WRITE(VLV_IIR, 0xffffffff);
  2366. I915_WRITE(VLV_IIR, 0xffffffff);
  2367. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2368. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2369. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2370. GT_BLT_USER_INTERRUPT;
  2371. I915_WRITE(GTIER, gt_irqs);
  2372. POSTING_READ(GTIER);
  2373. /* ack & enable invalid PTE error interrupts */
  2374. #if 0 /* FIXME: add support to irq handler for checking these bits */
  2375. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2376. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  2377. #endif
  2378. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2379. return 0;
  2380. }
  2381. static void valleyview_irq_uninstall(struct drm_device *dev)
  2382. {
  2383. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2384. int pipe;
  2385. if (!dev_priv)
  2386. return;
  2387. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2388. for_each_pipe(pipe)
  2389. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2390. I915_WRITE(HWSTAM, 0xffffffff);
  2391. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2392. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2393. for_each_pipe(pipe)
  2394. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2395. I915_WRITE(VLV_IIR, 0xffffffff);
  2396. I915_WRITE(VLV_IMR, 0xffffffff);
  2397. I915_WRITE(VLV_IER, 0x0);
  2398. POSTING_READ(VLV_IER);
  2399. }
  2400. static void ironlake_irq_uninstall(struct drm_device *dev)
  2401. {
  2402. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2403. if (!dev_priv)
  2404. return;
  2405. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2406. I915_WRITE(HWSTAM, 0xffffffff);
  2407. I915_WRITE(DEIMR, 0xffffffff);
  2408. I915_WRITE(DEIER, 0x0);
  2409. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2410. if (IS_GEN7(dev))
  2411. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2412. I915_WRITE(GTIMR, 0xffffffff);
  2413. I915_WRITE(GTIER, 0x0);
  2414. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2415. if (HAS_PCH_NOP(dev))
  2416. return;
  2417. I915_WRITE(SDEIMR, 0xffffffff);
  2418. I915_WRITE(SDEIER, 0x0);
  2419. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2420. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  2421. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2422. }
  2423. static void i8xx_irq_preinstall(struct drm_device * dev)
  2424. {
  2425. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2426. int pipe;
  2427. atomic_set(&dev_priv->irq_received, 0);
  2428. for_each_pipe(pipe)
  2429. I915_WRITE(PIPESTAT(pipe), 0);
  2430. I915_WRITE16(IMR, 0xffff);
  2431. I915_WRITE16(IER, 0x0);
  2432. POSTING_READ16(IER);
  2433. }
  2434. static int i8xx_irq_postinstall(struct drm_device *dev)
  2435. {
  2436. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2437. I915_WRITE16(EMR,
  2438. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2439. /* Unmask the interrupts that we always want on. */
  2440. dev_priv->irq_mask =
  2441. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2442. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2443. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2444. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2445. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2446. I915_WRITE16(IMR, dev_priv->irq_mask);
  2447. I915_WRITE16(IER,
  2448. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2449. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2450. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2451. I915_USER_INTERRUPT);
  2452. POSTING_READ16(IER);
  2453. return 0;
  2454. }
  2455. /*
  2456. * Returns true when a page flip has completed.
  2457. */
  2458. static bool i8xx_handle_vblank(struct drm_device *dev,
  2459. int pipe, u16 iir)
  2460. {
  2461. drm_i915_private_t *dev_priv = dev->dev_private;
  2462. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2463. if (!drm_handle_vblank(dev, pipe))
  2464. return false;
  2465. if ((iir & flip_pending) == 0)
  2466. return false;
  2467. intel_prepare_page_flip(dev, pipe);
  2468. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2469. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2470. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2471. * the flip is completed (no longer pending). Since this doesn't raise
  2472. * an interrupt per se, we watch for the change at vblank.
  2473. */
  2474. if (I915_READ16(ISR) & flip_pending)
  2475. return false;
  2476. intel_finish_page_flip(dev, pipe);
  2477. return true;
  2478. }
  2479. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2480. {
  2481. struct drm_device *dev = (struct drm_device *) arg;
  2482. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2483. u16 iir, new_iir;
  2484. u32 pipe_stats[2];
  2485. unsigned long irqflags;
  2486. int irq_received;
  2487. int pipe;
  2488. u16 flip_mask =
  2489. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2490. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2491. atomic_inc(&dev_priv->irq_received);
  2492. iir = I915_READ16(IIR);
  2493. if (iir == 0)
  2494. return IRQ_NONE;
  2495. while (iir & ~flip_mask) {
  2496. /* Can't rely on pipestat interrupt bit in iir as it might
  2497. * have been cleared after the pipestat interrupt was received.
  2498. * It doesn't set the bit in iir again, but it still produces
  2499. * interrupts (for non-MSI).
  2500. */
  2501. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2502. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2503. i915_handle_error(dev, false);
  2504. for_each_pipe(pipe) {
  2505. int reg = PIPESTAT(pipe);
  2506. pipe_stats[pipe] = I915_READ(reg);
  2507. /*
  2508. * Clear the PIPE*STAT regs before the IIR
  2509. */
  2510. if (pipe_stats[pipe] & 0x8000ffff) {
  2511. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2512. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2513. pipe_name(pipe));
  2514. I915_WRITE(reg, pipe_stats[pipe]);
  2515. irq_received = 1;
  2516. }
  2517. }
  2518. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2519. I915_WRITE16(IIR, iir & ~flip_mask);
  2520. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2521. i915_update_dri1_breadcrumb(dev);
  2522. if (iir & I915_USER_INTERRUPT)
  2523. notify_ring(dev, &dev_priv->ring[RCS]);
  2524. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2525. i8xx_handle_vblank(dev, 0, iir))
  2526. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2527. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2528. i8xx_handle_vblank(dev, 1, iir))
  2529. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2530. iir = new_iir;
  2531. }
  2532. return IRQ_HANDLED;
  2533. }
  2534. static void i8xx_irq_uninstall(struct drm_device * dev)
  2535. {
  2536. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2537. int pipe;
  2538. for_each_pipe(pipe) {
  2539. /* Clear enable bits; then clear status bits */
  2540. I915_WRITE(PIPESTAT(pipe), 0);
  2541. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2542. }
  2543. I915_WRITE16(IMR, 0xffff);
  2544. I915_WRITE16(IER, 0x0);
  2545. I915_WRITE16(IIR, I915_READ16(IIR));
  2546. }
  2547. static void i915_irq_preinstall(struct drm_device * dev)
  2548. {
  2549. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2550. int pipe;
  2551. atomic_set(&dev_priv->irq_received, 0);
  2552. if (I915_HAS_HOTPLUG(dev)) {
  2553. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2554. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2555. }
  2556. I915_WRITE16(HWSTAM, 0xeffe);
  2557. for_each_pipe(pipe)
  2558. I915_WRITE(PIPESTAT(pipe), 0);
  2559. I915_WRITE(IMR, 0xffffffff);
  2560. I915_WRITE(IER, 0x0);
  2561. POSTING_READ(IER);
  2562. }
  2563. static int i915_irq_postinstall(struct drm_device *dev)
  2564. {
  2565. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2566. u32 enable_mask;
  2567. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2568. /* Unmask the interrupts that we always want on. */
  2569. dev_priv->irq_mask =
  2570. ~(I915_ASLE_INTERRUPT |
  2571. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2572. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2573. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2574. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2575. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2576. enable_mask =
  2577. I915_ASLE_INTERRUPT |
  2578. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2579. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2580. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2581. I915_USER_INTERRUPT;
  2582. if (I915_HAS_HOTPLUG(dev)) {
  2583. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2584. POSTING_READ(PORT_HOTPLUG_EN);
  2585. /* Enable in IER... */
  2586. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2587. /* and unmask in IMR */
  2588. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2589. }
  2590. I915_WRITE(IMR, dev_priv->irq_mask);
  2591. I915_WRITE(IER, enable_mask);
  2592. POSTING_READ(IER);
  2593. i915_enable_asle_pipestat(dev);
  2594. return 0;
  2595. }
  2596. /*
  2597. * Returns true when a page flip has completed.
  2598. */
  2599. static bool i915_handle_vblank(struct drm_device *dev,
  2600. int plane, int pipe, u32 iir)
  2601. {
  2602. drm_i915_private_t *dev_priv = dev->dev_private;
  2603. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2604. if (!drm_handle_vblank(dev, pipe))
  2605. return false;
  2606. if ((iir & flip_pending) == 0)
  2607. return false;
  2608. intel_prepare_page_flip(dev, plane);
  2609. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2610. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2611. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2612. * the flip is completed (no longer pending). Since this doesn't raise
  2613. * an interrupt per se, we watch for the change at vblank.
  2614. */
  2615. if (I915_READ(ISR) & flip_pending)
  2616. return false;
  2617. intel_finish_page_flip(dev, pipe);
  2618. return true;
  2619. }
  2620. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2621. {
  2622. struct drm_device *dev = (struct drm_device *) arg;
  2623. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2624. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2625. unsigned long irqflags;
  2626. u32 flip_mask =
  2627. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2628. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2629. int pipe, ret = IRQ_NONE;
  2630. atomic_inc(&dev_priv->irq_received);
  2631. iir = I915_READ(IIR);
  2632. do {
  2633. bool irq_received = (iir & ~flip_mask) != 0;
  2634. bool blc_event = false;
  2635. /* Can't rely on pipestat interrupt bit in iir as it might
  2636. * have been cleared after the pipestat interrupt was received.
  2637. * It doesn't set the bit in iir again, but it still produces
  2638. * interrupts (for non-MSI).
  2639. */
  2640. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2641. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2642. i915_handle_error(dev, false);
  2643. for_each_pipe(pipe) {
  2644. int reg = PIPESTAT(pipe);
  2645. pipe_stats[pipe] = I915_READ(reg);
  2646. /* Clear the PIPE*STAT regs before the IIR */
  2647. if (pipe_stats[pipe] & 0x8000ffff) {
  2648. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2649. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2650. pipe_name(pipe));
  2651. I915_WRITE(reg, pipe_stats[pipe]);
  2652. irq_received = true;
  2653. }
  2654. }
  2655. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2656. if (!irq_received)
  2657. break;
  2658. /* Consume port. Then clear IIR or we'll miss events */
  2659. if ((I915_HAS_HOTPLUG(dev)) &&
  2660. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2661. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2662. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2663. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2664. hotplug_status);
  2665. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  2666. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2667. POSTING_READ(PORT_HOTPLUG_STAT);
  2668. }
  2669. I915_WRITE(IIR, iir & ~flip_mask);
  2670. new_iir = I915_READ(IIR); /* Flush posted writes */
  2671. if (iir & I915_USER_INTERRUPT)
  2672. notify_ring(dev, &dev_priv->ring[RCS]);
  2673. for_each_pipe(pipe) {
  2674. int plane = pipe;
  2675. if (IS_MOBILE(dev))
  2676. plane = !plane;
  2677. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2678. i915_handle_vblank(dev, plane, pipe, iir))
  2679. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2680. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2681. blc_event = true;
  2682. }
  2683. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2684. intel_opregion_asle_intr(dev);
  2685. /* With MSI, interrupts are only generated when iir
  2686. * transitions from zero to nonzero. If another bit got
  2687. * set while we were handling the existing iir bits, then
  2688. * we would never get another interrupt.
  2689. *
  2690. * This is fine on non-MSI as well, as if we hit this path
  2691. * we avoid exiting the interrupt handler only to generate
  2692. * another one.
  2693. *
  2694. * Note that for MSI this could cause a stray interrupt report
  2695. * if an interrupt landed in the time between writing IIR and
  2696. * the posting read. This should be rare enough to never
  2697. * trigger the 99% of 100,000 interrupts test for disabling
  2698. * stray interrupts.
  2699. */
  2700. ret = IRQ_HANDLED;
  2701. iir = new_iir;
  2702. } while (iir & ~flip_mask);
  2703. i915_update_dri1_breadcrumb(dev);
  2704. return ret;
  2705. }
  2706. static void i915_irq_uninstall(struct drm_device * dev)
  2707. {
  2708. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2709. int pipe;
  2710. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2711. if (I915_HAS_HOTPLUG(dev)) {
  2712. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2713. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2714. }
  2715. I915_WRITE16(HWSTAM, 0xffff);
  2716. for_each_pipe(pipe) {
  2717. /* Clear enable bits; then clear status bits */
  2718. I915_WRITE(PIPESTAT(pipe), 0);
  2719. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2720. }
  2721. I915_WRITE(IMR, 0xffffffff);
  2722. I915_WRITE(IER, 0x0);
  2723. I915_WRITE(IIR, I915_READ(IIR));
  2724. }
  2725. static void i965_irq_preinstall(struct drm_device * dev)
  2726. {
  2727. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2728. int pipe;
  2729. atomic_set(&dev_priv->irq_received, 0);
  2730. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2731. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2732. I915_WRITE(HWSTAM, 0xeffe);
  2733. for_each_pipe(pipe)
  2734. I915_WRITE(PIPESTAT(pipe), 0);
  2735. I915_WRITE(IMR, 0xffffffff);
  2736. I915_WRITE(IER, 0x0);
  2737. POSTING_READ(IER);
  2738. }
  2739. static int i965_irq_postinstall(struct drm_device *dev)
  2740. {
  2741. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2742. u32 enable_mask;
  2743. u32 error_mask;
  2744. unsigned long irqflags;
  2745. /* Unmask the interrupts that we always want on. */
  2746. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2747. I915_DISPLAY_PORT_INTERRUPT |
  2748. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2749. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2750. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2751. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2752. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2753. enable_mask = ~dev_priv->irq_mask;
  2754. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2755. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2756. enable_mask |= I915_USER_INTERRUPT;
  2757. if (IS_G4X(dev))
  2758. enable_mask |= I915_BSD_USER_INTERRUPT;
  2759. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2760. * just to make the assert_spin_locked check happy. */
  2761. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2762. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2763. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2764. /*
  2765. * Enable some error detection, note the instruction error mask
  2766. * bit is reserved, so we leave it masked.
  2767. */
  2768. if (IS_G4X(dev)) {
  2769. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2770. GM45_ERROR_MEM_PRIV |
  2771. GM45_ERROR_CP_PRIV |
  2772. I915_ERROR_MEMORY_REFRESH);
  2773. } else {
  2774. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2775. I915_ERROR_MEMORY_REFRESH);
  2776. }
  2777. I915_WRITE(EMR, error_mask);
  2778. I915_WRITE(IMR, dev_priv->irq_mask);
  2779. I915_WRITE(IER, enable_mask);
  2780. POSTING_READ(IER);
  2781. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2782. POSTING_READ(PORT_HOTPLUG_EN);
  2783. i915_enable_asle_pipestat(dev);
  2784. return 0;
  2785. }
  2786. static void i915_hpd_irq_setup(struct drm_device *dev)
  2787. {
  2788. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2789. struct drm_mode_config *mode_config = &dev->mode_config;
  2790. struct intel_encoder *intel_encoder;
  2791. u32 hotplug_en;
  2792. assert_spin_locked(&dev_priv->irq_lock);
  2793. if (I915_HAS_HOTPLUG(dev)) {
  2794. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2795. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2796. /* Note HDMI and DP share hotplug bits */
  2797. /* enable bits are the same for all generations */
  2798. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2799. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2800. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2801. /* Programming the CRT detection parameters tends
  2802. to generate a spurious hotplug event about three
  2803. seconds later. So just do it once.
  2804. */
  2805. if (IS_G4X(dev))
  2806. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2807. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2808. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2809. /* Ignore TV since it's buggy */
  2810. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2811. }
  2812. }
  2813. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2814. {
  2815. struct drm_device *dev = (struct drm_device *) arg;
  2816. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2817. u32 iir, new_iir;
  2818. u32 pipe_stats[I915_MAX_PIPES];
  2819. unsigned long irqflags;
  2820. int irq_received;
  2821. int ret = IRQ_NONE, pipe;
  2822. u32 flip_mask =
  2823. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2824. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2825. atomic_inc(&dev_priv->irq_received);
  2826. iir = I915_READ(IIR);
  2827. for (;;) {
  2828. bool blc_event = false;
  2829. irq_received = (iir & ~flip_mask) != 0;
  2830. /* Can't rely on pipestat interrupt bit in iir as it might
  2831. * have been cleared after the pipestat interrupt was received.
  2832. * It doesn't set the bit in iir again, but it still produces
  2833. * interrupts (for non-MSI).
  2834. */
  2835. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2836. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2837. i915_handle_error(dev, false);
  2838. for_each_pipe(pipe) {
  2839. int reg = PIPESTAT(pipe);
  2840. pipe_stats[pipe] = I915_READ(reg);
  2841. /*
  2842. * Clear the PIPE*STAT regs before the IIR
  2843. */
  2844. if (pipe_stats[pipe] & 0x8000ffff) {
  2845. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2846. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2847. pipe_name(pipe));
  2848. I915_WRITE(reg, pipe_stats[pipe]);
  2849. irq_received = 1;
  2850. }
  2851. }
  2852. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2853. if (!irq_received)
  2854. break;
  2855. ret = IRQ_HANDLED;
  2856. /* Consume port. Then clear IIR or we'll miss events */
  2857. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2858. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2859. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2860. HOTPLUG_INT_STATUS_G4X :
  2861. HOTPLUG_INT_STATUS_I915);
  2862. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2863. hotplug_status);
  2864. intel_hpd_irq_handler(dev, hotplug_trigger,
  2865. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
  2866. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2867. I915_READ(PORT_HOTPLUG_STAT);
  2868. }
  2869. I915_WRITE(IIR, iir & ~flip_mask);
  2870. new_iir = I915_READ(IIR); /* Flush posted writes */
  2871. if (iir & I915_USER_INTERRUPT)
  2872. notify_ring(dev, &dev_priv->ring[RCS]);
  2873. if (iir & I915_BSD_USER_INTERRUPT)
  2874. notify_ring(dev, &dev_priv->ring[VCS]);
  2875. for_each_pipe(pipe) {
  2876. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2877. i915_handle_vblank(dev, pipe, pipe, iir))
  2878. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2879. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2880. blc_event = true;
  2881. }
  2882. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2883. intel_opregion_asle_intr(dev);
  2884. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2885. gmbus_irq_handler(dev);
  2886. /* With MSI, interrupts are only generated when iir
  2887. * transitions from zero to nonzero. If another bit got
  2888. * set while we were handling the existing iir bits, then
  2889. * we would never get another interrupt.
  2890. *
  2891. * This is fine on non-MSI as well, as if we hit this path
  2892. * we avoid exiting the interrupt handler only to generate
  2893. * another one.
  2894. *
  2895. * Note that for MSI this could cause a stray interrupt report
  2896. * if an interrupt landed in the time between writing IIR and
  2897. * the posting read. This should be rare enough to never
  2898. * trigger the 99% of 100,000 interrupts test for disabling
  2899. * stray interrupts.
  2900. */
  2901. iir = new_iir;
  2902. }
  2903. i915_update_dri1_breadcrumb(dev);
  2904. return ret;
  2905. }
  2906. static void i965_irq_uninstall(struct drm_device * dev)
  2907. {
  2908. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2909. int pipe;
  2910. if (!dev_priv)
  2911. return;
  2912. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2913. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2914. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2915. I915_WRITE(HWSTAM, 0xffffffff);
  2916. for_each_pipe(pipe)
  2917. I915_WRITE(PIPESTAT(pipe), 0);
  2918. I915_WRITE(IMR, 0xffffffff);
  2919. I915_WRITE(IER, 0x0);
  2920. for_each_pipe(pipe)
  2921. I915_WRITE(PIPESTAT(pipe),
  2922. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2923. I915_WRITE(IIR, I915_READ(IIR));
  2924. }
  2925. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2926. {
  2927. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2928. struct drm_device *dev = dev_priv->dev;
  2929. struct drm_mode_config *mode_config = &dev->mode_config;
  2930. unsigned long irqflags;
  2931. int i;
  2932. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2933. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2934. struct drm_connector *connector;
  2935. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2936. continue;
  2937. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2938. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2939. struct intel_connector *intel_connector = to_intel_connector(connector);
  2940. if (intel_connector->encoder->hpd_pin == i) {
  2941. if (connector->polled != intel_connector->polled)
  2942. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2943. drm_get_connector_name(connector));
  2944. connector->polled = intel_connector->polled;
  2945. if (!connector->polled)
  2946. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2947. }
  2948. }
  2949. }
  2950. if (dev_priv->display.hpd_irq_setup)
  2951. dev_priv->display.hpd_irq_setup(dev);
  2952. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2953. }
  2954. void intel_irq_init(struct drm_device *dev)
  2955. {
  2956. struct drm_i915_private *dev_priv = dev->dev_private;
  2957. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2958. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2959. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2960. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2961. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2962. i915_hangcheck_elapsed,
  2963. (unsigned long) dev);
  2964. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2965. (unsigned long) dev_priv);
  2966. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2967. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2968. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2969. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2970. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2971. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2972. }
  2973. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2974. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2975. else
  2976. dev->driver->get_vblank_timestamp = NULL;
  2977. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2978. if (IS_VALLEYVIEW(dev)) {
  2979. dev->driver->irq_handler = valleyview_irq_handler;
  2980. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2981. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2982. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2983. dev->driver->enable_vblank = valleyview_enable_vblank;
  2984. dev->driver->disable_vblank = valleyview_disable_vblank;
  2985. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2986. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2987. /* Share uninstall handlers with ILK/SNB */
  2988. dev->driver->irq_handler = ivybridge_irq_handler;
  2989. dev->driver->irq_preinstall = ivybridge_irq_preinstall;
  2990. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2991. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2992. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2993. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2994. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2995. } else if (HAS_PCH_SPLIT(dev)) {
  2996. dev->driver->irq_handler = ironlake_irq_handler;
  2997. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2998. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2999. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  3000. dev->driver->enable_vblank = ironlake_enable_vblank;
  3001. dev->driver->disable_vblank = ironlake_disable_vblank;
  3002. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  3003. } else {
  3004. if (INTEL_INFO(dev)->gen == 2) {
  3005. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  3006. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3007. dev->driver->irq_handler = i8xx_irq_handler;
  3008. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  3009. } else if (INTEL_INFO(dev)->gen == 3) {
  3010. dev->driver->irq_preinstall = i915_irq_preinstall;
  3011. dev->driver->irq_postinstall = i915_irq_postinstall;
  3012. dev->driver->irq_uninstall = i915_irq_uninstall;
  3013. dev->driver->irq_handler = i915_irq_handler;
  3014. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3015. } else {
  3016. dev->driver->irq_preinstall = i965_irq_preinstall;
  3017. dev->driver->irq_postinstall = i965_irq_postinstall;
  3018. dev->driver->irq_uninstall = i965_irq_uninstall;
  3019. dev->driver->irq_handler = i965_irq_handler;
  3020. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3021. }
  3022. dev->driver->enable_vblank = i915_enable_vblank;
  3023. dev->driver->disable_vblank = i915_disable_vblank;
  3024. }
  3025. }
  3026. void intel_hpd_init(struct drm_device *dev)
  3027. {
  3028. struct drm_i915_private *dev_priv = dev->dev_private;
  3029. struct drm_mode_config *mode_config = &dev->mode_config;
  3030. struct drm_connector *connector;
  3031. unsigned long irqflags;
  3032. int i;
  3033. for (i = 1; i < HPD_NUM_PINS; i++) {
  3034. dev_priv->hpd_stats[i].hpd_cnt = 0;
  3035. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  3036. }
  3037. list_for_each_entry(connector, &mode_config->connector_list, head) {
  3038. struct intel_connector *intel_connector = to_intel_connector(connector);
  3039. connector->polled = intel_connector->polled;
  3040. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  3041. connector->polled = DRM_CONNECTOR_POLL_HPD;
  3042. }
  3043. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3044. * just to make the assert_spin_locked checks happy. */
  3045. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  3046. if (dev_priv->display.hpd_irq_setup)
  3047. dev_priv->display.hpd_irq_setup(dev);
  3048. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  3049. }