ni.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  37. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  38. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  39. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  40. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  41. extern void evergreen_mc_program(struct radeon_device *rdev);
  42. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  43. extern int evergreen_mc_init(struct radeon_device *rdev);
  44. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  45. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  46. extern void si_rlc_fini(struct radeon_device *rdev);
  47. extern int si_rlc_init(struct radeon_device *rdev);
  48. #define EVERGREEN_PFP_UCODE_SIZE 1120
  49. #define EVERGREEN_PM4_UCODE_SIZE 1376
  50. #define EVERGREEN_RLC_UCODE_SIZE 768
  51. #define BTC_MC_UCODE_SIZE 6024
  52. #define CAYMAN_PFP_UCODE_SIZE 2176
  53. #define CAYMAN_PM4_UCODE_SIZE 2176
  54. #define CAYMAN_RLC_UCODE_SIZE 1024
  55. #define CAYMAN_MC_UCODE_SIZE 6037
  56. #define ARUBA_RLC_UCODE_SIZE 1536
  57. /* Firmware Names */
  58. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  59. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  60. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  61. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  63. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  64. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  66. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  67. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  70. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  71. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  73. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  74. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  75. #define BTC_IO_MC_REGS_SIZE 29
  76. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  77. {0x00000077, 0xff010100},
  78. {0x00000078, 0x00000000},
  79. {0x00000079, 0x00001434},
  80. {0x0000007a, 0xcc08ec08},
  81. {0x0000007b, 0x00040000},
  82. {0x0000007c, 0x000080c0},
  83. {0x0000007d, 0x09000000},
  84. {0x0000007e, 0x00210404},
  85. {0x00000081, 0x08a8e800},
  86. {0x00000082, 0x00030444},
  87. {0x00000083, 0x00000000},
  88. {0x00000085, 0x00000001},
  89. {0x00000086, 0x00000002},
  90. {0x00000087, 0x48490000},
  91. {0x00000088, 0x20244647},
  92. {0x00000089, 0x00000005},
  93. {0x0000008b, 0x66030000},
  94. {0x0000008c, 0x00006603},
  95. {0x0000008d, 0x00000100},
  96. {0x0000008f, 0x00001c0a},
  97. {0x00000090, 0xff000001},
  98. {0x00000094, 0x00101101},
  99. {0x00000095, 0x00000fff},
  100. {0x00000096, 0x00116fff},
  101. {0x00000097, 0x60010000},
  102. {0x00000098, 0x10010000},
  103. {0x00000099, 0x00006000},
  104. {0x0000009a, 0x00001000},
  105. {0x0000009f, 0x00946a00}
  106. };
  107. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  108. {0x00000077, 0xff010100},
  109. {0x00000078, 0x00000000},
  110. {0x00000079, 0x00001434},
  111. {0x0000007a, 0xcc08ec08},
  112. {0x0000007b, 0x00040000},
  113. {0x0000007c, 0x000080c0},
  114. {0x0000007d, 0x09000000},
  115. {0x0000007e, 0x00210404},
  116. {0x00000081, 0x08a8e800},
  117. {0x00000082, 0x00030444},
  118. {0x00000083, 0x00000000},
  119. {0x00000085, 0x00000001},
  120. {0x00000086, 0x00000002},
  121. {0x00000087, 0x48490000},
  122. {0x00000088, 0x20244647},
  123. {0x00000089, 0x00000005},
  124. {0x0000008b, 0x66030000},
  125. {0x0000008c, 0x00006603},
  126. {0x0000008d, 0x00000100},
  127. {0x0000008f, 0x00001c0a},
  128. {0x00000090, 0xff000001},
  129. {0x00000094, 0x00101101},
  130. {0x00000095, 0x00000fff},
  131. {0x00000096, 0x00116fff},
  132. {0x00000097, 0x60010000},
  133. {0x00000098, 0x10010000},
  134. {0x00000099, 0x00006000},
  135. {0x0000009a, 0x00001000},
  136. {0x0000009f, 0x00936a00}
  137. };
  138. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  139. {0x00000077, 0xff010100},
  140. {0x00000078, 0x00000000},
  141. {0x00000079, 0x00001434},
  142. {0x0000007a, 0xcc08ec08},
  143. {0x0000007b, 0x00040000},
  144. {0x0000007c, 0x000080c0},
  145. {0x0000007d, 0x09000000},
  146. {0x0000007e, 0x00210404},
  147. {0x00000081, 0x08a8e800},
  148. {0x00000082, 0x00030444},
  149. {0x00000083, 0x00000000},
  150. {0x00000085, 0x00000001},
  151. {0x00000086, 0x00000002},
  152. {0x00000087, 0x48490000},
  153. {0x00000088, 0x20244647},
  154. {0x00000089, 0x00000005},
  155. {0x0000008b, 0x66030000},
  156. {0x0000008c, 0x00006603},
  157. {0x0000008d, 0x00000100},
  158. {0x0000008f, 0x00001c0a},
  159. {0x00000090, 0xff000001},
  160. {0x00000094, 0x00101101},
  161. {0x00000095, 0x00000fff},
  162. {0x00000096, 0x00116fff},
  163. {0x00000097, 0x60010000},
  164. {0x00000098, 0x10010000},
  165. {0x00000099, 0x00006000},
  166. {0x0000009a, 0x00001000},
  167. {0x0000009f, 0x00916a00}
  168. };
  169. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  170. {0x00000077, 0xff010100},
  171. {0x00000078, 0x00000000},
  172. {0x00000079, 0x00001434},
  173. {0x0000007a, 0xcc08ec08},
  174. {0x0000007b, 0x00040000},
  175. {0x0000007c, 0x000080c0},
  176. {0x0000007d, 0x09000000},
  177. {0x0000007e, 0x00210404},
  178. {0x00000081, 0x08a8e800},
  179. {0x00000082, 0x00030444},
  180. {0x00000083, 0x00000000},
  181. {0x00000085, 0x00000001},
  182. {0x00000086, 0x00000002},
  183. {0x00000087, 0x48490000},
  184. {0x00000088, 0x20244647},
  185. {0x00000089, 0x00000005},
  186. {0x0000008b, 0x66030000},
  187. {0x0000008c, 0x00006603},
  188. {0x0000008d, 0x00000100},
  189. {0x0000008f, 0x00001c0a},
  190. {0x00000090, 0xff000001},
  191. {0x00000094, 0x00101101},
  192. {0x00000095, 0x00000fff},
  193. {0x00000096, 0x00116fff},
  194. {0x00000097, 0x60010000},
  195. {0x00000098, 0x10010000},
  196. {0x00000099, 0x00006000},
  197. {0x0000009a, 0x00001000},
  198. {0x0000009f, 0x00976b00}
  199. };
  200. int ni_mc_load_microcode(struct radeon_device *rdev)
  201. {
  202. const __be32 *fw_data;
  203. u32 mem_type, running, blackout = 0;
  204. u32 *io_mc_regs;
  205. int i, ucode_size, regs_size;
  206. if (!rdev->mc_fw)
  207. return -EINVAL;
  208. switch (rdev->family) {
  209. case CHIP_BARTS:
  210. io_mc_regs = (u32 *)&barts_io_mc_regs;
  211. ucode_size = BTC_MC_UCODE_SIZE;
  212. regs_size = BTC_IO_MC_REGS_SIZE;
  213. break;
  214. case CHIP_TURKS:
  215. io_mc_regs = (u32 *)&turks_io_mc_regs;
  216. ucode_size = BTC_MC_UCODE_SIZE;
  217. regs_size = BTC_IO_MC_REGS_SIZE;
  218. break;
  219. case CHIP_CAICOS:
  220. default:
  221. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  222. ucode_size = BTC_MC_UCODE_SIZE;
  223. regs_size = BTC_IO_MC_REGS_SIZE;
  224. break;
  225. case CHIP_CAYMAN:
  226. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  227. ucode_size = CAYMAN_MC_UCODE_SIZE;
  228. regs_size = BTC_IO_MC_REGS_SIZE;
  229. break;
  230. }
  231. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  232. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  233. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  234. if (running) {
  235. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  236. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  237. }
  238. /* reset the engine and set to writable */
  239. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  240. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  241. /* load mc io regs */
  242. for (i = 0; i < regs_size; i++) {
  243. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  244. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  245. }
  246. /* load the MC ucode */
  247. fw_data = (const __be32 *)rdev->mc_fw->data;
  248. for (i = 0; i < ucode_size; i++)
  249. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  250. /* put the engine back into the active state */
  251. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  252. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  253. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  254. /* wait for training to complete */
  255. for (i = 0; i < rdev->usec_timeout; i++) {
  256. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  257. break;
  258. udelay(1);
  259. }
  260. if (running)
  261. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  262. }
  263. return 0;
  264. }
  265. int ni_init_microcode(struct radeon_device *rdev)
  266. {
  267. struct platform_device *pdev;
  268. const char *chip_name;
  269. const char *rlc_chip_name;
  270. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  271. char fw_name[30];
  272. int err;
  273. DRM_DEBUG("\n");
  274. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  275. err = IS_ERR(pdev);
  276. if (err) {
  277. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  278. return -EINVAL;
  279. }
  280. switch (rdev->family) {
  281. case CHIP_BARTS:
  282. chip_name = "BARTS";
  283. rlc_chip_name = "BTC";
  284. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  285. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  286. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  287. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_TURKS:
  290. chip_name = "TURKS";
  291. rlc_chip_name = "BTC";
  292. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  293. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  294. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  295. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  296. break;
  297. case CHIP_CAICOS:
  298. chip_name = "CAICOS";
  299. rlc_chip_name = "BTC";
  300. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  301. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  302. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  303. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  304. break;
  305. case CHIP_CAYMAN:
  306. chip_name = "CAYMAN";
  307. rlc_chip_name = "CAYMAN";
  308. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  309. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  310. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  311. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  312. break;
  313. case CHIP_ARUBA:
  314. chip_name = "ARUBA";
  315. rlc_chip_name = "ARUBA";
  316. /* pfp/me same size as CAYMAN */
  317. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  318. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  319. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  320. mc_req_size = 0;
  321. break;
  322. default: BUG();
  323. }
  324. DRM_INFO("Loading %s Microcode\n", chip_name);
  325. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  326. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  327. if (err)
  328. goto out;
  329. if (rdev->pfp_fw->size != pfp_req_size) {
  330. printk(KERN_ERR
  331. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  332. rdev->pfp_fw->size, fw_name);
  333. err = -EINVAL;
  334. goto out;
  335. }
  336. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  337. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  338. if (err)
  339. goto out;
  340. if (rdev->me_fw->size != me_req_size) {
  341. printk(KERN_ERR
  342. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  343. rdev->me_fw->size, fw_name);
  344. err = -EINVAL;
  345. }
  346. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  347. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  348. if (err)
  349. goto out;
  350. if (rdev->rlc_fw->size != rlc_req_size) {
  351. printk(KERN_ERR
  352. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  353. rdev->rlc_fw->size, fw_name);
  354. err = -EINVAL;
  355. }
  356. /* no MC ucode on TN */
  357. if (!(rdev->flags & RADEON_IS_IGP)) {
  358. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  359. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  360. if (err)
  361. goto out;
  362. if (rdev->mc_fw->size != mc_req_size) {
  363. printk(KERN_ERR
  364. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  365. rdev->mc_fw->size, fw_name);
  366. err = -EINVAL;
  367. }
  368. }
  369. out:
  370. platform_device_unregister(pdev);
  371. if (err) {
  372. if (err != -EINVAL)
  373. printk(KERN_ERR
  374. "ni_cp: Failed to load firmware \"%s\"\n",
  375. fw_name);
  376. release_firmware(rdev->pfp_fw);
  377. rdev->pfp_fw = NULL;
  378. release_firmware(rdev->me_fw);
  379. rdev->me_fw = NULL;
  380. release_firmware(rdev->rlc_fw);
  381. rdev->rlc_fw = NULL;
  382. release_firmware(rdev->mc_fw);
  383. rdev->mc_fw = NULL;
  384. }
  385. return err;
  386. }
  387. /*
  388. * Core functions
  389. */
  390. static void cayman_gpu_init(struct radeon_device *rdev)
  391. {
  392. u32 gb_addr_config = 0;
  393. u32 mc_shared_chmap, mc_arb_ramcfg;
  394. u32 cgts_tcc_disable;
  395. u32 sx_debug_1;
  396. u32 smx_dc_ctl0;
  397. u32 cgts_sm_ctrl_reg;
  398. u32 hdp_host_path_cntl;
  399. u32 tmp;
  400. u32 disabled_rb_mask;
  401. int i, j;
  402. switch (rdev->family) {
  403. case CHIP_CAYMAN:
  404. rdev->config.cayman.max_shader_engines = 2;
  405. rdev->config.cayman.max_pipes_per_simd = 4;
  406. rdev->config.cayman.max_tile_pipes = 8;
  407. rdev->config.cayman.max_simds_per_se = 12;
  408. rdev->config.cayman.max_backends_per_se = 4;
  409. rdev->config.cayman.max_texture_channel_caches = 8;
  410. rdev->config.cayman.max_gprs = 256;
  411. rdev->config.cayman.max_threads = 256;
  412. rdev->config.cayman.max_gs_threads = 32;
  413. rdev->config.cayman.max_stack_entries = 512;
  414. rdev->config.cayman.sx_num_of_sets = 8;
  415. rdev->config.cayman.sx_max_export_size = 256;
  416. rdev->config.cayman.sx_max_export_pos_size = 64;
  417. rdev->config.cayman.sx_max_export_smx_size = 192;
  418. rdev->config.cayman.max_hw_contexts = 8;
  419. rdev->config.cayman.sq_num_cf_insts = 2;
  420. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  421. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  422. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  423. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  424. break;
  425. case CHIP_ARUBA:
  426. default:
  427. rdev->config.cayman.max_shader_engines = 1;
  428. rdev->config.cayman.max_pipes_per_simd = 4;
  429. rdev->config.cayman.max_tile_pipes = 2;
  430. if ((rdev->pdev->device == 0x9900) ||
  431. (rdev->pdev->device == 0x9901) ||
  432. (rdev->pdev->device == 0x9905) ||
  433. (rdev->pdev->device == 0x9906) ||
  434. (rdev->pdev->device == 0x9907) ||
  435. (rdev->pdev->device == 0x9908) ||
  436. (rdev->pdev->device == 0x9909) ||
  437. (rdev->pdev->device == 0x990B) ||
  438. (rdev->pdev->device == 0x990C) ||
  439. (rdev->pdev->device == 0x990F) ||
  440. (rdev->pdev->device == 0x9910) ||
  441. (rdev->pdev->device == 0x9917) ||
  442. (rdev->pdev->device == 0x9999)) {
  443. rdev->config.cayman.max_simds_per_se = 6;
  444. rdev->config.cayman.max_backends_per_se = 2;
  445. } else if ((rdev->pdev->device == 0x9903) ||
  446. (rdev->pdev->device == 0x9904) ||
  447. (rdev->pdev->device == 0x990A) ||
  448. (rdev->pdev->device == 0x990D) ||
  449. (rdev->pdev->device == 0x990E) ||
  450. (rdev->pdev->device == 0x9913) ||
  451. (rdev->pdev->device == 0x9918)) {
  452. rdev->config.cayman.max_simds_per_se = 4;
  453. rdev->config.cayman.max_backends_per_se = 2;
  454. } else if ((rdev->pdev->device == 0x9919) ||
  455. (rdev->pdev->device == 0x9990) ||
  456. (rdev->pdev->device == 0x9991) ||
  457. (rdev->pdev->device == 0x9994) ||
  458. (rdev->pdev->device == 0x9995) ||
  459. (rdev->pdev->device == 0x9996) ||
  460. (rdev->pdev->device == 0x999A) ||
  461. (rdev->pdev->device == 0x99A0)) {
  462. rdev->config.cayman.max_simds_per_se = 3;
  463. rdev->config.cayman.max_backends_per_se = 1;
  464. } else {
  465. rdev->config.cayman.max_simds_per_se = 2;
  466. rdev->config.cayman.max_backends_per_se = 1;
  467. }
  468. rdev->config.cayman.max_texture_channel_caches = 2;
  469. rdev->config.cayman.max_gprs = 256;
  470. rdev->config.cayman.max_threads = 256;
  471. rdev->config.cayman.max_gs_threads = 32;
  472. rdev->config.cayman.max_stack_entries = 512;
  473. rdev->config.cayman.sx_num_of_sets = 8;
  474. rdev->config.cayman.sx_max_export_size = 256;
  475. rdev->config.cayman.sx_max_export_pos_size = 64;
  476. rdev->config.cayman.sx_max_export_smx_size = 192;
  477. rdev->config.cayman.max_hw_contexts = 8;
  478. rdev->config.cayman.sq_num_cf_insts = 2;
  479. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  480. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  481. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  482. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  483. break;
  484. }
  485. /* Initialize HDP */
  486. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  487. WREG32((0x2c14 + j), 0x00000000);
  488. WREG32((0x2c18 + j), 0x00000000);
  489. WREG32((0x2c1c + j), 0x00000000);
  490. WREG32((0x2c20 + j), 0x00000000);
  491. WREG32((0x2c24 + j), 0x00000000);
  492. }
  493. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  494. evergreen_fix_pci_max_read_req_size(rdev);
  495. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  496. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  497. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  498. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  499. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  500. rdev->config.cayman.mem_row_size_in_kb = 4;
  501. /* XXX use MC settings? */
  502. rdev->config.cayman.shader_engine_tile_size = 32;
  503. rdev->config.cayman.num_gpus = 1;
  504. rdev->config.cayman.multi_gpu_tile_size = 64;
  505. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  506. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  507. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  508. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  509. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  510. rdev->config.cayman.num_shader_engines = tmp + 1;
  511. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  512. rdev->config.cayman.num_gpus = tmp + 1;
  513. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  514. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  515. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  516. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  517. /* setup tiling info dword. gb_addr_config is not adequate since it does
  518. * not have bank info, so create a custom tiling dword.
  519. * bits 3:0 num_pipes
  520. * bits 7:4 num_banks
  521. * bits 11:8 group_size
  522. * bits 15:12 row_size
  523. */
  524. rdev->config.cayman.tile_config = 0;
  525. switch (rdev->config.cayman.num_tile_pipes) {
  526. case 1:
  527. default:
  528. rdev->config.cayman.tile_config |= (0 << 0);
  529. break;
  530. case 2:
  531. rdev->config.cayman.tile_config |= (1 << 0);
  532. break;
  533. case 4:
  534. rdev->config.cayman.tile_config |= (2 << 0);
  535. break;
  536. case 8:
  537. rdev->config.cayman.tile_config |= (3 << 0);
  538. break;
  539. }
  540. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  541. if (rdev->flags & RADEON_IS_IGP)
  542. rdev->config.cayman.tile_config |= 1 << 4;
  543. else {
  544. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  545. case 0: /* four banks */
  546. rdev->config.cayman.tile_config |= 0 << 4;
  547. break;
  548. case 1: /* eight banks */
  549. rdev->config.cayman.tile_config |= 1 << 4;
  550. break;
  551. case 2: /* sixteen banks */
  552. default:
  553. rdev->config.cayman.tile_config |= 2 << 4;
  554. break;
  555. }
  556. }
  557. rdev->config.cayman.tile_config |=
  558. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  559. rdev->config.cayman.tile_config |=
  560. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  561. tmp = 0;
  562. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  563. u32 rb_disable_bitmap;
  564. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  565. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  566. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  567. tmp <<= 4;
  568. tmp |= rb_disable_bitmap;
  569. }
  570. /* enabled rb are just the one not disabled :) */
  571. disabled_rb_mask = tmp;
  572. tmp = 0;
  573. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  574. tmp |= (1 << i);
  575. /* if all the backends are disabled, fix it up here */
  576. if ((disabled_rb_mask & tmp) == tmp) {
  577. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  578. disabled_rb_mask &= ~(1 << i);
  579. }
  580. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  581. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  582. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  583. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  584. if (ASIC_IS_DCE6(rdev))
  585. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  586. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  587. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  588. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  589. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  590. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  591. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  592. if ((rdev->config.cayman.max_backends_per_se == 1) &&
  593. (rdev->flags & RADEON_IS_IGP)) {
  594. if ((disabled_rb_mask & 3) == 1) {
  595. /* RB0 disabled, RB1 enabled */
  596. tmp = 0x11111111;
  597. } else {
  598. /* RB1 disabled, RB0 enabled */
  599. tmp = 0x00000000;
  600. }
  601. } else {
  602. tmp = gb_addr_config & NUM_PIPES_MASK;
  603. tmp = r6xx_remap_render_backend(rdev, tmp,
  604. rdev->config.cayman.max_backends_per_se *
  605. rdev->config.cayman.max_shader_engines,
  606. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  607. }
  608. WREG32(GB_BACKEND_MAP, tmp);
  609. cgts_tcc_disable = 0xffff0000;
  610. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  611. cgts_tcc_disable &= ~(1 << (16 + i));
  612. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  613. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  614. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  615. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  616. /* reprogram the shader complex */
  617. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  618. for (i = 0; i < 16; i++)
  619. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  620. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  621. /* set HW defaults for 3D engine */
  622. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  623. sx_debug_1 = RREG32(SX_DEBUG_1);
  624. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  625. WREG32(SX_DEBUG_1, sx_debug_1);
  626. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  627. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  628. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  629. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  630. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  631. /* need to be explicitly zero-ed */
  632. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  633. WREG32(SQ_LSTMP_RING_BASE, 0);
  634. WREG32(SQ_HSTMP_RING_BASE, 0);
  635. WREG32(SQ_ESTMP_RING_BASE, 0);
  636. WREG32(SQ_GSTMP_RING_BASE, 0);
  637. WREG32(SQ_VSTMP_RING_BASE, 0);
  638. WREG32(SQ_PSTMP_RING_BASE, 0);
  639. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  640. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  641. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  642. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  643. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  644. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  645. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  646. WREG32(VGT_NUM_INSTANCES, 1);
  647. WREG32(CP_PERFMON_CNTL, 0);
  648. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  649. FETCH_FIFO_HIWATER(0x4) |
  650. DONE_FIFO_HIWATER(0xe0) |
  651. ALU_UPDATE_FIFO_HIWATER(0x8)));
  652. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  653. WREG32(SQ_CONFIG, (VC_ENABLE |
  654. EXPORT_SRC_C |
  655. GFX_PRIO(0) |
  656. CS1_PRIO(0) |
  657. CS2_PRIO(1)));
  658. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  659. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  660. FORCE_EOV_MAX_REZ_CNT(255)));
  661. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  662. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  663. WREG32(VGT_GS_VERTEX_REUSE, 16);
  664. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  665. WREG32(CB_PERF_CTR0_SEL_0, 0);
  666. WREG32(CB_PERF_CTR0_SEL_1, 0);
  667. WREG32(CB_PERF_CTR1_SEL_0, 0);
  668. WREG32(CB_PERF_CTR1_SEL_1, 0);
  669. WREG32(CB_PERF_CTR2_SEL_0, 0);
  670. WREG32(CB_PERF_CTR2_SEL_1, 0);
  671. WREG32(CB_PERF_CTR3_SEL_0, 0);
  672. WREG32(CB_PERF_CTR3_SEL_1, 0);
  673. tmp = RREG32(HDP_MISC_CNTL);
  674. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  675. WREG32(HDP_MISC_CNTL, tmp);
  676. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  677. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  678. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  679. udelay(50);
  680. }
  681. /*
  682. * GART
  683. */
  684. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  685. {
  686. /* flush hdp cache */
  687. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  688. /* bits 0-7 are the VM contexts0-7 */
  689. WREG32(VM_INVALIDATE_REQUEST, 1);
  690. }
  691. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  692. {
  693. int i, r;
  694. if (rdev->gart.robj == NULL) {
  695. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  696. return -EINVAL;
  697. }
  698. r = radeon_gart_table_vram_pin(rdev);
  699. if (r)
  700. return r;
  701. radeon_gart_restore(rdev);
  702. /* Setup TLB control */
  703. WREG32(MC_VM_MX_L1_TLB_CNTL,
  704. (0xA << 7) |
  705. ENABLE_L1_TLB |
  706. ENABLE_L1_FRAGMENT_PROCESSING |
  707. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  708. ENABLE_ADVANCED_DRIVER_MODEL |
  709. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  710. /* Setup L2 cache */
  711. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  712. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  713. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  714. EFFECTIVE_L2_QUEUE_SIZE(7) |
  715. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  716. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  717. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  718. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  719. /* setup context0 */
  720. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  721. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  722. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  723. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  724. (u32)(rdev->dummy_page.addr >> 12));
  725. WREG32(VM_CONTEXT0_CNTL2, 0);
  726. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  727. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  728. WREG32(0x15D4, 0);
  729. WREG32(0x15D8, 0);
  730. WREG32(0x15DC, 0);
  731. /* empty context1-7 */
  732. /* Assign the pt base to something valid for now; the pts used for
  733. * the VMs are determined by the application and setup and assigned
  734. * on the fly in the vm part of radeon_gart.c
  735. */
  736. for (i = 1; i < 8; i++) {
  737. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  738. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  739. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  740. rdev->gart.table_addr >> 12);
  741. }
  742. /* enable context1-7 */
  743. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  744. (u32)(rdev->dummy_page.addr >> 12));
  745. WREG32(VM_CONTEXT1_CNTL2, 4);
  746. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  747. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  748. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  749. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  750. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  751. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  752. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  753. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  754. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  755. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  756. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  757. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  758. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  759. cayman_pcie_gart_tlb_flush(rdev);
  760. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  761. (unsigned)(rdev->mc.gtt_size >> 20),
  762. (unsigned long long)rdev->gart.table_addr);
  763. rdev->gart.ready = true;
  764. return 0;
  765. }
  766. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  767. {
  768. /* Disable all tables */
  769. WREG32(VM_CONTEXT0_CNTL, 0);
  770. WREG32(VM_CONTEXT1_CNTL, 0);
  771. /* Setup TLB control */
  772. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  773. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  774. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  775. /* Setup L2 cache */
  776. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  777. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  778. EFFECTIVE_L2_QUEUE_SIZE(7) |
  779. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  780. WREG32(VM_L2_CNTL2, 0);
  781. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  782. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  783. radeon_gart_table_vram_unpin(rdev);
  784. }
  785. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  786. {
  787. cayman_pcie_gart_disable(rdev);
  788. radeon_gart_table_vram_free(rdev);
  789. radeon_gart_fini(rdev);
  790. }
  791. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  792. int ring, u32 cp_int_cntl)
  793. {
  794. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  795. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  796. WREG32(CP_INT_CNTL, cp_int_cntl);
  797. }
  798. /*
  799. * CP.
  800. */
  801. void cayman_fence_ring_emit(struct radeon_device *rdev,
  802. struct radeon_fence *fence)
  803. {
  804. struct radeon_ring *ring = &rdev->ring[fence->ring];
  805. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  806. /* flush read cache over gart for this vmid */
  807. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  808. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  809. radeon_ring_write(ring, 0);
  810. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  811. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  812. radeon_ring_write(ring, 0xFFFFFFFF);
  813. radeon_ring_write(ring, 0);
  814. radeon_ring_write(ring, 10); /* poll interval */
  815. /* EVENT_WRITE_EOP - flush caches, send int */
  816. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  817. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  818. radeon_ring_write(ring, addr & 0xffffffff);
  819. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  820. radeon_ring_write(ring, fence->seq);
  821. radeon_ring_write(ring, 0);
  822. }
  823. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  824. {
  825. struct radeon_ring *ring = &rdev->ring[ib->ring];
  826. /* set to DX10/11 mode */
  827. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  828. radeon_ring_write(ring, 1);
  829. if (ring->rptr_save_reg) {
  830. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  831. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  832. radeon_ring_write(ring, ((ring->rptr_save_reg -
  833. PACKET3_SET_CONFIG_REG_START) >> 2));
  834. radeon_ring_write(ring, next_rptr);
  835. }
  836. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  837. radeon_ring_write(ring,
  838. #ifdef __BIG_ENDIAN
  839. (2 << 0) |
  840. #endif
  841. (ib->gpu_addr & 0xFFFFFFFC));
  842. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  843. radeon_ring_write(ring, ib->length_dw |
  844. (ib->vm ? (ib->vm->id << 24) : 0));
  845. /* flush read cache over gart for this vmid */
  846. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  847. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  848. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  849. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  850. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  851. radeon_ring_write(ring, 0xFFFFFFFF);
  852. radeon_ring_write(ring, 0);
  853. radeon_ring_write(ring, 10); /* poll interval */
  854. }
  855. void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
  856. struct radeon_ring *ring,
  857. struct radeon_semaphore *semaphore,
  858. bool emit_wait)
  859. {
  860. uint64_t addr = semaphore->gpu_addr;
  861. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  862. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  863. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  864. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  865. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  866. radeon_ring_write(ring, 0x80 | (emit_wait ? 1 : 0));
  867. }
  868. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  869. {
  870. if (enable)
  871. WREG32(CP_ME_CNTL, 0);
  872. else {
  873. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  874. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  875. WREG32(SCRATCH_UMSK, 0);
  876. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  877. }
  878. }
  879. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  880. {
  881. const __be32 *fw_data;
  882. int i;
  883. if (!rdev->me_fw || !rdev->pfp_fw)
  884. return -EINVAL;
  885. cayman_cp_enable(rdev, false);
  886. fw_data = (const __be32 *)rdev->pfp_fw->data;
  887. WREG32(CP_PFP_UCODE_ADDR, 0);
  888. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  889. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  890. WREG32(CP_PFP_UCODE_ADDR, 0);
  891. fw_data = (const __be32 *)rdev->me_fw->data;
  892. WREG32(CP_ME_RAM_WADDR, 0);
  893. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  894. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  895. WREG32(CP_PFP_UCODE_ADDR, 0);
  896. WREG32(CP_ME_RAM_WADDR, 0);
  897. WREG32(CP_ME_RAM_RADDR, 0);
  898. return 0;
  899. }
  900. static int cayman_cp_start(struct radeon_device *rdev)
  901. {
  902. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  903. int r, i;
  904. r = radeon_ring_lock(rdev, ring, 7);
  905. if (r) {
  906. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  907. return r;
  908. }
  909. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  910. radeon_ring_write(ring, 0x1);
  911. radeon_ring_write(ring, 0x0);
  912. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  913. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  914. radeon_ring_write(ring, 0);
  915. radeon_ring_write(ring, 0);
  916. radeon_ring_unlock_commit(rdev, ring);
  917. cayman_cp_enable(rdev, true);
  918. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  919. if (r) {
  920. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  921. return r;
  922. }
  923. /* setup clear context state */
  924. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  925. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  926. for (i = 0; i < cayman_default_size; i++)
  927. radeon_ring_write(ring, cayman_default_state[i]);
  928. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  929. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  930. /* set clear context state */
  931. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  932. radeon_ring_write(ring, 0);
  933. /* SQ_VTX_BASE_VTX_LOC */
  934. radeon_ring_write(ring, 0xc0026f00);
  935. radeon_ring_write(ring, 0x00000000);
  936. radeon_ring_write(ring, 0x00000000);
  937. radeon_ring_write(ring, 0x00000000);
  938. /* Clear consts */
  939. radeon_ring_write(ring, 0xc0036f00);
  940. radeon_ring_write(ring, 0x00000bc4);
  941. radeon_ring_write(ring, 0xffffffff);
  942. radeon_ring_write(ring, 0xffffffff);
  943. radeon_ring_write(ring, 0xffffffff);
  944. radeon_ring_write(ring, 0xc0026900);
  945. radeon_ring_write(ring, 0x00000316);
  946. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  947. radeon_ring_write(ring, 0x00000010); /* */
  948. radeon_ring_unlock_commit(rdev, ring);
  949. /* XXX init other rings */
  950. return 0;
  951. }
  952. static void cayman_cp_fini(struct radeon_device *rdev)
  953. {
  954. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  955. cayman_cp_enable(rdev, false);
  956. radeon_ring_fini(rdev, ring);
  957. radeon_scratch_free(rdev, ring->rptr_save_reg);
  958. }
  959. static int cayman_cp_resume(struct radeon_device *rdev)
  960. {
  961. static const int ridx[] = {
  962. RADEON_RING_TYPE_GFX_INDEX,
  963. CAYMAN_RING_TYPE_CP1_INDEX,
  964. CAYMAN_RING_TYPE_CP2_INDEX
  965. };
  966. static const unsigned cp_rb_cntl[] = {
  967. CP_RB0_CNTL,
  968. CP_RB1_CNTL,
  969. CP_RB2_CNTL,
  970. };
  971. static const unsigned cp_rb_rptr_addr[] = {
  972. CP_RB0_RPTR_ADDR,
  973. CP_RB1_RPTR_ADDR,
  974. CP_RB2_RPTR_ADDR
  975. };
  976. static const unsigned cp_rb_rptr_addr_hi[] = {
  977. CP_RB0_RPTR_ADDR_HI,
  978. CP_RB1_RPTR_ADDR_HI,
  979. CP_RB2_RPTR_ADDR_HI
  980. };
  981. static const unsigned cp_rb_base[] = {
  982. CP_RB0_BASE,
  983. CP_RB1_BASE,
  984. CP_RB2_BASE
  985. };
  986. struct radeon_ring *ring;
  987. int i, r;
  988. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  989. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  990. SOFT_RESET_PA |
  991. SOFT_RESET_SH |
  992. SOFT_RESET_VGT |
  993. SOFT_RESET_SPI |
  994. SOFT_RESET_SX));
  995. RREG32(GRBM_SOFT_RESET);
  996. mdelay(15);
  997. WREG32(GRBM_SOFT_RESET, 0);
  998. RREG32(GRBM_SOFT_RESET);
  999. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1000. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1001. /* Set the write pointer delay */
  1002. WREG32(CP_RB_WPTR_DELAY, 0);
  1003. WREG32(CP_DEBUG, (1 << 27));
  1004. /* set the wb address whether it's enabled or not */
  1005. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1006. WREG32(SCRATCH_UMSK, 0xff);
  1007. for (i = 0; i < 3; ++i) {
  1008. uint32_t rb_cntl;
  1009. uint64_t addr;
  1010. /* Set ring buffer size */
  1011. ring = &rdev->ring[ridx[i]];
  1012. rb_cntl = drm_order(ring->ring_size / 8);
  1013. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  1014. #ifdef __BIG_ENDIAN
  1015. rb_cntl |= BUF_SWAP_32BIT;
  1016. #endif
  1017. WREG32(cp_rb_cntl[i], rb_cntl);
  1018. /* set the wb address whether it's enabled or not */
  1019. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  1020. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  1021. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  1022. }
  1023. /* set the rb base addr, this causes an internal reset of ALL rings */
  1024. for (i = 0; i < 3; ++i) {
  1025. ring = &rdev->ring[ridx[i]];
  1026. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  1027. }
  1028. for (i = 0; i < 3; ++i) {
  1029. /* Initialize the ring buffer's read and write pointers */
  1030. ring = &rdev->ring[ridx[i]];
  1031. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  1032. ring->rptr = ring->wptr = 0;
  1033. WREG32(ring->rptr_reg, ring->rptr);
  1034. WREG32(ring->wptr_reg, ring->wptr);
  1035. mdelay(1);
  1036. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  1037. }
  1038. /* start the rings */
  1039. cayman_cp_start(rdev);
  1040. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1041. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1042. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1043. /* this only test cp0 */
  1044. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1045. if (r) {
  1046. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1047. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1048. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1049. return r;
  1050. }
  1051. return 0;
  1052. }
  1053. /*
  1054. * DMA
  1055. * Starting with R600, the GPU has an asynchronous
  1056. * DMA engine. The programming model is very similar
  1057. * to the 3D engine (ring buffer, IBs, etc.), but the
  1058. * DMA controller has it's own packet format that is
  1059. * different form the PM4 format used by the 3D engine.
  1060. * It supports copying data, writing embedded data,
  1061. * solid fills, and a number of other things. It also
  1062. * has support for tiling/detiling of buffers.
  1063. * Cayman and newer support two asynchronous DMA engines.
  1064. */
  1065. /**
  1066. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1067. *
  1068. * @rdev: radeon_device pointer
  1069. * @ib: IB object to schedule
  1070. *
  1071. * Schedule an IB in the DMA ring (cayman-SI).
  1072. */
  1073. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1074. struct radeon_ib *ib)
  1075. {
  1076. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1077. if (rdev->wb.enabled) {
  1078. u32 next_rptr = ring->wptr + 4;
  1079. while ((next_rptr & 7) != 5)
  1080. next_rptr++;
  1081. next_rptr += 3;
  1082. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1083. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1084. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1085. radeon_ring_write(ring, next_rptr);
  1086. }
  1087. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1088. * Pad as necessary with NOPs.
  1089. */
  1090. while ((ring->wptr & 7) != 5)
  1091. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1092. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1093. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1094. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1095. }
  1096. /**
  1097. * cayman_dma_stop - stop the async dma engines
  1098. *
  1099. * @rdev: radeon_device pointer
  1100. *
  1101. * Stop the async dma engines (cayman-SI).
  1102. */
  1103. void cayman_dma_stop(struct radeon_device *rdev)
  1104. {
  1105. u32 rb_cntl;
  1106. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1107. /* dma0 */
  1108. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1109. rb_cntl &= ~DMA_RB_ENABLE;
  1110. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1111. /* dma1 */
  1112. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1113. rb_cntl &= ~DMA_RB_ENABLE;
  1114. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1115. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1116. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1117. }
  1118. /**
  1119. * cayman_dma_resume - setup and start the async dma engines
  1120. *
  1121. * @rdev: radeon_device pointer
  1122. *
  1123. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1124. * Returns 0 for success, error for failure.
  1125. */
  1126. int cayman_dma_resume(struct radeon_device *rdev)
  1127. {
  1128. struct radeon_ring *ring;
  1129. u32 rb_cntl, dma_cntl, ib_cntl;
  1130. u32 rb_bufsz;
  1131. u32 reg_offset, wb_offset;
  1132. int i, r;
  1133. /* Reset dma */
  1134. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1135. RREG32(SRBM_SOFT_RESET);
  1136. udelay(50);
  1137. WREG32(SRBM_SOFT_RESET, 0);
  1138. for (i = 0; i < 2; i++) {
  1139. if (i == 0) {
  1140. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1141. reg_offset = DMA0_REGISTER_OFFSET;
  1142. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1143. } else {
  1144. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1145. reg_offset = DMA1_REGISTER_OFFSET;
  1146. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1147. }
  1148. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1149. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1150. /* Set ring buffer size in dwords */
  1151. rb_bufsz = drm_order(ring->ring_size / 4);
  1152. rb_cntl = rb_bufsz << 1;
  1153. #ifdef __BIG_ENDIAN
  1154. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1155. #endif
  1156. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1157. /* Initialize the ring buffer's read and write pointers */
  1158. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1159. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1160. /* set the wb address whether it's enabled or not */
  1161. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1162. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1163. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1164. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1165. if (rdev->wb.enabled)
  1166. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1167. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1168. /* enable DMA IBs */
  1169. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  1170. #ifdef __BIG_ENDIAN
  1171. ib_cntl |= DMA_IB_SWAP_ENABLE;
  1172. #endif
  1173. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  1174. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1175. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1176. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1177. ring->wptr = 0;
  1178. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1179. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1180. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1181. ring->ready = true;
  1182. r = radeon_ring_test(rdev, ring->idx, ring);
  1183. if (r) {
  1184. ring->ready = false;
  1185. return r;
  1186. }
  1187. }
  1188. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1189. return 0;
  1190. }
  1191. /**
  1192. * cayman_dma_fini - tear down the async dma engines
  1193. *
  1194. * @rdev: radeon_device pointer
  1195. *
  1196. * Stop the async dma engines and free the rings (cayman-SI).
  1197. */
  1198. void cayman_dma_fini(struct radeon_device *rdev)
  1199. {
  1200. cayman_dma_stop(rdev);
  1201. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1202. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1203. }
  1204. static u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
  1205. {
  1206. u32 reset_mask = 0;
  1207. u32 tmp;
  1208. /* GRBM_STATUS */
  1209. tmp = RREG32(GRBM_STATUS);
  1210. if (tmp & (PA_BUSY | SC_BUSY |
  1211. SH_BUSY | SX_BUSY |
  1212. TA_BUSY | VGT_BUSY |
  1213. DB_BUSY | CB_BUSY |
  1214. GDS_BUSY | SPI_BUSY |
  1215. IA_BUSY | IA_BUSY_NO_DMA))
  1216. reset_mask |= RADEON_RESET_GFX;
  1217. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1218. CP_BUSY | CP_COHERENCY_BUSY))
  1219. reset_mask |= RADEON_RESET_CP;
  1220. if (tmp & GRBM_EE_BUSY)
  1221. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1222. /* DMA_STATUS_REG 0 */
  1223. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1224. if (!(tmp & DMA_IDLE))
  1225. reset_mask |= RADEON_RESET_DMA;
  1226. /* DMA_STATUS_REG 1 */
  1227. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1228. if (!(tmp & DMA_IDLE))
  1229. reset_mask |= RADEON_RESET_DMA1;
  1230. /* SRBM_STATUS2 */
  1231. tmp = RREG32(SRBM_STATUS2);
  1232. if (tmp & DMA_BUSY)
  1233. reset_mask |= RADEON_RESET_DMA;
  1234. if (tmp & DMA1_BUSY)
  1235. reset_mask |= RADEON_RESET_DMA1;
  1236. /* SRBM_STATUS */
  1237. tmp = RREG32(SRBM_STATUS);
  1238. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1239. reset_mask |= RADEON_RESET_RLC;
  1240. if (tmp & IH_BUSY)
  1241. reset_mask |= RADEON_RESET_IH;
  1242. if (tmp & SEM_BUSY)
  1243. reset_mask |= RADEON_RESET_SEM;
  1244. if (tmp & GRBM_RQ_PENDING)
  1245. reset_mask |= RADEON_RESET_GRBM;
  1246. if (tmp & VMC_BUSY)
  1247. reset_mask |= RADEON_RESET_VMC;
  1248. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1249. MCC_BUSY | MCD_BUSY))
  1250. reset_mask |= RADEON_RESET_MC;
  1251. if (evergreen_is_display_hung(rdev))
  1252. reset_mask |= RADEON_RESET_DISPLAY;
  1253. /* VM_L2_STATUS */
  1254. tmp = RREG32(VM_L2_STATUS);
  1255. if (tmp & L2_BUSY)
  1256. reset_mask |= RADEON_RESET_VMC;
  1257. /* Skip MC reset as it's mostly likely not hung, just busy */
  1258. if (reset_mask & RADEON_RESET_MC) {
  1259. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1260. reset_mask &= ~RADEON_RESET_MC;
  1261. }
  1262. return reset_mask;
  1263. }
  1264. static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1265. {
  1266. struct evergreen_mc_save save;
  1267. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1268. u32 tmp;
  1269. if (reset_mask == 0)
  1270. return;
  1271. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1272. evergreen_print_gpu_status_regs(rdev);
  1273. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1274. RREG32(0x14F8));
  1275. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1276. RREG32(0x14D8));
  1277. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1278. RREG32(0x14FC));
  1279. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1280. RREG32(0x14DC));
  1281. /* Disable CP parsing/prefetching */
  1282. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1283. if (reset_mask & RADEON_RESET_DMA) {
  1284. /* dma0 */
  1285. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1286. tmp &= ~DMA_RB_ENABLE;
  1287. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1288. }
  1289. if (reset_mask & RADEON_RESET_DMA1) {
  1290. /* dma1 */
  1291. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1292. tmp &= ~DMA_RB_ENABLE;
  1293. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1294. }
  1295. udelay(50);
  1296. evergreen_mc_stop(rdev, &save);
  1297. if (evergreen_mc_wait_for_idle(rdev)) {
  1298. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1299. }
  1300. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1301. grbm_soft_reset = SOFT_RESET_CB |
  1302. SOFT_RESET_DB |
  1303. SOFT_RESET_GDS |
  1304. SOFT_RESET_PA |
  1305. SOFT_RESET_SC |
  1306. SOFT_RESET_SPI |
  1307. SOFT_RESET_SH |
  1308. SOFT_RESET_SX |
  1309. SOFT_RESET_TC |
  1310. SOFT_RESET_TA |
  1311. SOFT_RESET_VGT |
  1312. SOFT_RESET_IA;
  1313. }
  1314. if (reset_mask & RADEON_RESET_CP) {
  1315. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1316. srbm_soft_reset |= SOFT_RESET_GRBM;
  1317. }
  1318. if (reset_mask & RADEON_RESET_DMA)
  1319. srbm_soft_reset |= SOFT_RESET_DMA;
  1320. if (reset_mask & RADEON_RESET_DMA1)
  1321. srbm_soft_reset |= SOFT_RESET_DMA1;
  1322. if (reset_mask & RADEON_RESET_DISPLAY)
  1323. srbm_soft_reset |= SOFT_RESET_DC;
  1324. if (reset_mask & RADEON_RESET_RLC)
  1325. srbm_soft_reset |= SOFT_RESET_RLC;
  1326. if (reset_mask & RADEON_RESET_SEM)
  1327. srbm_soft_reset |= SOFT_RESET_SEM;
  1328. if (reset_mask & RADEON_RESET_IH)
  1329. srbm_soft_reset |= SOFT_RESET_IH;
  1330. if (reset_mask & RADEON_RESET_GRBM)
  1331. srbm_soft_reset |= SOFT_RESET_GRBM;
  1332. if (reset_mask & RADEON_RESET_VMC)
  1333. srbm_soft_reset |= SOFT_RESET_VMC;
  1334. if (!(rdev->flags & RADEON_IS_IGP)) {
  1335. if (reset_mask & RADEON_RESET_MC)
  1336. srbm_soft_reset |= SOFT_RESET_MC;
  1337. }
  1338. if (grbm_soft_reset) {
  1339. tmp = RREG32(GRBM_SOFT_RESET);
  1340. tmp |= grbm_soft_reset;
  1341. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1342. WREG32(GRBM_SOFT_RESET, tmp);
  1343. tmp = RREG32(GRBM_SOFT_RESET);
  1344. udelay(50);
  1345. tmp &= ~grbm_soft_reset;
  1346. WREG32(GRBM_SOFT_RESET, tmp);
  1347. tmp = RREG32(GRBM_SOFT_RESET);
  1348. }
  1349. if (srbm_soft_reset) {
  1350. tmp = RREG32(SRBM_SOFT_RESET);
  1351. tmp |= srbm_soft_reset;
  1352. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1353. WREG32(SRBM_SOFT_RESET, tmp);
  1354. tmp = RREG32(SRBM_SOFT_RESET);
  1355. udelay(50);
  1356. tmp &= ~srbm_soft_reset;
  1357. WREG32(SRBM_SOFT_RESET, tmp);
  1358. tmp = RREG32(SRBM_SOFT_RESET);
  1359. }
  1360. /* Wait a little for things to settle down */
  1361. udelay(50);
  1362. evergreen_mc_resume(rdev, &save);
  1363. udelay(50);
  1364. evergreen_print_gpu_status_regs(rdev);
  1365. }
  1366. int cayman_asic_reset(struct radeon_device *rdev)
  1367. {
  1368. u32 reset_mask;
  1369. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1370. if (reset_mask)
  1371. r600_set_bios_scratch_engine_hung(rdev, true);
  1372. cayman_gpu_soft_reset(rdev, reset_mask);
  1373. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1374. if (!reset_mask)
  1375. r600_set_bios_scratch_engine_hung(rdev, false);
  1376. return 0;
  1377. }
  1378. /**
  1379. * cayman_gfx_is_lockup - Check if the GFX engine is locked up
  1380. *
  1381. * @rdev: radeon_device pointer
  1382. * @ring: radeon_ring structure holding ring information
  1383. *
  1384. * Check if the GFX engine is locked up.
  1385. * Returns true if the engine appears to be locked up, false if not.
  1386. */
  1387. bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1388. {
  1389. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1390. if (!(reset_mask & (RADEON_RESET_GFX |
  1391. RADEON_RESET_COMPUTE |
  1392. RADEON_RESET_CP))) {
  1393. radeon_ring_lockup_update(ring);
  1394. return false;
  1395. }
  1396. /* force CP activities */
  1397. radeon_ring_force_activity(rdev, ring);
  1398. return radeon_ring_test_lockup(rdev, ring);
  1399. }
  1400. /**
  1401. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1402. *
  1403. * @rdev: radeon_device pointer
  1404. * @ring: radeon_ring structure holding ring information
  1405. *
  1406. * Check if the async DMA engine is locked up.
  1407. * Returns true if the engine appears to be locked up, false if not.
  1408. */
  1409. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1410. {
  1411. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1412. u32 mask;
  1413. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1414. mask = RADEON_RESET_DMA;
  1415. else
  1416. mask = RADEON_RESET_DMA1;
  1417. if (!(reset_mask & mask)) {
  1418. radeon_ring_lockup_update(ring);
  1419. return false;
  1420. }
  1421. /* force ring activities */
  1422. radeon_ring_force_activity(rdev, ring);
  1423. return radeon_ring_test_lockup(rdev, ring);
  1424. }
  1425. static int cayman_startup(struct radeon_device *rdev)
  1426. {
  1427. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1428. int r;
  1429. /* enable pcie gen2 link */
  1430. evergreen_pcie_gen2_enable(rdev);
  1431. if (rdev->flags & RADEON_IS_IGP) {
  1432. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1433. r = ni_init_microcode(rdev);
  1434. if (r) {
  1435. DRM_ERROR("Failed to load firmware!\n");
  1436. return r;
  1437. }
  1438. }
  1439. } else {
  1440. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1441. r = ni_init_microcode(rdev);
  1442. if (r) {
  1443. DRM_ERROR("Failed to load firmware!\n");
  1444. return r;
  1445. }
  1446. }
  1447. r = ni_mc_load_microcode(rdev);
  1448. if (r) {
  1449. DRM_ERROR("Failed to load MC firmware!\n");
  1450. return r;
  1451. }
  1452. }
  1453. r = r600_vram_scratch_init(rdev);
  1454. if (r)
  1455. return r;
  1456. evergreen_mc_program(rdev);
  1457. r = cayman_pcie_gart_enable(rdev);
  1458. if (r)
  1459. return r;
  1460. cayman_gpu_init(rdev);
  1461. r = evergreen_blit_init(rdev);
  1462. if (r) {
  1463. r600_blit_fini(rdev);
  1464. rdev->asic->copy.copy = NULL;
  1465. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1466. }
  1467. /* allocate rlc buffers */
  1468. if (rdev->flags & RADEON_IS_IGP) {
  1469. r = si_rlc_init(rdev);
  1470. if (r) {
  1471. DRM_ERROR("Failed to init rlc BOs!\n");
  1472. return r;
  1473. }
  1474. }
  1475. /* allocate wb buffer */
  1476. r = radeon_wb_init(rdev);
  1477. if (r)
  1478. return r;
  1479. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1480. if (r) {
  1481. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1482. return r;
  1483. }
  1484. r = rv770_uvd_resume(rdev);
  1485. if (!r) {
  1486. r = radeon_fence_driver_start_ring(rdev,
  1487. R600_RING_TYPE_UVD_INDEX);
  1488. if (r)
  1489. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1490. }
  1491. if (r)
  1492. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1493. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1494. if (r) {
  1495. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1496. return r;
  1497. }
  1498. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1499. if (r) {
  1500. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1501. return r;
  1502. }
  1503. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1504. if (r) {
  1505. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1506. return r;
  1507. }
  1508. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1509. if (r) {
  1510. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1511. return r;
  1512. }
  1513. /* Enable IRQ */
  1514. r = r600_irq_init(rdev);
  1515. if (r) {
  1516. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1517. radeon_irq_kms_fini(rdev);
  1518. return r;
  1519. }
  1520. evergreen_irq_set(rdev);
  1521. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1522. CP_RB0_RPTR, CP_RB0_WPTR,
  1523. 0, 0xfffff, RADEON_CP_PACKET2);
  1524. if (r)
  1525. return r;
  1526. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1527. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1528. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1529. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1530. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1531. if (r)
  1532. return r;
  1533. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1534. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1535. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1536. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1537. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1538. if (r)
  1539. return r;
  1540. r = cayman_cp_load_microcode(rdev);
  1541. if (r)
  1542. return r;
  1543. r = cayman_cp_resume(rdev);
  1544. if (r)
  1545. return r;
  1546. r = cayman_dma_resume(rdev);
  1547. if (r)
  1548. return r;
  1549. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1550. if (ring->ring_size) {
  1551. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1552. R600_WB_UVD_RPTR_OFFSET,
  1553. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1554. 0, 0xfffff, RADEON_CP_PACKET2);
  1555. if (!r)
  1556. r = r600_uvd_init(rdev);
  1557. if (r)
  1558. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1559. }
  1560. r = radeon_ib_pool_init(rdev);
  1561. if (r) {
  1562. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1563. return r;
  1564. }
  1565. r = radeon_vm_manager_init(rdev);
  1566. if (r) {
  1567. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1568. return r;
  1569. }
  1570. r = r600_audio_init(rdev);
  1571. if (r)
  1572. return r;
  1573. return 0;
  1574. }
  1575. int cayman_resume(struct radeon_device *rdev)
  1576. {
  1577. int r;
  1578. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1579. * posting will perform necessary task to bring back GPU into good
  1580. * shape.
  1581. */
  1582. /* post card */
  1583. atom_asic_init(rdev->mode_info.atom_context);
  1584. rdev->accel_working = true;
  1585. r = cayman_startup(rdev);
  1586. if (r) {
  1587. DRM_ERROR("cayman startup failed on resume\n");
  1588. rdev->accel_working = false;
  1589. return r;
  1590. }
  1591. return r;
  1592. }
  1593. int cayman_suspend(struct radeon_device *rdev)
  1594. {
  1595. r600_audio_fini(rdev);
  1596. radeon_vm_manager_fini(rdev);
  1597. cayman_cp_enable(rdev, false);
  1598. cayman_dma_stop(rdev);
  1599. r600_uvd_rbc_stop(rdev);
  1600. radeon_uvd_suspend(rdev);
  1601. evergreen_irq_suspend(rdev);
  1602. radeon_wb_disable(rdev);
  1603. cayman_pcie_gart_disable(rdev);
  1604. return 0;
  1605. }
  1606. /* Plan is to move initialization in that function and use
  1607. * helper function so that radeon_device_init pretty much
  1608. * do nothing more than calling asic specific function. This
  1609. * should also allow to remove a bunch of callback function
  1610. * like vram_info.
  1611. */
  1612. int cayman_init(struct radeon_device *rdev)
  1613. {
  1614. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1615. int r;
  1616. /* Read BIOS */
  1617. if (!radeon_get_bios(rdev)) {
  1618. if (ASIC_IS_AVIVO(rdev))
  1619. return -EINVAL;
  1620. }
  1621. /* Must be an ATOMBIOS */
  1622. if (!rdev->is_atom_bios) {
  1623. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1624. return -EINVAL;
  1625. }
  1626. r = radeon_atombios_init(rdev);
  1627. if (r)
  1628. return r;
  1629. /* Post card if necessary */
  1630. if (!radeon_card_posted(rdev)) {
  1631. if (!rdev->bios) {
  1632. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1633. return -EINVAL;
  1634. }
  1635. DRM_INFO("GPU not posted. posting now...\n");
  1636. atom_asic_init(rdev->mode_info.atom_context);
  1637. }
  1638. /* Initialize scratch registers */
  1639. r600_scratch_init(rdev);
  1640. /* Initialize surface registers */
  1641. radeon_surface_init(rdev);
  1642. /* Initialize clocks */
  1643. radeon_get_clock_info(rdev->ddev);
  1644. /* Fence driver */
  1645. r = radeon_fence_driver_init(rdev);
  1646. if (r)
  1647. return r;
  1648. /* initialize memory controller */
  1649. r = evergreen_mc_init(rdev);
  1650. if (r)
  1651. return r;
  1652. /* Memory manager */
  1653. r = radeon_bo_init(rdev);
  1654. if (r)
  1655. return r;
  1656. r = radeon_irq_kms_init(rdev);
  1657. if (r)
  1658. return r;
  1659. ring->ring_obj = NULL;
  1660. r600_ring_init(rdev, ring, 1024 * 1024);
  1661. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1662. ring->ring_obj = NULL;
  1663. r600_ring_init(rdev, ring, 64 * 1024);
  1664. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1665. ring->ring_obj = NULL;
  1666. r600_ring_init(rdev, ring, 64 * 1024);
  1667. r = radeon_uvd_init(rdev);
  1668. if (!r) {
  1669. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1670. ring->ring_obj = NULL;
  1671. r600_ring_init(rdev, ring, 4096);
  1672. }
  1673. rdev->ih.ring_obj = NULL;
  1674. r600_ih_ring_init(rdev, 64 * 1024);
  1675. r = r600_pcie_gart_init(rdev);
  1676. if (r)
  1677. return r;
  1678. rdev->accel_working = true;
  1679. r = cayman_startup(rdev);
  1680. if (r) {
  1681. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1682. cayman_cp_fini(rdev);
  1683. cayman_dma_fini(rdev);
  1684. r600_irq_fini(rdev);
  1685. if (rdev->flags & RADEON_IS_IGP)
  1686. si_rlc_fini(rdev);
  1687. radeon_wb_fini(rdev);
  1688. radeon_ib_pool_fini(rdev);
  1689. radeon_vm_manager_fini(rdev);
  1690. radeon_irq_kms_fini(rdev);
  1691. cayman_pcie_gart_fini(rdev);
  1692. rdev->accel_working = false;
  1693. }
  1694. /* Don't start up if the MC ucode is missing.
  1695. * The default clocks and voltages before the MC ucode
  1696. * is loaded are not suffient for advanced operations.
  1697. *
  1698. * We can skip this check for TN, because there is no MC
  1699. * ucode.
  1700. */
  1701. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1702. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1703. return -EINVAL;
  1704. }
  1705. return 0;
  1706. }
  1707. void cayman_fini(struct radeon_device *rdev)
  1708. {
  1709. r600_blit_fini(rdev);
  1710. cayman_cp_fini(rdev);
  1711. cayman_dma_fini(rdev);
  1712. r600_irq_fini(rdev);
  1713. if (rdev->flags & RADEON_IS_IGP)
  1714. si_rlc_fini(rdev);
  1715. radeon_wb_fini(rdev);
  1716. radeon_vm_manager_fini(rdev);
  1717. radeon_ib_pool_fini(rdev);
  1718. radeon_irq_kms_fini(rdev);
  1719. radeon_uvd_fini(rdev);
  1720. cayman_pcie_gart_fini(rdev);
  1721. r600_vram_scratch_fini(rdev);
  1722. radeon_gem_fini(rdev);
  1723. radeon_fence_driver_fini(rdev);
  1724. radeon_bo_fini(rdev);
  1725. radeon_atombios_fini(rdev);
  1726. kfree(rdev->bios);
  1727. rdev->bios = NULL;
  1728. }
  1729. /*
  1730. * vm
  1731. */
  1732. int cayman_vm_init(struct radeon_device *rdev)
  1733. {
  1734. /* number of VMs */
  1735. rdev->vm_manager.nvm = 8;
  1736. /* base offset of vram pages */
  1737. if (rdev->flags & RADEON_IS_IGP) {
  1738. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1739. tmp <<= 22;
  1740. rdev->vm_manager.vram_base_offset = tmp;
  1741. } else
  1742. rdev->vm_manager.vram_base_offset = 0;
  1743. return 0;
  1744. }
  1745. void cayman_vm_fini(struct radeon_device *rdev)
  1746. {
  1747. }
  1748. #define R600_ENTRY_VALID (1 << 0)
  1749. #define R600_PTE_SYSTEM (1 << 1)
  1750. #define R600_PTE_SNOOPED (1 << 2)
  1751. #define R600_PTE_READABLE (1 << 5)
  1752. #define R600_PTE_WRITEABLE (1 << 6)
  1753. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  1754. {
  1755. uint32_t r600_flags = 0;
  1756. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  1757. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1758. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1759. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1760. r600_flags |= R600_PTE_SYSTEM;
  1761. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1762. }
  1763. return r600_flags;
  1764. }
  1765. /**
  1766. * cayman_vm_set_page - update the page tables using the CP
  1767. *
  1768. * @rdev: radeon_device pointer
  1769. * @ib: indirect buffer to fill with commands
  1770. * @pe: addr of the page entry
  1771. * @addr: dst addr to write into pe
  1772. * @count: number of page entries to update
  1773. * @incr: increase next addr by incr bytes
  1774. * @flags: access flags
  1775. *
  1776. * Update the page tables using the CP (cayman/TN).
  1777. */
  1778. void cayman_vm_set_page(struct radeon_device *rdev,
  1779. struct radeon_ib *ib,
  1780. uint64_t pe,
  1781. uint64_t addr, unsigned count,
  1782. uint32_t incr, uint32_t flags)
  1783. {
  1784. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  1785. uint64_t value;
  1786. unsigned ndw;
  1787. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  1788. while (count) {
  1789. ndw = 1 + count * 2;
  1790. if (ndw > 0x3FFF)
  1791. ndw = 0x3FFF;
  1792. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_ME_WRITE, ndw);
  1793. ib->ptr[ib->length_dw++] = pe;
  1794. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  1795. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  1796. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1797. value = radeon_vm_map_gart(rdev, addr);
  1798. value &= 0xFFFFFFFFFFFFF000ULL;
  1799. } else if (flags & RADEON_VM_PAGE_VALID) {
  1800. value = addr;
  1801. } else {
  1802. value = 0;
  1803. }
  1804. addr += incr;
  1805. value |= r600_flags;
  1806. ib->ptr[ib->length_dw++] = value;
  1807. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  1808. }
  1809. }
  1810. } else {
  1811. if ((flags & RADEON_VM_PAGE_SYSTEM) ||
  1812. (count == 1)) {
  1813. while (count) {
  1814. ndw = count * 2;
  1815. if (ndw > 0xFFFFE)
  1816. ndw = 0xFFFFE;
  1817. /* for non-physically contiguous pages (system) */
  1818. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw);
  1819. ib->ptr[ib->length_dw++] = pe;
  1820. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  1821. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  1822. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1823. value = radeon_vm_map_gart(rdev, addr);
  1824. value &= 0xFFFFFFFFFFFFF000ULL;
  1825. } else if (flags & RADEON_VM_PAGE_VALID) {
  1826. value = addr;
  1827. } else {
  1828. value = 0;
  1829. }
  1830. addr += incr;
  1831. value |= r600_flags;
  1832. ib->ptr[ib->length_dw++] = value;
  1833. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  1834. }
  1835. }
  1836. while (ib->length_dw & 0x7)
  1837. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  1838. } else {
  1839. while (count) {
  1840. ndw = count * 2;
  1841. if (ndw > 0xFFFFE)
  1842. ndw = 0xFFFFE;
  1843. if (flags & RADEON_VM_PAGE_VALID)
  1844. value = addr;
  1845. else
  1846. value = 0;
  1847. /* for physically contiguous pages (vram) */
  1848. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  1849. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  1850. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  1851. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  1852. ib->ptr[ib->length_dw++] = 0;
  1853. ib->ptr[ib->length_dw++] = value; /* value */
  1854. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  1855. ib->ptr[ib->length_dw++] = incr; /* increment size */
  1856. ib->ptr[ib->length_dw++] = 0;
  1857. pe += ndw * 4;
  1858. addr += (ndw / 2) * incr;
  1859. count -= ndw / 2;
  1860. }
  1861. }
  1862. while (ib->length_dw & 0x7)
  1863. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  1864. }
  1865. }
  1866. /**
  1867. * cayman_vm_flush - vm flush using the CP
  1868. *
  1869. * @rdev: radeon_device pointer
  1870. *
  1871. * Update the page table base and flush the VM TLB
  1872. * using the CP (cayman-si).
  1873. */
  1874. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1875. {
  1876. struct radeon_ring *ring = &rdev->ring[ridx];
  1877. if (vm == NULL)
  1878. return;
  1879. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  1880. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1881. /* flush hdp cache */
  1882. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1883. radeon_ring_write(ring, 0x1);
  1884. /* bits 0-7 are the VM contexts0-7 */
  1885. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  1886. radeon_ring_write(ring, 1 << vm->id);
  1887. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1888. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1889. radeon_ring_write(ring, 0x0);
  1890. }
  1891. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1892. {
  1893. struct radeon_ring *ring = &rdev->ring[ridx];
  1894. if (vm == NULL)
  1895. return;
  1896. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1897. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  1898. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1899. /* flush hdp cache */
  1900. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1901. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  1902. radeon_ring_write(ring, 1);
  1903. /* bits 0-7 are the VM contexts0-7 */
  1904. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1905. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  1906. radeon_ring_write(ring, 1 << vm->id);
  1907. }