hw.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. static struct pll_map pll_value[] = {
  21. {25175000,
  22. {99, 7, 3},
  23. {85, 3, 4}, /* ignoring bit difference: 0x00008000 */
  24. {141, 5, 4},
  25. {141, 5, 4} },
  26. {29581000,
  27. {33, 4, 2},
  28. {66, 2, 4}, /* ignoring bit difference: 0x00808000 */
  29. {166, 5, 4}, /* ignoring bit difference: 0x00008000 */
  30. {165, 5, 4} },
  31. {26880000,
  32. {15, 4, 1},
  33. {30, 2, 3}, /* ignoring bit difference: 0x00808000 */
  34. {150, 5, 4},
  35. {150, 5, 4} },
  36. {31500000,
  37. {53, 3, 3}, /* ignoring bit difference: 0x00008000 */
  38. {141, 4, 4}, /* ignoring bit difference: 0x00008000 */
  39. {176, 5, 4},
  40. {176, 5, 4} },
  41. {31728000,
  42. {31, 7, 1},
  43. {177, 5, 4}, /* ignoring bit difference: 0x00008000 */
  44. {177, 5, 4},
  45. {142, 4, 4} },
  46. {32688000,
  47. {73, 4, 3},
  48. {146, 4, 4}, /* ignoring bit difference: 0x00008000 */
  49. {183, 5, 4},
  50. {146, 4, 4} },
  51. {36000000,
  52. {101, 5, 3}, /* ignoring bit difference: 0x00008000 */
  53. {161, 4, 4}, /* ignoring bit difference: 0x00008000 */
  54. {202, 5, 4},
  55. {161, 4, 4} },
  56. {40000000,
  57. {89, 4, 3},
  58. {89, 4, 3}, /* ignoring bit difference: 0x00008000 */
  59. {112, 5, 3},
  60. {112, 5, 3} },
  61. {41291000,
  62. {23, 4, 1},
  63. {69, 3, 3}, /* ignoring bit difference: 0x00008000 */
  64. {115, 5, 3},
  65. {115, 5, 3} },
  66. {43163000,
  67. {121, 5, 3},
  68. {121, 5, 3}, /* ignoring bit difference: 0x00008000 */
  69. {121, 5, 3},
  70. {121, 5, 3} },
  71. {45250000,
  72. {127, 5, 3},
  73. {127, 5, 3}, /* ignoring bit difference: 0x00808000 */
  74. {127, 5, 3},
  75. {127, 5, 3} },
  76. {46000000,
  77. {90, 7, 2},
  78. {103, 4, 3}, /* ignoring bit difference: 0x00008000 */
  79. {129, 5, 3},
  80. {103, 4, 3} },
  81. {46996000,
  82. {105, 4, 3}, /* ignoring bit difference: 0x00008000 */
  83. {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
  84. {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
  85. {105, 4, 3} },
  86. {48000000,
  87. {67, 20, 0},
  88. {134, 5, 3}, /* ignoring bit difference: 0x00808000 */
  89. {134, 5, 3},
  90. {134, 5, 3} },
  91. {48875000,
  92. {99, 29, 0},
  93. {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
  94. {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
  95. {137, 5, 3} },
  96. {49500000,
  97. {83, 6, 2},
  98. {83, 3, 3}, /* ignoring bit difference: 0x00008000 */
  99. {138, 5, 3},
  100. {83, 3, 3} },
  101. {52406000,
  102. {117, 4, 3},
  103. {117, 4, 3}, /* ignoring bit difference: 0x00008000 */
  104. {117, 4, 3},
  105. {88, 3, 3} },
  106. {52977000,
  107. {37, 5, 1},
  108. {148, 5, 3}, /* ignoring bit difference: 0x00808000 */
  109. {148, 5, 3},
  110. {148, 5, 3} },
  111. {56250000,
  112. {55, 7, 1}, /* ignoring bit difference: 0x00008000 */
  113. {126, 4, 3}, /* ignoring bit difference: 0x00008000 */
  114. {157, 5, 3},
  115. {157, 5, 3} },
  116. {57275000,
  117. {0, 0, 0},
  118. {2, 2, 0},
  119. {2, 2, 0},
  120. {157, 5, 3} }, /* ignoring bit difference: 0x00808000 */
  121. {60466000,
  122. {76, 9, 1},
  123. {169, 5, 3}, /* ignoring bit difference: 0x00808000 */
  124. {169, 5, 3}, /* FIXED: old = {72, 2, 3} */
  125. {169, 5, 3} },
  126. {61500000,
  127. {86, 20, 0},
  128. {172, 5, 3}, /* ignoring bit difference: 0x00808000 */
  129. {172, 5, 3},
  130. {172, 5, 3} },
  131. {65000000,
  132. {109, 6, 2}, /* ignoring bit difference: 0x00008000 */
  133. {109, 3, 3}, /* ignoring bit difference: 0x00008000 */
  134. {109, 3, 3},
  135. {109, 3, 3} },
  136. {65178000,
  137. {91, 5, 2},
  138. {182, 5, 3}, /* ignoring bit difference: 0x00808000 */
  139. {109, 3, 3},
  140. {182, 5, 3} },
  141. {66750000,
  142. {75, 4, 2},
  143. {150, 4, 3}, /* ignoring bit difference: 0x00808000 */
  144. {150, 4, 3},
  145. {112, 3, 3} },
  146. {68179000,
  147. {19, 4, 0},
  148. {114, 3, 3}, /* ignoring bit difference: 0x00008000 */
  149. {190, 5, 3},
  150. {191, 5, 3} },
  151. {69924000,
  152. {83, 17, 0},
  153. {195, 5, 3}, /* ignoring bit difference: 0x00808000 */
  154. {195, 5, 3},
  155. {195, 5, 3} },
  156. {70159000,
  157. {98, 20, 0},
  158. {196, 5, 3}, /* ignoring bit difference: 0x00808000 */
  159. {196, 5, 3},
  160. {195, 5, 3} },
  161. {72000000,
  162. {121, 24, 0},
  163. {161, 4, 3}, /* ignoring bit difference: 0x00808000 */
  164. {161, 4, 3},
  165. {161, 4, 3} },
  166. {78750000,
  167. {33, 3, 1},
  168. {66, 3, 2}, /* ignoring bit difference: 0x00008000 */
  169. {110, 5, 2},
  170. {110, 5, 2} },
  171. {80136000,
  172. {28, 5, 0},
  173. {68, 3, 2}, /* ignoring bit difference: 0x00008000 */
  174. {112, 5, 2},
  175. {112, 5, 2} },
  176. {83375000,
  177. {93, 2, 3},
  178. {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
  179. {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
  180. {117, 5, 2} },
  181. {83950000,
  182. {41, 7, 0},
  183. {117, 5, 2}, /* ignoring bit difference: 0x00008000 */
  184. {117, 5, 2},
  185. {117, 5, 2} },
  186. {84750000,
  187. {118, 5, 2},
  188. {118, 5, 2}, /* ignoring bit difference: 0x00808000 */
  189. {118, 5, 2},
  190. {118, 5, 2} },
  191. {85860000,
  192. {84, 7, 1},
  193. {120, 5, 2}, /* ignoring bit difference: 0x00808000 */
  194. {120, 5, 2},
  195. {118, 5, 2} },
  196. {88750000,
  197. {31, 5, 0},
  198. {124, 5, 2}, /* ignoring bit difference: 0x00808000 */
  199. {174, 7, 2}, /* ignoring bit difference: 0x00808000 */
  200. {124, 5, 2} },
  201. {94500000,
  202. {33, 5, 0},
  203. {132, 5, 2}, /* ignoring bit difference: 0x00008000 */
  204. {132, 5, 2},
  205. {132, 5, 2} },
  206. {97750000,
  207. {82, 6, 1},
  208. {137, 5, 2}, /* ignoring bit difference: 0x00808000 */
  209. {137, 5, 2},
  210. {137, 5, 2} },
  211. {101000000,
  212. {127, 9, 1},
  213. {141, 5, 2}, /* ignoring bit difference: 0x00808000 */
  214. {141, 5, 2},
  215. {141, 5, 2} },
  216. {106500000,
  217. {119, 4, 2},
  218. {119, 4, 2}, /* ignoring bit difference: 0x00808000 */
  219. {119, 4, 2},
  220. {149, 5, 2} },
  221. {108000000,
  222. {121, 4, 2},
  223. {121, 4, 2}, /* ignoring bit difference: 0x00808000 */
  224. {151, 5, 2},
  225. {151, 5, 2} },
  226. {113309000,
  227. {95, 12, 0},
  228. {95, 3, 2}, /* ignoring bit difference: 0x00808000 */
  229. {95, 3, 2},
  230. {159, 5, 2} },
  231. {118840000,
  232. {83, 5, 1},
  233. {166, 5, 2}, /* ignoring bit difference: 0x00808000 */
  234. {166, 5, 2},
  235. {166, 5, 2} },
  236. {119000000,
  237. {108, 13, 0},
  238. {133, 4, 2}, /* ignoring bit difference: 0x00808000 */
  239. {133, 4, 2},
  240. {167, 5, 2} },
  241. {121750000,
  242. {85, 5, 1},
  243. {170, 5, 2}, /* ignoring bit difference: 0x00808000 */
  244. {68, 2, 2},
  245. {0, 0, 0} },
  246. {125104000,
  247. {53, 6, 0}, /* ignoring bit difference: 0x00008000 */
  248. {106, 3, 2}, /* ignoring bit difference: 0x00008000 */
  249. {175, 5, 2},
  250. {0, 0, 0} },
  251. {135000000,
  252. {94, 5, 1},
  253. {28, 3, 0}, /* ignoring bit difference: 0x00804000 */
  254. {151, 4, 2},
  255. {189, 5, 2} },
  256. {136700000,
  257. {115, 12, 0},
  258. {191, 5, 2}, /* ignoring bit difference: 0x00808000 */
  259. {191, 5, 2},
  260. {191, 5, 2} },
  261. {138400000,
  262. {87, 9, 0},
  263. {116, 3, 2}, /* ignoring bit difference: 0x00808000 */
  264. {116, 3, 2},
  265. {194, 5, 2} },
  266. {146760000,
  267. {103, 5, 1},
  268. {206, 5, 2}, /* ignoring bit difference: 0x00808000 */
  269. {206, 5, 2},
  270. {206, 5, 2} },
  271. {153920000,
  272. {86, 8, 0},
  273. {86, 4, 1}, /* ignoring bit difference: 0x00808000 */
  274. {86, 4, 1},
  275. {86, 4, 1} }, /* FIXED: old = {84, 2, 1} */
  276. {156000000,
  277. {109, 5, 1},
  278. {109, 5, 1}, /* ignoring bit difference: 0x00808000 */
  279. {109, 5, 1},
  280. {108, 5, 1} },
  281. {157500000,
  282. {55, 5, 0}, /* ignoring bit difference: 0x00008000 */
  283. {22, 2, 0}, /* ignoring bit difference: 0x00802000 */
  284. {110, 5, 1},
  285. {110, 5, 1} },
  286. {162000000,
  287. {113, 5, 1},
  288. {113, 5, 1}, /* ignoring bit difference: 0x00808000 */
  289. {113, 5, 1},
  290. {113, 5, 1} },
  291. {187000000,
  292. {118, 9, 0},
  293. {131, 5, 1}, /* ignoring bit difference: 0x00808000 */
  294. {131, 5, 1},
  295. {131, 5, 1} },
  296. {193295000,
  297. {108, 8, 0},
  298. {81, 3, 1}, /* ignoring bit difference: 0x00808000 */
  299. {135, 5, 1},
  300. {135, 5, 1} },
  301. {202500000,
  302. {99, 7, 0},
  303. {85, 3, 1}, /* ignoring bit difference: 0x00808000 */
  304. {142, 5, 1},
  305. {142, 5, 1} },
  306. {204000000,
  307. {100, 7, 0},
  308. {143, 5, 1}, /* ignoring bit difference: 0x00808000 */
  309. {143, 5, 1},
  310. {143, 5, 1} },
  311. {218500000,
  312. {92, 6, 0},
  313. {153, 5, 1}, /* ignoring bit difference: 0x00808000 */
  314. {153, 5, 1},
  315. {153, 5, 1} },
  316. {234000000,
  317. {98, 6, 0},
  318. {98, 3, 1}, /* ignoring bit difference: 0x00008000 */
  319. {98, 3, 1},
  320. {164, 5, 1} },
  321. {267250000,
  322. {112, 6, 0},
  323. {112, 3, 1}, /* ignoring bit difference: 0x00808000 */
  324. {187, 5, 1},
  325. {187, 5, 1} },
  326. {297500000,
  327. {102, 5, 0}, /* ignoring bit difference: 0x00008000 */
  328. {166, 4, 1}, /* ignoring bit difference: 0x00008000 */
  329. {208, 5, 1},
  330. {208, 5, 1} },
  331. {74481000,
  332. {26, 5, 0},
  333. {125, 3, 3}, /* ignoring bit difference: 0x00808000 */
  334. {208, 5, 3},
  335. {209, 5, 3} },
  336. {172798000,
  337. {121, 5, 1},
  338. {121, 5, 1}, /* ignoring bit difference: 0x00808000 */
  339. {121, 5, 1},
  340. {121, 5, 1} },
  341. {122614000,
  342. {60, 7, 0},
  343. {137, 4, 2}, /* ignoring bit difference: 0x00808000 */
  344. {137, 4, 2},
  345. {172, 5, 2} },
  346. {74270000,
  347. {83, 8, 1},
  348. {208, 5, 3},
  349. {208, 5, 3},
  350. {0, 0, 0} },
  351. {148500000,
  352. {83, 8, 0},
  353. {208, 5, 2},
  354. {166, 4, 2},
  355. {208, 5, 2} }
  356. };
  357. static struct fifo_depth_select display_fifo_depth_reg = {
  358. /* IGA1 FIFO Depth_Select */
  359. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  360. /* IGA2 FIFO Depth_Select */
  361. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  362. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  363. };
  364. static struct fifo_threshold_select fifo_threshold_select_reg = {
  365. /* IGA1 FIFO Threshold Select */
  366. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  367. /* IGA2 FIFO Threshold Select */
  368. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  369. };
  370. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  371. /* IGA1 FIFO High Threshold Select */
  372. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  373. /* IGA2 FIFO High Threshold Select */
  374. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  375. };
  376. static struct display_queue_expire_num display_queue_expire_num_reg = {
  377. /* IGA1 Display Queue Expire Num */
  378. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  379. /* IGA2 Display Queue Expire Num */
  380. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  381. };
  382. /* Definition Fetch Count Registers*/
  383. static struct fetch_count fetch_count_reg = {
  384. /* IGA1 Fetch Count Register */
  385. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  386. /* IGA2 Fetch Count Register */
  387. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  388. };
  389. static struct iga1_crtc_timing iga1_crtc_reg = {
  390. /* IGA1 Horizontal Total */
  391. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  392. /* IGA1 Horizontal Addressable Video */
  393. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  394. /* IGA1 Horizontal Blank Start */
  395. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  396. /* IGA1 Horizontal Blank End */
  397. {IGA1_HOR_BLANK_END_REG_NUM,
  398. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  399. /* IGA1 Horizontal Sync Start */
  400. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  401. /* IGA1 Horizontal Sync End */
  402. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  403. /* IGA1 Vertical Total */
  404. {IGA1_VER_TOTAL_REG_NUM,
  405. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  406. /* IGA1 Vertical Addressable Video */
  407. {IGA1_VER_ADDR_REG_NUM,
  408. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  409. /* IGA1 Vertical Blank Start */
  410. {IGA1_VER_BLANK_START_REG_NUM,
  411. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  412. /* IGA1 Vertical Blank End */
  413. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  414. /* IGA1 Vertical Sync Start */
  415. {IGA1_VER_SYNC_START_REG_NUM,
  416. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  417. /* IGA1 Vertical Sync End */
  418. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  419. };
  420. static struct iga2_crtc_timing iga2_crtc_reg = {
  421. /* IGA2 Horizontal Total */
  422. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  423. /* IGA2 Horizontal Addressable Video */
  424. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  425. /* IGA2 Horizontal Blank Start */
  426. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  427. /* IGA2 Horizontal Blank End */
  428. {IGA2_HOR_BLANK_END_REG_NUM,
  429. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  430. /* IGA2 Horizontal Sync Start */
  431. {IGA2_HOR_SYNC_START_REG_NUM,
  432. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  433. /* IGA2 Horizontal Sync End */
  434. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  435. /* IGA2 Vertical Total */
  436. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  437. /* IGA2 Vertical Addressable Video */
  438. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  439. /* IGA2 Vertical Blank Start */
  440. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  441. /* IGA2 Vertical Blank End */
  442. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  443. /* IGA2 Vertical Sync Start */
  444. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  445. /* IGA2 Vertical Sync End */
  446. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  447. };
  448. static struct rgbLUT palLUT_table[] = {
  449. /* {R,G,B} */
  450. /* Index 0x00~0x03 */
  451. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  452. 0x2A,
  453. 0x2A},
  454. /* Index 0x04~0x07 */
  455. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  456. 0x2A,
  457. 0x2A},
  458. /* Index 0x08~0x0B */
  459. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  460. 0x3F,
  461. 0x3F},
  462. /* Index 0x0C~0x0F */
  463. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  464. 0x3F,
  465. 0x3F},
  466. /* Index 0x10~0x13 */
  467. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  468. 0x0B,
  469. 0x0B},
  470. /* Index 0x14~0x17 */
  471. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  472. 0x18,
  473. 0x18},
  474. /* Index 0x18~0x1B */
  475. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  476. 0x28,
  477. 0x28},
  478. /* Index 0x1C~0x1F */
  479. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  480. 0x3F,
  481. 0x3F},
  482. /* Index 0x20~0x23 */
  483. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  484. 0x00,
  485. 0x3F},
  486. /* Index 0x24~0x27 */
  487. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  488. 0x00,
  489. 0x10},
  490. /* Index 0x28~0x2B */
  491. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  492. 0x2F,
  493. 0x00},
  494. /* Index 0x2C~0x2F */
  495. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  496. 0x3F,
  497. 0x00},
  498. /* Index 0x30~0x33 */
  499. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  500. 0x3F,
  501. 0x2F},
  502. /* Index 0x34~0x37 */
  503. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  504. 0x10,
  505. 0x3F},
  506. /* Index 0x38~0x3B */
  507. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  508. 0x1F,
  509. 0x3F},
  510. /* Index 0x3C~0x3F */
  511. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  512. 0x1F,
  513. 0x27},
  514. /* Index 0x40~0x43 */
  515. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  516. 0x3F,
  517. 0x1F},
  518. /* Index 0x44~0x47 */
  519. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  520. 0x3F,
  521. 0x1F},
  522. /* Index 0x48~0x4B */
  523. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  524. 0x3F,
  525. 0x37},
  526. /* Index 0x4C~0x4F */
  527. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  528. 0x27,
  529. 0x3F},
  530. /* Index 0x50~0x53 */
  531. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  532. 0x2D,
  533. 0x3F},
  534. /* Index 0x54~0x57 */
  535. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  536. 0x2D,
  537. 0x31},
  538. /* Index 0x58~0x5B */
  539. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  540. 0x3A,
  541. 0x2D},
  542. /* Index 0x5C~0x5F */
  543. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  544. 0x3F,
  545. 0x2D},
  546. /* Index 0x60~0x63 */
  547. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  548. 0x3F,
  549. 0x3A},
  550. /* Index 0x64~0x67 */
  551. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  552. 0x31,
  553. 0x3F},
  554. /* Index 0x68~0x6B */
  555. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  556. 0x00,
  557. 0x1C},
  558. /* Index 0x6C~0x6F */
  559. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  560. 0x00,
  561. 0x07},
  562. /* Index 0x70~0x73 */
  563. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  564. 0x15,
  565. 0x00},
  566. /* Index 0x74~0x77 */
  567. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  568. 0x1C,
  569. 0x00},
  570. /* Index 0x78~0x7B */
  571. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  572. 0x1C,
  573. 0x15},
  574. /* Index 0x7C~0x7F */
  575. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  576. 0x07,
  577. 0x1C},
  578. /* Index 0x80~0x83 */
  579. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  580. 0x0E,
  581. 0x1C},
  582. /* Index 0x84~0x87 */
  583. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  584. 0x0E,
  585. 0x11},
  586. /* Index 0x88~0x8B */
  587. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  588. 0x18,
  589. 0x0E},
  590. /* Index 0x8C~0x8F */
  591. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  592. 0x1C,
  593. 0x0E},
  594. /* Index 0x90~0x93 */
  595. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  596. 0x1C,
  597. 0x18},
  598. /* Index 0x94~0x97 */
  599. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  600. 0x11,
  601. 0x1C},
  602. /* Index 0x98~0x9B */
  603. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  604. 0x14,
  605. 0x1C},
  606. /* Index 0x9C~0x9F */
  607. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  608. 0x14,
  609. 0x16},
  610. /* Index 0xA0~0xA3 */
  611. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  612. 0x1A,
  613. 0x14},
  614. /* Index 0xA4~0xA7 */
  615. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  616. 0x1C,
  617. 0x14},
  618. /* Index 0xA8~0xAB */
  619. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  620. 0x1C,
  621. 0x1A},
  622. /* Index 0xAC~0xAF */
  623. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  624. 0x16,
  625. 0x1C},
  626. /* Index 0xB0~0xB3 */
  627. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  628. 0x00,
  629. 0x10},
  630. /* Index 0xB4~0xB7 */
  631. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  632. 0x00,
  633. 0x04},
  634. /* Index 0xB8~0xBB */
  635. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  636. 0x0C,
  637. 0x00},
  638. /* Index 0xBC~0xBF */
  639. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  640. 0x10,
  641. 0x00},
  642. /* Index 0xC0~0xC3 */
  643. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  644. 0x10,
  645. 0x0C},
  646. /* Index 0xC4~0xC7 */
  647. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  648. 0x04,
  649. 0x10},
  650. /* Index 0xC8~0xCB */
  651. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  652. 0x08,
  653. 0x10},
  654. /* Index 0xCC~0xCF */
  655. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  656. 0x08,
  657. 0x0A},
  658. /* Index 0xD0~0xD3 */
  659. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  660. 0x0E,
  661. 0x08},
  662. /* Index 0xD4~0xD7 */
  663. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  664. 0x10,
  665. 0x08},
  666. /* Index 0xD8~0xDB */
  667. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  668. 0x10,
  669. 0x0E},
  670. /* Index 0xDC~0xDF */
  671. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  672. 0x0A,
  673. 0x10},
  674. /* Index 0xE0~0xE3 */
  675. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  676. 0x0B,
  677. 0x10},
  678. /* Index 0xE4~0xE7 */
  679. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  680. 0x0B,
  681. 0x0C},
  682. /* Index 0xE8~0xEB */
  683. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  684. 0x0F,
  685. 0x0B},
  686. /* Index 0xEC~0xEF */
  687. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  688. 0x10,
  689. 0x0B},
  690. /* Index 0xF0~0xF3 */
  691. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  692. 0x10,
  693. 0x0F},
  694. /* Index 0xF4~0xF7 */
  695. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  696. 0x0C,
  697. 0x10},
  698. /* Index 0xF8~0xFB */
  699. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  700. 0x00,
  701. 0x00},
  702. /* Index 0xFC~0xFF */
  703. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  704. 0x00,
  705. 0x00}
  706. };
  707. static struct via_device_mapping device_mapping[] = {
  708. {VIA_6C, "6C"},
  709. {VIA_93, "93"},
  710. {VIA_96, "96"},
  711. {VIA_CRT, "CRT"},
  712. {VIA_DVP1, "DVP1"},
  713. {VIA_LVDS1, "LVDS1"},
  714. {VIA_LVDS2, "LVDS2"}
  715. };
  716. static void load_fix_bit_crtc_reg(void);
  717. static void __devinit init_gfx_chip_info(int chip_type);
  718. static void __devinit init_tmds_chip_info(void);
  719. static void __devinit init_lvds_chip_info(void);
  720. static void device_screen_off(void);
  721. static void device_screen_on(void);
  722. static void set_display_channel(void);
  723. static void device_off(void);
  724. static void device_on(void);
  725. static void enable_second_display_channel(void);
  726. static void disable_second_display_channel(void);
  727. void viafb_lock_crt(void)
  728. {
  729. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  730. }
  731. void viafb_unlock_crt(void)
  732. {
  733. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  734. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  735. }
  736. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  737. {
  738. outb(index, LUT_INDEX_WRITE);
  739. outb(r, LUT_DATA);
  740. outb(g, LUT_DATA);
  741. outb(b, LUT_DATA);
  742. }
  743. static u32 get_dvi_devices(int output_interface)
  744. {
  745. switch (output_interface) {
  746. case INTERFACE_DVP0:
  747. return VIA_96 | VIA_6C;
  748. case INTERFACE_DVP1:
  749. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  750. return VIA_93;
  751. else
  752. return VIA_DVP1;
  753. case INTERFACE_DFP_HIGH:
  754. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  755. return 0;
  756. else
  757. return VIA_LVDS2 | VIA_96;
  758. case INTERFACE_DFP_LOW:
  759. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  760. return 0;
  761. else
  762. return VIA_DVP1 | VIA_LVDS1;
  763. case INTERFACE_TMDS:
  764. return VIA_LVDS1;
  765. }
  766. return 0;
  767. }
  768. static u32 get_lcd_devices(int output_interface)
  769. {
  770. switch (output_interface) {
  771. case INTERFACE_DVP0:
  772. return VIA_96;
  773. case INTERFACE_DVP1:
  774. return VIA_DVP1;
  775. case INTERFACE_DFP_HIGH:
  776. return VIA_LVDS2 | VIA_96;
  777. case INTERFACE_DFP_LOW:
  778. return VIA_LVDS1 | VIA_DVP1;
  779. case INTERFACE_DFP:
  780. return VIA_LVDS1 | VIA_LVDS2;
  781. case INTERFACE_LVDS0:
  782. case INTERFACE_LVDS0LVDS1:
  783. return VIA_LVDS1;
  784. case INTERFACE_LVDS1:
  785. return VIA_LVDS2;
  786. }
  787. return 0;
  788. }
  789. /*Set IGA path for each device*/
  790. void viafb_set_iga_path(void)
  791. {
  792. if (viafb_SAMM_ON == 1) {
  793. if (viafb_CRT_ON) {
  794. if (viafb_primary_dev == CRT_Device)
  795. viaparinfo->crt_setting_info->iga_path = IGA1;
  796. else
  797. viaparinfo->crt_setting_info->iga_path = IGA2;
  798. }
  799. if (viafb_DVI_ON) {
  800. if (viafb_primary_dev == DVI_Device)
  801. viaparinfo->tmds_setting_info->iga_path = IGA1;
  802. else
  803. viaparinfo->tmds_setting_info->iga_path = IGA2;
  804. }
  805. if (viafb_LCD_ON) {
  806. if (viafb_primary_dev == LCD_Device) {
  807. if (viafb_dual_fb &&
  808. (viaparinfo->chip_info->gfx_chip_name ==
  809. UNICHROME_CLE266)) {
  810. viaparinfo->
  811. lvds_setting_info->iga_path = IGA2;
  812. viaparinfo->
  813. crt_setting_info->iga_path = IGA1;
  814. viaparinfo->
  815. tmds_setting_info->iga_path = IGA1;
  816. } else
  817. viaparinfo->
  818. lvds_setting_info->iga_path = IGA1;
  819. } else {
  820. viaparinfo->lvds_setting_info->iga_path = IGA2;
  821. }
  822. }
  823. if (viafb_LCD2_ON) {
  824. if (LCD2_Device == viafb_primary_dev)
  825. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  826. else
  827. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  828. }
  829. } else {
  830. viafb_SAMM_ON = 0;
  831. if (viafb_CRT_ON && viafb_LCD_ON) {
  832. viaparinfo->crt_setting_info->iga_path = IGA1;
  833. viaparinfo->lvds_setting_info->iga_path = IGA2;
  834. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  835. viaparinfo->crt_setting_info->iga_path = IGA1;
  836. viaparinfo->tmds_setting_info->iga_path = IGA2;
  837. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  838. viaparinfo->tmds_setting_info->iga_path = IGA1;
  839. viaparinfo->lvds_setting_info->iga_path = IGA2;
  840. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  841. viaparinfo->lvds_setting_info->iga_path = IGA2;
  842. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  843. } else if (viafb_CRT_ON) {
  844. viaparinfo->crt_setting_info->iga_path = IGA1;
  845. } else if (viafb_LCD_ON) {
  846. viaparinfo->lvds_setting_info->iga_path = IGA2;
  847. } else if (viafb_DVI_ON) {
  848. viaparinfo->tmds_setting_info->iga_path = IGA1;
  849. }
  850. }
  851. viaparinfo->shared->iga1_devices = 0;
  852. viaparinfo->shared->iga2_devices = 0;
  853. if (viafb_CRT_ON) {
  854. if (viaparinfo->crt_setting_info->iga_path == IGA1)
  855. viaparinfo->shared->iga1_devices |= VIA_CRT;
  856. else
  857. viaparinfo->shared->iga2_devices |= VIA_CRT;
  858. }
  859. if (viafb_DVI_ON) {
  860. if (viaparinfo->tmds_setting_info->iga_path == IGA1)
  861. viaparinfo->shared->iga1_devices |= get_dvi_devices(
  862. viaparinfo->chip_info->
  863. tmds_chip_info.output_interface);
  864. else
  865. viaparinfo->shared->iga2_devices |= get_dvi_devices(
  866. viaparinfo->chip_info->
  867. tmds_chip_info.output_interface);
  868. }
  869. if (viafb_LCD_ON) {
  870. if (viaparinfo->lvds_setting_info->iga_path == IGA1)
  871. viaparinfo->shared->iga1_devices |= get_lcd_devices(
  872. viaparinfo->chip_info->
  873. lvds_chip_info.output_interface);
  874. else
  875. viaparinfo->shared->iga2_devices |= get_lcd_devices(
  876. viaparinfo->chip_info->
  877. lvds_chip_info.output_interface);
  878. }
  879. if (viafb_LCD2_ON) {
  880. if (viaparinfo->lvds_setting_info2->iga_path == IGA1)
  881. viaparinfo->shared->iga1_devices |= get_lcd_devices(
  882. viaparinfo->chip_info->
  883. lvds_chip_info2.output_interface);
  884. else
  885. viaparinfo->shared->iga2_devices |= get_lcd_devices(
  886. viaparinfo->chip_info->
  887. lvds_chip_info2.output_interface);
  888. }
  889. }
  890. static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
  891. {
  892. outb(0xFF, 0x3C6); /* bit mask of palette */
  893. outb(index, 0x3C8);
  894. outb(red, 0x3C9);
  895. outb(green, 0x3C9);
  896. outb(blue, 0x3C9);
  897. }
  898. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
  899. {
  900. viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
  901. set_color_register(index, red, green, blue);
  902. }
  903. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
  904. {
  905. viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
  906. set_color_register(index, red, green, blue);
  907. }
  908. static void set_source_common(u8 index, u8 offset, u8 iga)
  909. {
  910. u8 value, mask = 1 << offset;
  911. switch (iga) {
  912. case IGA1:
  913. value = 0x00;
  914. break;
  915. case IGA2:
  916. value = mask;
  917. break;
  918. default:
  919. printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
  920. return;
  921. }
  922. via_write_reg_mask(VIACR, index, value, mask);
  923. }
  924. static void set_crt_source(u8 iga)
  925. {
  926. u8 value;
  927. switch (iga) {
  928. case IGA1:
  929. value = 0x00;
  930. break;
  931. case IGA2:
  932. value = 0x40;
  933. break;
  934. default:
  935. printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
  936. return;
  937. }
  938. via_write_reg_mask(VIASR, 0x16, value, 0x40);
  939. }
  940. static inline void set_6C_source(u8 iga)
  941. {
  942. set_source_common(0x6C, 7, iga);
  943. }
  944. static inline void set_93_source(u8 iga)
  945. {
  946. set_source_common(0x93, 7, iga);
  947. }
  948. static inline void set_96_source(u8 iga)
  949. {
  950. set_source_common(0x96, 4, iga);
  951. }
  952. static inline void set_dvp1_source(u8 iga)
  953. {
  954. set_source_common(0x9B, 4, iga);
  955. }
  956. static inline void set_lvds1_source(u8 iga)
  957. {
  958. set_source_common(0x99, 4, iga);
  959. }
  960. static inline void set_lvds2_source(u8 iga)
  961. {
  962. set_source_common(0x97, 4, iga);
  963. }
  964. void via_set_source(u32 devices, u8 iga)
  965. {
  966. if (devices & VIA_6C)
  967. set_6C_source(iga);
  968. if (devices & VIA_93)
  969. set_93_source(iga);
  970. if (devices & VIA_96)
  971. set_96_source(iga);
  972. if (devices & VIA_CRT)
  973. set_crt_source(iga);
  974. if (devices & VIA_DVP1)
  975. set_dvp1_source(iga);
  976. if (devices & VIA_LVDS1)
  977. set_lvds1_source(iga);
  978. if (devices & VIA_LVDS2)
  979. set_lvds2_source(iga);
  980. }
  981. u32 via_parse_odev(char *input, char **end)
  982. {
  983. char *ptr = input;
  984. u32 odev = 0;
  985. bool next = true;
  986. int i, len;
  987. while (next) {
  988. next = false;
  989. for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
  990. len = strlen(device_mapping[i].name);
  991. if (!strncmp(ptr, device_mapping[i].name, len)) {
  992. odev |= device_mapping[i].device;
  993. ptr += len;
  994. if (*ptr == ',') {
  995. ptr++;
  996. next = true;
  997. }
  998. }
  999. }
  1000. }
  1001. *end = ptr;
  1002. return odev;
  1003. }
  1004. void via_odev_to_seq(struct seq_file *m, u32 odev)
  1005. {
  1006. int i, count = 0;
  1007. for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
  1008. if (odev & device_mapping[i].device) {
  1009. if (count > 0)
  1010. seq_putc(m, ',');
  1011. seq_puts(m, device_mapping[i].name);
  1012. count++;
  1013. }
  1014. }
  1015. seq_putc(m, '\n');
  1016. }
  1017. static void load_fix_bit_crtc_reg(void)
  1018. {
  1019. /* always set to 1 */
  1020. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  1021. /* line compare should set all bits = 1 (extend modes) */
  1022. viafb_write_reg(CR18, VIACR, 0xff);
  1023. /* line compare should set all bits = 1 (extend modes) */
  1024. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  1025. /* line compare should set all bits = 1 (extend modes) */
  1026. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  1027. /* line compare should set all bits = 1 (extend modes) */
  1028. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  1029. /* line compare should set all bits = 1 (extend modes) */
  1030. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  1031. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  1032. /* extend mode always set to e3h */
  1033. viafb_write_reg(CR17, VIACR, 0xe3);
  1034. /* extend mode always set to 0h */
  1035. viafb_write_reg(CR08, VIACR, 0x00);
  1036. /* extend mode always set to 0h */
  1037. viafb_write_reg(CR14, VIACR, 0x00);
  1038. /* If K8M800, enable Prefetch Mode. */
  1039. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  1040. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  1041. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  1042. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  1043. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  1044. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  1045. }
  1046. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  1047. struct io_register *reg,
  1048. int io_type)
  1049. {
  1050. int reg_mask;
  1051. int bit_num = 0;
  1052. int data;
  1053. int i, j;
  1054. int shift_next_reg;
  1055. int start_index, end_index, cr_index;
  1056. u16 get_bit;
  1057. for (i = 0; i < viafb_load_reg_num; i++) {
  1058. reg_mask = 0;
  1059. data = 0;
  1060. start_index = reg[i].start_bit;
  1061. end_index = reg[i].end_bit;
  1062. cr_index = reg[i].io_addr;
  1063. shift_next_reg = bit_num;
  1064. for (j = start_index; j <= end_index; j++) {
  1065. /*if (bit_num==8) timing_value = timing_value >>8; */
  1066. reg_mask = reg_mask | (BIT0 << j);
  1067. get_bit = (timing_value & (BIT0 << bit_num));
  1068. data =
  1069. data | ((get_bit >> shift_next_reg) << start_index);
  1070. bit_num++;
  1071. }
  1072. if (io_type == VIACR)
  1073. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  1074. else
  1075. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  1076. }
  1077. }
  1078. /* Write Registers */
  1079. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  1080. {
  1081. int i;
  1082. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  1083. for (i = 0; i < ItemNum; i++)
  1084. via_write_reg_mask(RegTable[i].port, RegTable[i].index,
  1085. RegTable[i].value, RegTable[i].mask);
  1086. }
  1087. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1088. {
  1089. int reg_value;
  1090. int viafb_load_reg_num;
  1091. struct io_register *reg = NULL;
  1092. switch (set_iga) {
  1093. case IGA1:
  1094. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1095. viafb_load_reg_num = fetch_count_reg.
  1096. iga1_fetch_count_reg.reg_num;
  1097. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1098. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1099. break;
  1100. case IGA2:
  1101. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1102. viafb_load_reg_num = fetch_count_reg.
  1103. iga2_fetch_count_reg.reg_num;
  1104. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1105. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1106. break;
  1107. }
  1108. }
  1109. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1110. {
  1111. int reg_value;
  1112. int viafb_load_reg_num;
  1113. struct io_register *reg = NULL;
  1114. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1115. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1116. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1117. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1118. if (set_iga == IGA1) {
  1119. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1120. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1121. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1122. iga1_fifo_high_threshold =
  1123. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1124. /* If resolution > 1280x1024, expire length = 64, else
  1125. expire length = 128 */
  1126. if ((hor_active > 1280) && (ver_active > 1024))
  1127. iga1_display_queue_expire_num = 16;
  1128. else
  1129. iga1_display_queue_expire_num =
  1130. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1131. }
  1132. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1133. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1134. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1135. iga1_fifo_high_threshold =
  1136. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1137. iga1_display_queue_expire_num =
  1138. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1139. /* If resolution > 1280x1024, expire length = 64, else
  1140. expire length = 128 */
  1141. if ((hor_active > 1280) && (ver_active > 1024))
  1142. iga1_display_queue_expire_num = 16;
  1143. else
  1144. iga1_display_queue_expire_num =
  1145. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1146. }
  1147. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1148. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1149. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1150. iga1_fifo_high_threshold =
  1151. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1152. /* If resolution > 1280x1024, expire length = 64,
  1153. else expire length = 128 */
  1154. if ((hor_active > 1280) && (ver_active > 1024))
  1155. iga1_display_queue_expire_num = 16;
  1156. else
  1157. iga1_display_queue_expire_num =
  1158. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1159. }
  1160. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1161. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1162. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1163. iga1_fifo_high_threshold =
  1164. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1165. iga1_display_queue_expire_num =
  1166. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1167. }
  1168. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1169. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1170. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1171. iga1_fifo_high_threshold =
  1172. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1173. iga1_display_queue_expire_num =
  1174. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1175. }
  1176. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1177. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1178. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1179. iga1_fifo_high_threshold =
  1180. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1181. iga1_display_queue_expire_num =
  1182. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1183. }
  1184. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1185. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1186. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1187. iga1_fifo_high_threshold =
  1188. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1189. iga1_display_queue_expire_num =
  1190. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1191. }
  1192. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1193. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1194. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1195. iga1_fifo_high_threshold =
  1196. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1197. iga1_display_queue_expire_num =
  1198. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1199. }
  1200. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1201. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1202. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1203. iga1_fifo_high_threshold =
  1204. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1205. iga1_display_queue_expire_num =
  1206. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1207. }
  1208. /* Set Display FIFO Depath Select */
  1209. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1210. viafb_load_reg_num =
  1211. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1212. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1213. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1214. /* Set Display FIFO Threshold Select */
  1215. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1216. viafb_load_reg_num =
  1217. fifo_threshold_select_reg.
  1218. iga1_fifo_threshold_select_reg.reg_num;
  1219. reg =
  1220. fifo_threshold_select_reg.
  1221. iga1_fifo_threshold_select_reg.reg;
  1222. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1223. /* Set FIFO High Threshold Select */
  1224. reg_value =
  1225. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1226. viafb_load_reg_num =
  1227. fifo_high_threshold_select_reg.
  1228. iga1_fifo_high_threshold_select_reg.reg_num;
  1229. reg =
  1230. fifo_high_threshold_select_reg.
  1231. iga1_fifo_high_threshold_select_reg.reg;
  1232. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1233. /* Set Display Queue Expire Num */
  1234. reg_value =
  1235. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1236. (iga1_display_queue_expire_num);
  1237. viafb_load_reg_num =
  1238. display_queue_expire_num_reg.
  1239. iga1_display_queue_expire_num_reg.reg_num;
  1240. reg =
  1241. display_queue_expire_num_reg.
  1242. iga1_display_queue_expire_num_reg.reg;
  1243. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1244. } else {
  1245. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1246. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1247. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1248. iga2_fifo_high_threshold =
  1249. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1250. /* If resolution > 1280x1024, expire length = 64,
  1251. else expire length = 128 */
  1252. if ((hor_active > 1280) && (ver_active > 1024))
  1253. iga2_display_queue_expire_num = 16;
  1254. else
  1255. iga2_display_queue_expire_num =
  1256. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1257. }
  1258. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1259. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1260. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1261. iga2_fifo_high_threshold =
  1262. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1263. /* If resolution > 1280x1024, expire length = 64,
  1264. else expire length = 128 */
  1265. if ((hor_active > 1280) && (ver_active > 1024))
  1266. iga2_display_queue_expire_num = 16;
  1267. else
  1268. iga2_display_queue_expire_num =
  1269. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1270. }
  1271. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1272. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1273. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1274. iga2_fifo_high_threshold =
  1275. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1276. /* If resolution > 1280x1024, expire length = 64,
  1277. else expire length = 128 */
  1278. if ((hor_active > 1280) && (ver_active > 1024))
  1279. iga2_display_queue_expire_num = 16;
  1280. else
  1281. iga2_display_queue_expire_num =
  1282. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1283. }
  1284. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1285. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1286. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1287. iga2_fifo_high_threshold =
  1288. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1289. iga2_display_queue_expire_num =
  1290. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1291. }
  1292. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1293. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1294. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1295. iga2_fifo_high_threshold =
  1296. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1297. iga2_display_queue_expire_num =
  1298. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1299. }
  1300. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1301. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1302. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1303. iga2_fifo_high_threshold =
  1304. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1305. iga2_display_queue_expire_num =
  1306. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1307. }
  1308. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1309. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1310. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1311. iga2_fifo_high_threshold =
  1312. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1313. iga2_display_queue_expire_num =
  1314. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1315. }
  1316. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1317. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1318. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1319. iga2_fifo_high_threshold =
  1320. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1321. iga2_display_queue_expire_num =
  1322. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1323. }
  1324. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1325. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1326. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1327. iga2_fifo_high_threshold =
  1328. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1329. iga2_display_queue_expire_num =
  1330. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1331. }
  1332. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1333. /* Set Display FIFO Depath Select */
  1334. reg_value =
  1335. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1336. - 1;
  1337. /* Patch LCD in IGA2 case */
  1338. viafb_load_reg_num =
  1339. display_fifo_depth_reg.
  1340. iga2_fifo_depth_select_reg.reg_num;
  1341. reg =
  1342. display_fifo_depth_reg.
  1343. iga2_fifo_depth_select_reg.reg;
  1344. viafb_load_reg(reg_value,
  1345. viafb_load_reg_num, reg, VIACR);
  1346. } else {
  1347. /* Set Display FIFO Depath Select */
  1348. reg_value =
  1349. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1350. viafb_load_reg_num =
  1351. display_fifo_depth_reg.
  1352. iga2_fifo_depth_select_reg.reg_num;
  1353. reg =
  1354. display_fifo_depth_reg.
  1355. iga2_fifo_depth_select_reg.reg;
  1356. viafb_load_reg(reg_value,
  1357. viafb_load_reg_num, reg, VIACR);
  1358. }
  1359. /* Set Display FIFO Threshold Select */
  1360. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1361. viafb_load_reg_num =
  1362. fifo_threshold_select_reg.
  1363. iga2_fifo_threshold_select_reg.reg_num;
  1364. reg =
  1365. fifo_threshold_select_reg.
  1366. iga2_fifo_threshold_select_reg.reg;
  1367. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1368. /* Set FIFO High Threshold Select */
  1369. reg_value =
  1370. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1371. viafb_load_reg_num =
  1372. fifo_high_threshold_select_reg.
  1373. iga2_fifo_high_threshold_select_reg.reg_num;
  1374. reg =
  1375. fifo_high_threshold_select_reg.
  1376. iga2_fifo_high_threshold_select_reg.reg;
  1377. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1378. /* Set Display Queue Expire Num */
  1379. reg_value =
  1380. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1381. (iga2_display_queue_expire_num);
  1382. viafb_load_reg_num =
  1383. display_queue_expire_num_reg.
  1384. iga2_display_queue_expire_num_reg.reg_num;
  1385. reg =
  1386. display_queue_expire_num_reg.
  1387. iga2_display_queue_expire_num_reg.reg;
  1388. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1389. }
  1390. }
  1391. static u32 cle266_encode_pll(struct pll_config pll)
  1392. {
  1393. return (pll.multiplier << 8)
  1394. | (pll.rshift << 6)
  1395. | pll.divisor;
  1396. }
  1397. static u32 k800_encode_pll(struct pll_config pll)
  1398. {
  1399. return ((pll.divisor - 2) << 16)
  1400. | (pll.rshift << 10)
  1401. | (pll.multiplier - 2);
  1402. }
  1403. static u32 vx855_encode_pll(struct pll_config pll)
  1404. {
  1405. return (pll.divisor << 16)
  1406. | (pll.rshift << 10)
  1407. | pll.multiplier;
  1408. }
  1409. u32 viafb_get_clk_value(int clk)
  1410. {
  1411. u32 value = 0;
  1412. int i = 0;
  1413. while (i < NUM_TOTAL_PLL_TABLE && clk != pll_value[i].clk)
  1414. i++;
  1415. if (i == NUM_TOTAL_PLL_TABLE) {
  1416. printk(KERN_WARNING "viafb_get_clk_value: PLL lookup failed!");
  1417. } else {
  1418. switch (viaparinfo->chip_info->gfx_chip_name) {
  1419. case UNICHROME_CLE266:
  1420. case UNICHROME_K400:
  1421. value = cle266_encode_pll(pll_value[i].cle266_pll);
  1422. break;
  1423. case UNICHROME_K800:
  1424. case UNICHROME_PM800:
  1425. case UNICHROME_CN700:
  1426. value = k800_encode_pll(pll_value[i].k800_pll);
  1427. break;
  1428. case UNICHROME_CX700:
  1429. case UNICHROME_CN750:
  1430. case UNICHROME_K8M890:
  1431. case UNICHROME_P4M890:
  1432. case UNICHROME_P4M900:
  1433. case UNICHROME_VX800:
  1434. value = k800_encode_pll(pll_value[i].cx700_pll);
  1435. break;
  1436. case UNICHROME_VX855:
  1437. value = vx855_encode_pll(pll_value[i].vx855_pll);
  1438. break;
  1439. }
  1440. }
  1441. return value;
  1442. }
  1443. /* Set VCLK*/
  1444. void viafb_set_vclock(u32 clk, int set_iga)
  1445. {
  1446. /* H.W. Reset : ON */
  1447. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1448. if (set_iga == IGA1) {
  1449. /* Change D,N FOR VCLK */
  1450. switch (viaparinfo->chip_info->gfx_chip_name) {
  1451. case UNICHROME_CLE266:
  1452. case UNICHROME_K400:
  1453. via_write_reg(VIASR, SR46, (clk & 0x00FF));
  1454. via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
  1455. break;
  1456. case UNICHROME_K800:
  1457. case UNICHROME_PM800:
  1458. case UNICHROME_CN700:
  1459. case UNICHROME_CX700:
  1460. case UNICHROME_CN750:
  1461. case UNICHROME_K8M890:
  1462. case UNICHROME_P4M890:
  1463. case UNICHROME_P4M900:
  1464. case UNICHROME_VX800:
  1465. case UNICHROME_VX855:
  1466. via_write_reg(VIASR, SR44, (clk & 0x0000FF));
  1467. via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
  1468. via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
  1469. break;
  1470. }
  1471. }
  1472. if (set_iga == IGA2) {
  1473. /* Change D,N FOR LCK */
  1474. switch (viaparinfo->chip_info->gfx_chip_name) {
  1475. case UNICHROME_CLE266:
  1476. case UNICHROME_K400:
  1477. via_write_reg(VIASR, SR44, (clk & 0x00FF));
  1478. via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
  1479. break;
  1480. case UNICHROME_K800:
  1481. case UNICHROME_PM800:
  1482. case UNICHROME_CN700:
  1483. case UNICHROME_CX700:
  1484. case UNICHROME_CN750:
  1485. case UNICHROME_K8M890:
  1486. case UNICHROME_P4M890:
  1487. case UNICHROME_P4M900:
  1488. case UNICHROME_VX800:
  1489. case UNICHROME_VX855:
  1490. via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
  1491. via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
  1492. via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
  1493. break;
  1494. }
  1495. }
  1496. /* H.W. Reset : OFF */
  1497. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1498. /* Reset PLL */
  1499. if (set_iga == IGA1) {
  1500. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1501. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1502. }
  1503. if (set_iga == IGA2) {
  1504. viafb_write_reg_mask(SR40, VIASR, 0x04, BIT2);
  1505. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT2);
  1506. }
  1507. /* Fire! */
  1508. via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
  1509. }
  1510. void viafb_load_crtc_timing(struct display_timing device_timing,
  1511. int set_iga)
  1512. {
  1513. int i;
  1514. int viafb_load_reg_num = 0;
  1515. int reg_value = 0;
  1516. struct io_register *reg = NULL;
  1517. viafb_unlock_crt();
  1518. for (i = 0; i < 12; i++) {
  1519. if (set_iga == IGA1) {
  1520. switch (i) {
  1521. case H_TOTAL_INDEX:
  1522. reg_value =
  1523. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1524. hor_total);
  1525. viafb_load_reg_num =
  1526. iga1_crtc_reg.hor_total.reg_num;
  1527. reg = iga1_crtc_reg.hor_total.reg;
  1528. break;
  1529. case H_ADDR_INDEX:
  1530. reg_value =
  1531. IGA1_HOR_ADDR_FORMULA(device_timing.
  1532. hor_addr);
  1533. viafb_load_reg_num =
  1534. iga1_crtc_reg.hor_addr.reg_num;
  1535. reg = iga1_crtc_reg.hor_addr.reg;
  1536. break;
  1537. case H_BLANK_START_INDEX:
  1538. reg_value =
  1539. IGA1_HOR_BLANK_START_FORMULA
  1540. (device_timing.hor_blank_start);
  1541. viafb_load_reg_num =
  1542. iga1_crtc_reg.hor_blank_start.reg_num;
  1543. reg = iga1_crtc_reg.hor_blank_start.reg;
  1544. break;
  1545. case H_BLANK_END_INDEX:
  1546. reg_value =
  1547. IGA1_HOR_BLANK_END_FORMULA
  1548. (device_timing.hor_blank_start,
  1549. device_timing.hor_blank_end);
  1550. viafb_load_reg_num =
  1551. iga1_crtc_reg.hor_blank_end.reg_num;
  1552. reg = iga1_crtc_reg.hor_blank_end.reg;
  1553. break;
  1554. case H_SYNC_START_INDEX:
  1555. reg_value =
  1556. IGA1_HOR_SYNC_START_FORMULA
  1557. (device_timing.hor_sync_start);
  1558. viafb_load_reg_num =
  1559. iga1_crtc_reg.hor_sync_start.reg_num;
  1560. reg = iga1_crtc_reg.hor_sync_start.reg;
  1561. break;
  1562. case H_SYNC_END_INDEX:
  1563. reg_value =
  1564. IGA1_HOR_SYNC_END_FORMULA
  1565. (device_timing.hor_sync_start,
  1566. device_timing.hor_sync_end);
  1567. viafb_load_reg_num =
  1568. iga1_crtc_reg.hor_sync_end.reg_num;
  1569. reg = iga1_crtc_reg.hor_sync_end.reg;
  1570. break;
  1571. case V_TOTAL_INDEX:
  1572. reg_value =
  1573. IGA1_VER_TOTAL_FORMULA(device_timing.
  1574. ver_total);
  1575. viafb_load_reg_num =
  1576. iga1_crtc_reg.ver_total.reg_num;
  1577. reg = iga1_crtc_reg.ver_total.reg;
  1578. break;
  1579. case V_ADDR_INDEX:
  1580. reg_value =
  1581. IGA1_VER_ADDR_FORMULA(device_timing.
  1582. ver_addr);
  1583. viafb_load_reg_num =
  1584. iga1_crtc_reg.ver_addr.reg_num;
  1585. reg = iga1_crtc_reg.ver_addr.reg;
  1586. break;
  1587. case V_BLANK_START_INDEX:
  1588. reg_value =
  1589. IGA1_VER_BLANK_START_FORMULA
  1590. (device_timing.ver_blank_start);
  1591. viafb_load_reg_num =
  1592. iga1_crtc_reg.ver_blank_start.reg_num;
  1593. reg = iga1_crtc_reg.ver_blank_start.reg;
  1594. break;
  1595. case V_BLANK_END_INDEX:
  1596. reg_value =
  1597. IGA1_VER_BLANK_END_FORMULA
  1598. (device_timing.ver_blank_start,
  1599. device_timing.ver_blank_end);
  1600. viafb_load_reg_num =
  1601. iga1_crtc_reg.ver_blank_end.reg_num;
  1602. reg = iga1_crtc_reg.ver_blank_end.reg;
  1603. break;
  1604. case V_SYNC_START_INDEX:
  1605. reg_value =
  1606. IGA1_VER_SYNC_START_FORMULA
  1607. (device_timing.ver_sync_start);
  1608. viafb_load_reg_num =
  1609. iga1_crtc_reg.ver_sync_start.reg_num;
  1610. reg = iga1_crtc_reg.ver_sync_start.reg;
  1611. break;
  1612. case V_SYNC_END_INDEX:
  1613. reg_value =
  1614. IGA1_VER_SYNC_END_FORMULA
  1615. (device_timing.ver_sync_start,
  1616. device_timing.ver_sync_end);
  1617. viafb_load_reg_num =
  1618. iga1_crtc_reg.ver_sync_end.reg_num;
  1619. reg = iga1_crtc_reg.ver_sync_end.reg;
  1620. break;
  1621. }
  1622. }
  1623. if (set_iga == IGA2) {
  1624. switch (i) {
  1625. case H_TOTAL_INDEX:
  1626. reg_value =
  1627. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1628. hor_total);
  1629. viafb_load_reg_num =
  1630. iga2_crtc_reg.hor_total.reg_num;
  1631. reg = iga2_crtc_reg.hor_total.reg;
  1632. break;
  1633. case H_ADDR_INDEX:
  1634. reg_value =
  1635. IGA2_HOR_ADDR_FORMULA(device_timing.
  1636. hor_addr);
  1637. viafb_load_reg_num =
  1638. iga2_crtc_reg.hor_addr.reg_num;
  1639. reg = iga2_crtc_reg.hor_addr.reg;
  1640. break;
  1641. case H_BLANK_START_INDEX:
  1642. reg_value =
  1643. IGA2_HOR_BLANK_START_FORMULA
  1644. (device_timing.hor_blank_start);
  1645. viafb_load_reg_num =
  1646. iga2_crtc_reg.hor_blank_start.reg_num;
  1647. reg = iga2_crtc_reg.hor_blank_start.reg;
  1648. break;
  1649. case H_BLANK_END_INDEX:
  1650. reg_value =
  1651. IGA2_HOR_BLANK_END_FORMULA
  1652. (device_timing.hor_blank_start,
  1653. device_timing.hor_blank_end);
  1654. viafb_load_reg_num =
  1655. iga2_crtc_reg.hor_blank_end.reg_num;
  1656. reg = iga2_crtc_reg.hor_blank_end.reg;
  1657. break;
  1658. case H_SYNC_START_INDEX:
  1659. reg_value =
  1660. IGA2_HOR_SYNC_START_FORMULA
  1661. (device_timing.hor_sync_start);
  1662. if (UNICHROME_CN700 <=
  1663. viaparinfo->chip_info->gfx_chip_name)
  1664. viafb_load_reg_num =
  1665. iga2_crtc_reg.hor_sync_start.
  1666. reg_num;
  1667. else
  1668. viafb_load_reg_num = 3;
  1669. reg = iga2_crtc_reg.hor_sync_start.reg;
  1670. break;
  1671. case H_SYNC_END_INDEX:
  1672. reg_value =
  1673. IGA2_HOR_SYNC_END_FORMULA
  1674. (device_timing.hor_sync_start,
  1675. device_timing.hor_sync_end);
  1676. viafb_load_reg_num =
  1677. iga2_crtc_reg.hor_sync_end.reg_num;
  1678. reg = iga2_crtc_reg.hor_sync_end.reg;
  1679. break;
  1680. case V_TOTAL_INDEX:
  1681. reg_value =
  1682. IGA2_VER_TOTAL_FORMULA(device_timing.
  1683. ver_total);
  1684. viafb_load_reg_num =
  1685. iga2_crtc_reg.ver_total.reg_num;
  1686. reg = iga2_crtc_reg.ver_total.reg;
  1687. break;
  1688. case V_ADDR_INDEX:
  1689. reg_value =
  1690. IGA2_VER_ADDR_FORMULA(device_timing.
  1691. ver_addr);
  1692. viafb_load_reg_num =
  1693. iga2_crtc_reg.ver_addr.reg_num;
  1694. reg = iga2_crtc_reg.ver_addr.reg;
  1695. break;
  1696. case V_BLANK_START_INDEX:
  1697. reg_value =
  1698. IGA2_VER_BLANK_START_FORMULA
  1699. (device_timing.ver_blank_start);
  1700. viafb_load_reg_num =
  1701. iga2_crtc_reg.ver_blank_start.reg_num;
  1702. reg = iga2_crtc_reg.ver_blank_start.reg;
  1703. break;
  1704. case V_BLANK_END_INDEX:
  1705. reg_value =
  1706. IGA2_VER_BLANK_END_FORMULA
  1707. (device_timing.ver_blank_start,
  1708. device_timing.ver_blank_end);
  1709. viafb_load_reg_num =
  1710. iga2_crtc_reg.ver_blank_end.reg_num;
  1711. reg = iga2_crtc_reg.ver_blank_end.reg;
  1712. break;
  1713. case V_SYNC_START_INDEX:
  1714. reg_value =
  1715. IGA2_VER_SYNC_START_FORMULA
  1716. (device_timing.ver_sync_start);
  1717. viafb_load_reg_num =
  1718. iga2_crtc_reg.ver_sync_start.reg_num;
  1719. reg = iga2_crtc_reg.ver_sync_start.reg;
  1720. break;
  1721. case V_SYNC_END_INDEX:
  1722. reg_value =
  1723. IGA2_VER_SYNC_END_FORMULA
  1724. (device_timing.ver_sync_start,
  1725. device_timing.ver_sync_end);
  1726. viafb_load_reg_num =
  1727. iga2_crtc_reg.ver_sync_end.reg_num;
  1728. reg = iga2_crtc_reg.ver_sync_end.reg;
  1729. break;
  1730. }
  1731. }
  1732. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1733. }
  1734. viafb_lock_crt();
  1735. }
  1736. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1737. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1738. {
  1739. struct display_timing crt_reg;
  1740. int i;
  1741. int index = 0;
  1742. int h_addr, v_addr;
  1743. u32 pll_D_N;
  1744. u8 polarity = 0;
  1745. for (i = 0; i < video_mode->mode_array; i++) {
  1746. index = i;
  1747. if (crt_table[i].refresh_rate == viaparinfo->
  1748. crt_setting_info->refresh_rate)
  1749. break;
  1750. }
  1751. crt_reg = crt_table[index].crtc;
  1752. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1753. /* So we would delete border. */
  1754. if ((viafb_LCD_ON | viafb_DVI_ON)
  1755. && video_mode->crtc[0].crtc.hor_addr == 640
  1756. && video_mode->crtc[0].crtc.ver_addr == 480
  1757. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1758. /* The border is 8 pixels. */
  1759. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1760. /* Blanking time should add left and right borders. */
  1761. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1762. }
  1763. h_addr = crt_reg.hor_addr;
  1764. v_addr = crt_reg.ver_addr;
  1765. /* update polarity for CRT timing */
  1766. if (crt_table[index].h_sync_polarity == NEGATIVE)
  1767. polarity |= BIT6;
  1768. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1769. polarity |= BIT7;
  1770. via_write_misc_reg_mask(polarity, BIT6 | BIT7);
  1771. if (set_iga == IGA1) {
  1772. viafb_unlock_crt();
  1773. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1774. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1775. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1776. }
  1777. switch (set_iga) {
  1778. case IGA1:
  1779. viafb_load_crtc_timing(crt_reg, IGA1);
  1780. break;
  1781. case IGA2:
  1782. viafb_load_crtc_timing(crt_reg, IGA2);
  1783. break;
  1784. }
  1785. load_fix_bit_crtc_reg();
  1786. viafb_lock_crt();
  1787. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1788. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1789. /* load FIFO */
  1790. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1791. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1792. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1793. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1794. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1795. viafb_set_vclock(pll_D_N, set_iga);
  1796. }
  1797. void __devinit viafb_init_chip_info(int chip_type)
  1798. {
  1799. init_gfx_chip_info(chip_type);
  1800. init_tmds_chip_info();
  1801. init_lvds_chip_info();
  1802. viaparinfo->crt_setting_info->iga_path = IGA1;
  1803. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1804. /*Set IGA path for each device */
  1805. viafb_set_iga_path();
  1806. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1807. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1808. viaparinfo->lvds_setting_info2->display_method =
  1809. viaparinfo->lvds_setting_info->display_method;
  1810. viaparinfo->lvds_setting_info2->lcd_mode =
  1811. viaparinfo->lvds_setting_info->lcd_mode;
  1812. }
  1813. void viafb_update_device_setting(int hres, int vres,
  1814. int bpp, int vmode_refresh, int flag)
  1815. {
  1816. if (flag == 0) {
  1817. viaparinfo->crt_setting_info->h_active = hres;
  1818. viaparinfo->crt_setting_info->v_active = vres;
  1819. viaparinfo->crt_setting_info->bpp = bpp;
  1820. viaparinfo->crt_setting_info->refresh_rate =
  1821. vmode_refresh;
  1822. viaparinfo->tmds_setting_info->h_active = hres;
  1823. viaparinfo->tmds_setting_info->v_active = vres;
  1824. viaparinfo->lvds_setting_info->h_active = hres;
  1825. viaparinfo->lvds_setting_info->v_active = vres;
  1826. viaparinfo->lvds_setting_info->bpp = bpp;
  1827. viaparinfo->lvds_setting_info->refresh_rate =
  1828. vmode_refresh;
  1829. viaparinfo->lvds_setting_info2->h_active = hres;
  1830. viaparinfo->lvds_setting_info2->v_active = vres;
  1831. viaparinfo->lvds_setting_info2->bpp = bpp;
  1832. viaparinfo->lvds_setting_info2->refresh_rate =
  1833. vmode_refresh;
  1834. } else {
  1835. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1836. viaparinfo->tmds_setting_info->h_active = hres;
  1837. viaparinfo->tmds_setting_info->v_active = vres;
  1838. }
  1839. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1840. viaparinfo->lvds_setting_info->h_active = hres;
  1841. viaparinfo->lvds_setting_info->v_active = vres;
  1842. viaparinfo->lvds_setting_info->bpp = bpp;
  1843. viaparinfo->lvds_setting_info->refresh_rate =
  1844. vmode_refresh;
  1845. }
  1846. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1847. viaparinfo->lvds_setting_info2->h_active = hres;
  1848. viaparinfo->lvds_setting_info2->v_active = vres;
  1849. viaparinfo->lvds_setting_info2->bpp = bpp;
  1850. viaparinfo->lvds_setting_info2->refresh_rate =
  1851. vmode_refresh;
  1852. }
  1853. }
  1854. }
  1855. static void __devinit init_gfx_chip_info(int chip_type)
  1856. {
  1857. u8 tmp;
  1858. viaparinfo->chip_info->gfx_chip_name = chip_type;
  1859. /* Check revision of CLE266 Chip */
  1860. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1861. /* CR4F only define in CLE266.CX chip */
  1862. tmp = viafb_read_reg(VIACR, CR4F);
  1863. viafb_write_reg(CR4F, VIACR, 0x55);
  1864. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1865. viaparinfo->chip_info->gfx_chip_revision =
  1866. CLE266_REVISION_AX;
  1867. else
  1868. viaparinfo->chip_info->gfx_chip_revision =
  1869. CLE266_REVISION_CX;
  1870. /* restore orignal CR4F value */
  1871. viafb_write_reg(CR4F, VIACR, tmp);
  1872. }
  1873. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1874. tmp = viafb_read_reg(VIASR, SR43);
  1875. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1876. if (tmp & 0x02) {
  1877. viaparinfo->chip_info->gfx_chip_revision =
  1878. CX700_REVISION_700M2;
  1879. } else if (tmp & 0x40) {
  1880. viaparinfo->chip_info->gfx_chip_revision =
  1881. CX700_REVISION_700M;
  1882. } else {
  1883. viaparinfo->chip_info->gfx_chip_revision =
  1884. CX700_REVISION_700;
  1885. }
  1886. }
  1887. /* Determine which 2D engine we have */
  1888. switch (viaparinfo->chip_info->gfx_chip_name) {
  1889. case UNICHROME_VX800:
  1890. case UNICHROME_VX855:
  1891. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
  1892. break;
  1893. case UNICHROME_K8M890:
  1894. case UNICHROME_P4M900:
  1895. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
  1896. break;
  1897. default:
  1898. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
  1899. break;
  1900. }
  1901. }
  1902. static void __devinit init_tmds_chip_info(void)
  1903. {
  1904. viafb_tmds_trasmitter_identify();
  1905. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1906. output_interface) {
  1907. switch (viaparinfo->chip_info->gfx_chip_name) {
  1908. case UNICHROME_CX700:
  1909. {
  1910. /* we should check support by hardware layout.*/
  1911. if ((viafb_display_hardware_layout ==
  1912. HW_LAYOUT_DVI_ONLY)
  1913. || (viafb_display_hardware_layout ==
  1914. HW_LAYOUT_LCD_DVI)) {
  1915. viaparinfo->chip_info->tmds_chip_info.
  1916. output_interface = INTERFACE_TMDS;
  1917. } else {
  1918. viaparinfo->chip_info->tmds_chip_info.
  1919. output_interface =
  1920. INTERFACE_NONE;
  1921. }
  1922. break;
  1923. }
  1924. case UNICHROME_K8M890:
  1925. case UNICHROME_P4M900:
  1926. case UNICHROME_P4M890:
  1927. /* TMDS on PCIE, we set DFPLOW as default. */
  1928. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1929. INTERFACE_DFP_LOW;
  1930. break;
  1931. default:
  1932. {
  1933. /* set DVP1 default for DVI */
  1934. viaparinfo->chip_info->tmds_chip_info
  1935. .output_interface = INTERFACE_DVP1;
  1936. }
  1937. }
  1938. }
  1939. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1940. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1941. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  1942. &viaparinfo->shared->tmds_setting_info);
  1943. }
  1944. static void __devinit init_lvds_chip_info(void)
  1945. {
  1946. viafb_lvds_trasmitter_identify();
  1947. viafb_init_lcd_size();
  1948. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1949. viaparinfo->lvds_setting_info);
  1950. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1951. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1952. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1953. }
  1954. /*If CX700,two singel LCD, we need to reassign
  1955. LCD interface to different LVDS port */
  1956. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1957. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1958. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1959. lvds_chip_name) && (INTEGRATED_LVDS ==
  1960. viaparinfo->chip_info->
  1961. lvds_chip_info2.lvds_chip_name)) {
  1962. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1963. INTERFACE_LVDS0;
  1964. viaparinfo->chip_info->lvds_chip_info2.
  1965. output_interface =
  1966. INTERFACE_LVDS1;
  1967. }
  1968. }
  1969. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1970. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1971. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1972. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1973. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1974. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1975. }
  1976. void __devinit viafb_init_dac(int set_iga)
  1977. {
  1978. int i;
  1979. u8 tmp;
  1980. if (set_iga == IGA1) {
  1981. /* access Primary Display's LUT */
  1982. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1983. /* turn off LCK */
  1984. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1985. for (i = 0; i < 256; i++) {
  1986. write_dac_reg(i, palLUT_table[i].red,
  1987. palLUT_table[i].green,
  1988. palLUT_table[i].blue);
  1989. }
  1990. /* turn on LCK */
  1991. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1992. } else {
  1993. tmp = viafb_read_reg(VIACR, CR6A);
  1994. /* access Secondary Display's LUT */
  1995. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1996. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1997. for (i = 0; i < 256; i++) {
  1998. write_dac_reg(i, palLUT_table[i].red,
  1999. palLUT_table[i].green,
  2000. palLUT_table[i].blue);
  2001. }
  2002. /* set IGA1 DAC for default */
  2003. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2004. viafb_write_reg(CR6A, VIACR, tmp);
  2005. }
  2006. }
  2007. static void device_screen_off(void)
  2008. {
  2009. /* turn off CRT screen (IGA1) */
  2010. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  2011. }
  2012. static void device_screen_on(void)
  2013. {
  2014. /* turn on CRT screen (IGA1) */
  2015. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  2016. }
  2017. static void set_display_channel(void)
  2018. {
  2019. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  2020. is keeped on lvds_setting_info2 */
  2021. if (viafb_LCD2_ON &&
  2022. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  2023. /* For dual channel LCD: */
  2024. /* Set to Dual LVDS channel. */
  2025. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2026. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  2027. /* For LCD+DFP: */
  2028. /* Set to LVDS1 + TMDS channel. */
  2029. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  2030. } else if (viafb_DVI_ON) {
  2031. /* Set to single TMDS channel. */
  2032. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  2033. } else if (viafb_LCD_ON) {
  2034. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  2035. /* For dual channel LCD: */
  2036. /* Set to Dual LVDS channel. */
  2037. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2038. } else {
  2039. /* Set to LVDS0 + LVDS1 channel. */
  2040. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  2041. }
  2042. }
  2043. }
  2044. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  2045. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  2046. {
  2047. int i, j;
  2048. int port;
  2049. u8 value, index, mask;
  2050. struct crt_mode_table *crt_timing;
  2051. struct crt_mode_table *crt_timing1 = NULL;
  2052. device_screen_off();
  2053. crt_timing = vmode_tbl->crtc;
  2054. if (viafb_SAMM_ON == 1) {
  2055. crt_timing1 = vmode_tbl1->crtc;
  2056. }
  2057. inb(VIAStatus);
  2058. outb(0x00, VIAAR);
  2059. /* Write Common Setting for Video Mode */
  2060. switch (viaparinfo->chip_info->gfx_chip_name) {
  2061. case UNICHROME_CLE266:
  2062. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  2063. break;
  2064. case UNICHROME_K400:
  2065. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  2066. break;
  2067. case UNICHROME_K800:
  2068. case UNICHROME_PM800:
  2069. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  2070. break;
  2071. case UNICHROME_CN700:
  2072. case UNICHROME_K8M890:
  2073. case UNICHROME_P4M890:
  2074. case UNICHROME_P4M900:
  2075. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2076. break;
  2077. case UNICHROME_CX700:
  2078. case UNICHROME_VX800:
  2079. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2080. break;
  2081. case UNICHROME_VX855:
  2082. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  2083. break;
  2084. }
  2085. device_off();
  2086. /* Fill VPIT Parameters */
  2087. /* Write Misc Register */
  2088. outb(VPIT.Misc, VIA_MISC_REG_WRITE);
  2089. /* Write Sequencer */
  2090. for (i = 1; i <= StdSR; i++)
  2091. via_write_reg(VIASR, i, VPIT.SR[i - 1]);
  2092. viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
  2093. /* Write CRTC */
  2094. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  2095. /* Write Graphic Controller */
  2096. for (i = 0; i < StdGR; i++)
  2097. via_write_reg(VIAGR, i, VPIT.GR[i]);
  2098. /* Write Attribute Controller */
  2099. for (i = 0; i < StdAR; i++) {
  2100. inb(VIAStatus);
  2101. outb(i, VIAAR);
  2102. outb(VPIT.AR[i], VIAAR);
  2103. }
  2104. inb(VIAStatus);
  2105. outb(0x20, VIAAR);
  2106. /* Update Patch Register */
  2107. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  2108. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  2109. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  2110. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  2111. for (j = 0; j < res_patch_table[0].table_length; j++) {
  2112. index = res_patch_table[0].io_reg_table[j].index;
  2113. port = res_patch_table[0].io_reg_table[j].port;
  2114. value = res_patch_table[0].io_reg_table[j].value;
  2115. mask = res_patch_table[0].io_reg_table[j].mask;
  2116. viafb_write_reg_mask(index, port, value, mask);
  2117. }
  2118. }
  2119. via_set_primary_pitch(viafbinfo->fix.line_length);
  2120. via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2121. : viafbinfo->fix.line_length);
  2122. via_set_primary_color_depth(viaparinfo->depth);
  2123. via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  2124. : viaparinfo->depth);
  2125. via_set_source(viaparinfo->shared->iga1_devices, IGA1);
  2126. via_set_source(viaparinfo->shared->iga2_devices, IGA2);
  2127. if (viaparinfo->shared->iga2_devices)
  2128. enable_second_display_channel();
  2129. else
  2130. disable_second_display_channel();
  2131. /* Update Refresh Rate Setting */
  2132. /* Clear On Screen */
  2133. /* CRT set mode */
  2134. if (viafb_CRT_ON) {
  2135. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2136. IGA2)) {
  2137. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  2138. video_bpp1 / 8,
  2139. viaparinfo->crt_setting_info->iga_path);
  2140. } else {
  2141. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  2142. video_bpp / 8,
  2143. viaparinfo->crt_setting_info->iga_path);
  2144. }
  2145. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2146. to 8 alignment (1368),there is several pixels (2 pixels)
  2147. on right side of screen. */
  2148. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2149. viafb_unlock_crt();
  2150. viafb_write_reg(CR02, VIACR,
  2151. viafb_read_reg(VIACR, CR02) - 1);
  2152. viafb_lock_crt();
  2153. }
  2154. }
  2155. if (viafb_DVI_ON) {
  2156. if (viafb_SAMM_ON &&
  2157. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2158. viafb_dvi_set_mode(viafb_get_mode
  2159. (viaparinfo->tmds_setting_info->h_active,
  2160. viaparinfo->tmds_setting_info->
  2161. v_active),
  2162. video_bpp1, viaparinfo->
  2163. tmds_setting_info->iga_path);
  2164. } else {
  2165. viafb_dvi_set_mode(viafb_get_mode
  2166. (viaparinfo->tmds_setting_info->h_active,
  2167. viaparinfo->
  2168. tmds_setting_info->v_active),
  2169. video_bpp, viaparinfo->
  2170. tmds_setting_info->iga_path);
  2171. }
  2172. }
  2173. if (viafb_LCD_ON) {
  2174. if (viafb_SAMM_ON &&
  2175. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2176. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2177. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2178. lvds_setting_info,
  2179. &viaparinfo->chip_info->lvds_chip_info);
  2180. } else {
  2181. /* IGA1 doesn't have LCD scaling, so set it center. */
  2182. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2183. viaparinfo->lvds_setting_info->display_method =
  2184. LCD_CENTERING;
  2185. }
  2186. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2187. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2188. lvds_setting_info,
  2189. &viaparinfo->chip_info->lvds_chip_info);
  2190. }
  2191. }
  2192. if (viafb_LCD2_ON) {
  2193. if (viafb_SAMM_ON &&
  2194. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2195. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2196. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2197. lvds_setting_info2,
  2198. &viaparinfo->chip_info->lvds_chip_info2);
  2199. } else {
  2200. /* IGA1 doesn't have LCD scaling, so set it center. */
  2201. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2202. viaparinfo->lvds_setting_info2->display_method =
  2203. LCD_CENTERING;
  2204. }
  2205. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2206. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2207. lvds_setting_info2,
  2208. &viaparinfo->chip_info->lvds_chip_info2);
  2209. }
  2210. }
  2211. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2212. && (viafb_LCD_ON || viafb_DVI_ON))
  2213. set_display_channel();
  2214. /* If set mode normally, save resolution information for hot-plug . */
  2215. if (!viafb_hotplug) {
  2216. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2217. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2218. viafb_hotplug_bpp = video_bpp;
  2219. viafb_hotplug_refresh = viafb_refresh;
  2220. if (viafb_DVI_ON)
  2221. viafb_DeviceStatus = DVI_Device;
  2222. else
  2223. viafb_DeviceStatus = CRT_Device;
  2224. }
  2225. device_on();
  2226. device_screen_on();
  2227. return 1;
  2228. }
  2229. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2230. {
  2231. int i;
  2232. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2233. if ((hres == res_map_refresh_tbl[i].hres)
  2234. && (vres == res_map_refresh_tbl[i].vres)
  2235. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2236. return res_map_refresh_tbl[i].pixclock;
  2237. }
  2238. return RES_640X480_60HZ_PIXCLOCK;
  2239. }
  2240. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2241. {
  2242. #define REFRESH_TOLERANCE 3
  2243. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2244. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2245. if ((hres == res_map_refresh_tbl[i].hres)
  2246. && (vres == res_map_refresh_tbl[i].vres)
  2247. && (diff > (abs(long_refresh -
  2248. res_map_refresh_tbl[i].vmode_refresh)))) {
  2249. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2250. vmode_refresh);
  2251. nearest = i;
  2252. }
  2253. }
  2254. #undef REFRESH_TOLERANCE
  2255. if (nearest > 0)
  2256. return res_map_refresh_tbl[nearest].vmode_refresh;
  2257. return 60;
  2258. }
  2259. static void device_off(void)
  2260. {
  2261. viafb_crt_disable();
  2262. viafb_dvi_disable();
  2263. viafb_lcd_disable();
  2264. }
  2265. static void device_on(void)
  2266. {
  2267. if (viafb_CRT_ON == 1)
  2268. viafb_crt_enable();
  2269. if (viafb_DVI_ON == 1)
  2270. viafb_dvi_enable();
  2271. if (viafb_LCD_ON == 1)
  2272. viafb_lcd_enable();
  2273. }
  2274. void viafb_crt_disable(void)
  2275. {
  2276. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2277. }
  2278. void viafb_crt_enable(void)
  2279. {
  2280. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2281. }
  2282. static void enable_second_display_channel(void)
  2283. {
  2284. /* to enable second display channel. */
  2285. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2286. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2287. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2288. }
  2289. static void disable_second_display_channel(void)
  2290. {
  2291. /* to disable second display channel. */
  2292. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2293. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2294. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2295. }
  2296. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2297. *p_gfx_dpa_setting)
  2298. {
  2299. switch (output_interface) {
  2300. case INTERFACE_DVP0:
  2301. {
  2302. /* DVP0 Clock Polarity and Adjust: */
  2303. viafb_write_reg_mask(CR96, VIACR,
  2304. p_gfx_dpa_setting->DVP0, 0x0F);
  2305. /* DVP0 Clock and Data Pads Driving: */
  2306. viafb_write_reg_mask(SR1E, VIASR,
  2307. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2308. viafb_write_reg_mask(SR2A, VIASR,
  2309. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2310. BIT4);
  2311. viafb_write_reg_mask(SR1B, VIASR,
  2312. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2313. viafb_write_reg_mask(SR2A, VIASR,
  2314. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2315. break;
  2316. }
  2317. case INTERFACE_DVP1:
  2318. {
  2319. /* DVP1 Clock Polarity and Adjust: */
  2320. viafb_write_reg_mask(CR9B, VIACR,
  2321. p_gfx_dpa_setting->DVP1, 0x0F);
  2322. /* DVP1 Clock and Data Pads Driving: */
  2323. viafb_write_reg_mask(SR65, VIASR,
  2324. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2325. break;
  2326. }
  2327. case INTERFACE_DFP_HIGH:
  2328. {
  2329. viafb_write_reg_mask(CR97, VIACR,
  2330. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2331. break;
  2332. }
  2333. case INTERFACE_DFP_LOW:
  2334. {
  2335. viafb_write_reg_mask(CR99, VIACR,
  2336. p_gfx_dpa_setting->DFPLow, 0x0F);
  2337. break;
  2338. }
  2339. case INTERFACE_DFP:
  2340. {
  2341. viafb_write_reg_mask(CR97, VIACR,
  2342. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2343. viafb_write_reg_mask(CR99, VIACR,
  2344. p_gfx_dpa_setting->DFPLow, 0x0F);
  2345. break;
  2346. }
  2347. }
  2348. }
  2349. /*According var's xres, yres fill var's other timing information*/
  2350. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2351. struct VideoModeTable *vmode_tbl)
  2352. {
  2353. struct crt_mode_table *crt_timing = NULL;
  2354. struct display_timing crt_reg;
  2355. int i = 0, index = 0;
  2356. crt_timing = vmode_tbl->crtc;
  2357. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2358. index = i;
  2359. if (crt_timing[i].refresh_rate == refresh)
  2360. break;
  2361. }
  2362. crt_reg = crt_timing[index].crtc;
  2363. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2364. var->left_margin =
  2365. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2366. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2367. var->hsync_len = crt_reg.hor_sync_end;
  2368. var->upper_margin =
  2369. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2370. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2371. var->vsync_len = crt_reg.ver_sync_end;
  2372. }