Kconfig 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. menu "Processor selection"
  2. #
  3. # Processor families
  4. #
  5. config CPU_SH2
  6. select SH_WRITETHROUGH if !CPU_SH2A
  7. bool
  8. config CPU_SH2A
  9. bool
  10. select CPU_SH2
  11. config CPU_SH3
  12. bool
  13. select CPU_HAS_INTEVT
  14. select CPU_HAS_SR_RB
  15. config CPU_SH4
  16. bool
  17. select CPU_HAS_INTEVT
  18. select CPU_HAS_SR_RB
  19. select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
  20. config CPU_SH4A
  21. bool
  22. select CPU_SH4
  23. config CPU_SH4AL_DSP
  24. bool
  25. select CPU_SH4A
  26. config CPU_SUBTYPE_ST40
  27. bool
  28. select CPU_SH4
  29. select CPU_HAS_INTC2_IRQ
  30. config CPU_SHX2
  31. bool
  32. #
  33. # Processor subtypes
  34. #
  35. comment "SH-2 Processor Support"
  36. config CPU_SUBTYPE_SH7604
  37. bool "Support SH7604 processor"
  38. select CPU_SH2
  39. config CPU_SUBTYPE_SH7619
  40. bool "Support SH7619 processor"
  41. select CPU_SH2
  42. comment "SH-2A Processor Support"
  43. config CPU_SUBTYPE_SH7206
  44. bool "Support SH7206 processor"
  45. select CPU_SH2A
  46. comment "SH-3 Processor Support"
  47. config CPU_SUBTYPE_SH7300
  48. bool "Support SH7300 processor"
  49. select CPU_SH3
  50. config CPU_SUBTYPE_SH7705
  51. bool "Support SH7705 processor"
  52. select CPU_SH3
  53. select CPU_HAS_IPR_IRQ
  54. select CPU_HAS_PINT_IRQ
  55. config CPU_SUBTYPE_SH7706
  56. bool "Support SH7706 processor"
  57. select CPU_SH3
  58. select CPU_HAS_IPR_IRQ
  59. help
  60. Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
  61. config CPU_SUBTYPE_SH7707
  62. bool "Support SH7707 processor"
  63. select CPU_SH3
  64. select CPU_HAS_PINT_IRQ
  65. help
  66. Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
  67. config CPU_SUBTYPE_SH7708
  68. bool "Support SH7708 processor"
  69. select CPU_SH3
  70. help
  71. Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
  72. if you have a 100 Mhz SH-3 HD6417708R CPU.
  73. config CPU_SUBTYPE_SH7709
  74. bool "Support SH7709 processor"
  75. select CPU_SH3
  76. select CPU_HAS_IPR_IRQ
  77. select CPU_HAS_PINT_IRQ
  78. help
  79. Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
  80. config CPU_SUBTYPE_SH7710
  81. bool "Support SH7710 processor"
  82. select CPU_SH3
  83. select CPU_HAS_IPR_IRQ
  84. help
  85. Select SH7710 if you have a SH3-DSP SH7710 CPU.
  86. config CPU_SUBTYPE_SH7712
  87. bool "Support SH7712 processor"
  88. select CPU_SH3
  89. select CPU_HAS_IPR_IRQ
  90. help
  91. Select SH7712 if you have a SH3-DSP SH7712 CPU.
  92. comment "SH-4 Processor Support"
  93. config CPU_SUBTYPE_SH7750
  94. bool "Support SH7750 processor"
  95. select CPU_SH4
  96. select CPU_HAS_IPR_IRQ
  97. help
  98. Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
  99. config CPU_SUBTYPE_SH7091
  100. bool "Support SH7091 processor"
  101. select CPU_SH4
  102. select CPU_SUBTYPE_SH7750
  103. help
  104. Select SH7091 if you have an SH-4 based Sega device (such as
  105. the Dreamcast, Naomi, and Naomi 2).
  106. config CPU_SUBTYPE_SH7750R
  107. bool "Support SH7750R processor"
  108. select CPU_SH4
  109. select CPU_SUBTYPE_SH7750
  110. select CPU_HAS_IPR_IRQ
  111. config CPU_SUBTYPE_SH7750S
  112. bool "Support SH7750S processor"
  113. select CPU_SH4
  114. select CPU_SUBTYPE_SH7750
  115. select CPU_HAS_IPR_IRQ
  116. config CPU_SUBTYPE_SH7751
  117. bool "Support SH7751 processor"
  118. select CPU_SH4
  119. select CPU_HAS_IPR_IRQ
  120. help
  121. Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
  122. or if you have a HD6417751R CPU.
  123. config CPU_SUBTYPE_SH7751R
  124. bool "Support SH7751R processor"
  125. select CPU_SH4
  126. select CPU_SUBTYPE_SH7751
  127. select CPU_HAS_IPR_IRQ
  128. config CPU_SUBTYPE_SH7760
  129. bool "Support SH7760 processor"
  130. select CPU_SH4
  131. select CPU_HAS_INTC2_IRQ
  132. select CPU_HAS_IPR_IRQ
  133. config CPU_SUBTYPE_SH4_202
  134. bool "Support SH4-202 processor"
  135. select CPU_SH4
  136. comment "ST40 Processor Support"
  137. config CPU_SUBTYPE_ST40STB1
  138. bool "Support ST40STB1/ST40RA processors"
  139. select CPU_SUBTYPE_ST40
  140. help
  141. Select ST40STB1 if you have a ST40RA CPU.
  142. This was previously called the ST40STB1, hence the option name.
  143. config CPU_SUBTYPE_ST40GX1
  144. bool "Support ST40GX1 processor"
  145. select CPU_SUBTYPE_ST40
  146. help
  147. Select ST40GX1 if you have a ST40GX1 CPU.
  148. comment "SH-4A Processor Support"
  149. config CPU_SUBTYPE_SH7770
  150. bool "Support SH7770 processor"
  151. select CPU_SH4A
  152. config CPU_SUBTYPE_SH7780
  153. bool "Support SH7780 processor"
  154. select CPU_SH4A
  155. select CPU_HAS_INTC2_IRQ
  156. config CPU_SUBTYPE_SH7785
  157. bool "Support SH7785 processor"
  158. select CPU_SH4A
  159. select CPU_SHX2
  160. select CPU_HAS_INTC2_IRQ
  161. comment "SH4AL-DSP Processor Support"
  162. config CPU_SUBTYPE_SH73180
  163. bool "Support SH73180 processor"
  164. select CPU_SH4AL_DSP
  165. config CPU_SUBTYPE_SH7343
  166. bool "Support SH7343 processor"
  167. select CPU_SH4AL_DSP
  168. config CPU_SUBTYPE_SH7722
  169. bool "Support SH7722 processor"
  170. select CPU_SH4AL_DSP
  171. select CPU_SHX2
  172. select CPU_HAS_IPR_IRQ
  173. endmenu
  174. menu "Memory management options"
  175. config MMU
  176. bool "Support for memory management hardware"
  177. depends on !CPU_SH2
  178. default y
  179. help
  180. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  181. boot on these systems, this option must not be set.
  182. On other systems (such as the SH-3 and 4) where an MMU exists,
  183. turning this off will boot the kernel on these machines with the
  184. MMU implicitly switched off.
  185. config PAGE_OFFSET
  186. hex
  187. default "0x80000000" if MMU
  188. default "0x00000000"
  189. config MEMORY_START
  190. hex "Physical memory start address"
  191. default "0x08000000"
  192. ---help---
  193. Computers built with Hitachi SuperH processors always
  194. map the ROM starting at address zero. But the processor
  195. does not specify the range that RAM takes.
  196. The physical memory (RAM) start address will be automatically
  197. set to 08000000. Other platforms, such as the Solution Engine
  198. boards typically map RAM at 0C000000.
  199. Tweak this only when porting to a new machine which does not
  200. already have a defconfig. Changing it from the known correct
  201. value on any of the known systems will only lead to disaster.
  202. config MEMORY_SIZE
  203. hex "Physical memory size"
  204. default "0x00400000"
  205. help
  206. This sets the default memory size assumed by your SH kernel. It can
  207. be overridden as normal by the 'mem=' argument on the kernel command
  208. line. If unsure, consult your board specifications or just leave it
  209. as 0x00400000 which was the default value before this became
  210. configurable.
  211. config 32BIT
  212. bool "Support 32-bit physical addressing through PMB"
  213. depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
  214. default y
  215. help
  216. If you say Y here, physical addressing will be extended to
  217. 32-bits through the SH-4A PMB. If this is not set, legacy
  218. 29-bit physical addressing will be used.
  219. config X2TLB
  220. bool "Enable extended TLB mode"
  221. depends on CPU_SHX2 && MMU && EXPERIMENTAL
  222. help
  223. Selecting this option will enable the extended mode of the SH-X2
  224. TLB. For legacy SH-X behaviour and interoperability, say N. For
  225. all of the fun new features and a willingless to submit bug reports,
  226. say Y.
  227. config VSYSCALL
  228. bool "Support vsyscall page"
  229. depends on MMU
  230. default y
  231. help
  232. This will enable support for the kernel mapping a vDSO page
  233. in process space, and subsequently handing down the entry point
  234. to the libc through the ELF auxiliary vector.
  235. From the kernel side this is used for the signal trampoline.
  236. For systems with an MMU that can afford to give up a page,
  237. (the default value) say Y.
  238. config NODES_SHIFT
  239. int
  240. default "1"
  241. depends on NEED_MULTIPLE_NODES
  242. config ARCH_FLATMEM_ENABLE
  243. def_bool y
  244. config ARCH_POPULATES_NODE_MAP
  245. def_bool y
  246. choice
  247. prompt "Kernel page size"
  248. default PAGE_SIZE_4KB
  249. config PAGE_SIZE_4KB
  250. bool "4kB"
  251. help
  252. This is the default page size used by all SuperH CPUs.
  253. config PAGE_SIZE_8KB
  254. bool "8kB"
  255. depends on EXPERIMENTAL && X2TLB
  256. help
  257. This enables 8kB pages as supported by SH-X2 and later MMUs.
  258. config PAGE_SIZE_64KB
  259. bool "64kB"
  260. depends on EXPERIMENTAL && CPU_SH4
  261. help
  262. This enables support for 64kB pages, possible on all SH-4
  263. CPUs and later. Highly experimental, not recommended.
  264. endchoice
  265. choice
  266. prompt "HugeTLB page size"
  267. depends on HUGETLB_PAGE && CPU_SH4 && MMU
  268. default HUGETLB_PAGE_SIZE_64K
  269. config HUGETLB_PAGE_SIZE_64K
  270. bool "64kB"
  271. config HUGETLB_PAGE_SIZE_256K
  272. bool "256kB"
  273. depends on X2TLB
  274. config HUGETLB_PAGE_SIZE_1MB
  275. bool "1MB"
  276. config HUGETLB_PAGE_SIZE_4MB
  277. bool "4MB"
  278. depends on X2TLB
  279. config HUGETLB_PAGE_SIZE_64MB
  280. bool "64MB"
  281. depends on X2TLB
  282. endchoice
  283. source "mm/Kconfig"
  284. endmenu
  285. menu "Cache configuration"
  286. config SH7705_CACHE_32KB
  287. bool "Enable 32KB cache size for SH7705"
  288. depends on CPU_SUBTYPE_SH7705
  289. default y
  290. config SH_DIRECT_MAPPED
  291. bool "Use direct-mapped caching"
  292. default n
  293. help
  294. Selecting this option will configure the caches to be direct-mapped,
  295. even if the cache supports a 2 or 4-way mode. This is useful primarily
  296. for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
  297. SH4-202, SH4-501, etc.)
  298. Turn this option off for platforms that do not have a direct-mapped
  299. cache, and you have no need to run the caches in such a configuration.
  300. config SH_WRITETHROUGH
  301. bool "Use write-through caching"
  302. help
  303. Selecting this option will configure the caches in write-through
  304. mode, as opposed to the default write-back configuration.
  305. Since there's sill some aliasing issues on SH-4, this option will
  306. unfortunately still require the majority of flushing functions to
  307. be implemented to deal with aliasing.
  308. If unsure, say N.
  309. config SH_OCRAM
  310. bool "Operand Cache RAM (OCRAM) support"
  311. help
  312. Selecting this option will automatically tear down the number of
  313. sets in the dcache by half, which in turn exposes a memory range.
  314. The addresses for the OC RAM base will vary according to the
  315. processor version. Consult vendor documentation for specifics.
  316. If unsure, say N.
  317. endmenu