ide.h 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463
  1. #ifndef _IDE_H
  2. #define _IDE_H
  3. /*
  4. * linux/include/linux/ide.h
  5. *
  6. * Copyright (C) 1994-2002 Linus Torvalds & authors
  7. */
  8. #include <linux/init.h>
  9. #include <linux/ioport.h>
  10. #include <linux/hdreg.h>
  11. #include <linux/blkdev.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/bitops.h>
  15. #include <linux/bio.h>
  16. #include <linux/device.h>
  17. #include <linux/pci.h>
  18. #include <linux/completion.h>
  19. #ifdef CONFIG_BLK_DEV_IDEACPI
  20. #include <acpi/acpi.h>
  21. #endif
  22. #include <asm/byteorder.h>
  23. #include <asm/system.h>
  24. #include <asm/io.h>
  25. #include <asm/mutex.h>
  26. #if defined(CONFIG_CRIS) || defined(CONFIG_FRV)
  27. # define SUPPORT_VLB_SYNC 0
  28. #else
  29. # define SUPPORT_VLB_SYNC 1
  30. #endif
  31. /*
  32. * Used to indicate "no IRQ", should be a value that cannot be an IRQ
  33. * number.
  34. */
  35. #define IDE_NO_IRQ (-1)
  36. typedef unsigned char byte; /* used everywhere */
  37. /*
  38. * Probably not wise to fiddle with these
  39. */
  40. #define ERROR_MAX 8 /* Max read/write errors per sector */
  41. #define ERROR_RESET 3 /* Reset controller every 4th retry */
  42. #define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
  43. /*
  44. * state flags
  45. */
  46. #define DMA_PIO_RETRY 1 /* retrying in PIO */
  47. #define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
  48. #define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
  49. /*
  50. * Definitions for accessing IDE controller registers
  51. */
  52. #define IDE_NR_PORTS (10)
  53. struct ide_io_ports {
  54. unsigned long data_addr;
  55. union {
  56. unsigned long error_addr; /* read: error */
  57. unsigned long feature_addr; /* write: feature */
  58. };
  59. unsigned long nsect_addr;
  60. unsigned long lbal_addr;
  61. unsigned long lbam_addr;
  62. unsigned long lbah_addr;
  63. unsigned long device_addr;
  64. union {
  65. unsigned long status_addr; /*  read: status  */
  66. unsigned long command_addr; /* write: command */
  67. };
  68. unsigned long ctl_addr;
  69. unsigned long irq_addr;
  70. };
  71. #define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
  72. #define BAD_R_STAT (BUSY_STAT | ERR_STAT)
  73. #define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
  74. #define BAD_STAT (BAD_R_STAT | DRQ_STAT)
  75. #define DRIVE_READY (READY_STAT | SEEK_STAT)
  76. #define BAD_CRC (ABRT_ERR | ICRC_ERR)
  77. #define SATA_NR_PORTS (3) /* 16 possible ?? */
  78. #define SATA_STATUS_OFFSET (0)
  79. #define SATA_ERROR_OFFSET (1)
  80. #define SATA_CONTROL_OFFSET (2)
  81. /*
  82. * Our Physical Region Descriptor (PRD) table should be large enough
  83. * to handle the biggest I/O request we are likely to see. Since requests
  84. * can have no more than 256 sectors, and since the typical blocksize is
  85. * two or more sectors, we could get by with a limit of 128 entries here for
  86. * the usual worst case. Most requests seem to include some contiguous blocks,
  87. * further reducing the number of table entries required.
  88. *
  89. * The driver reverts to PIO mode for individual requests that exceed
  90. * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
  91. * 100% of all crazy scenarios here is not necessary.
  92. *
  93. * As it turns out though, we must allocate a full 4KB page for this,
  94. * so the two PRD tables (ide0 & ide1) will each get half of that,
  95. * allowing each to have about 256 entries (8 bytes each) from this.
  96. */
  97. #define PRD_BYTES 8
  98. #define PRD_ENTRIES 256
  99. /*
  100. * Some more useful definitions
  101. */
  102. #define PARTN_BITS 6 /* number of minor dev bits for partitions */
  103. #define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
  104. #define SECTOR_SIZE 512
  105. #define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
  106. #define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
  107. /*
  108. * Timeouts for various operations:
  109. */
  110. #define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
  111. #define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
  112. #define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
  113. #define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
  114. #define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
  115. #define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
  116. /*
  117. * Op codes for special requests to be handled by ide_special_rq().
  118. * Values should be in the range of 0x20 to 0x3f.
  119. */
  120. #define REQ_DRIVE_RESET 0x20
  121. /*
  122. * Check for an interrupt and acknowledge the interrupt status
  123. */
  124. struct hwif_s;
  125. typedef int (ide_ack_intr_t)(struct hwif_s *);
  126. /*
  127. * hwif_chipset_t is used to keep track of the specific hardware
  128. * chipset used by each IDE interface, if known.
  129. */
  130. enum { ide_unknown, ide_generic, ide_pci,
  131. ide_cmd640, ide_dtc2278, ide_ali14xx,
  132. ide_qd65xx, ide_umc8672, ide_ht6560b,
  133. ide_rz1000, ide_trm290,
  134. ide_cmd646, ide_cy82c693, ide_4drives,
  135. ide_pmac, ide_acorn,
  136. ide_au1xxx, ide_palm3710
  137. };
  138. typedef u8 hwif_chipset_t;
  139. /*
  140. * Structure to hold all information about the location of this port
  141. */
  142. typedef struct hw_regs_s {
  143. union {
  144. struct ide_io_ports io_ports;
  145. unsigned long io_ports_array[IDE_NR_PORTS];
  146. };
  147. int irq; /* our irq number */
  148. ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
  149. hwif_chipset_t chipset;
  150. struct device *dev, *parent;
  151. unsigned long config;
  152. } hw_regs_t;
  153. void ide_init_port_data(struct hwif_s *, unsigned int);
  154. void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
  155. static inline void ide_std_init_ports(hw_regs_t *hw,
  156. unsigned long io_addr,
  157. unsigned long ctl_addr)
  158. {
  159. unsigned int i;
  160. for (i = 0; i <= 7; i++)
  161. hw->io_ports_array[i] = io_addr++;
  162. hw->io_ports.ctl_addr = ctl_addr;
  163. }
  164. /* for IDE PCI controllers in legacy mode, temporary */
  165. static inline int __ide_default_irq(unsigned long base)
  166. {
  167. switch (base) {
  168. #ifdef CONFIG_IA64
  169. case 0x1f0: return isa_irq_to_vector(14);
  170. case 0x170: return isa_irq_to_vector(15);
  171. #else
  172. case 0x1f0: return 14;
  173. case 0x170: return 15;
  174. #endif
  175. }
  176. return 0;
  177. }
  178. #if defined(CONFIG_ARM) || defined(CONFIG_FRV) || defined(CONFIG_M68K) || \
  179. defined(CONFIG_MIPS) || defined(CONFIG_MN10300) || defined(CONFIG_PARISC) \
  180. || defined(CONFIG_PPC) || defined(CONFIG_SPARC) || defined(CONFIG_SPARC64)
  181. #include <asm/ide.h>
  182. #else
  183. #include <asm-generic/ide_iops.h>
  184. #endif
  185. #ifndef MAX_HWIFS
  186. #if defined(CONFIG_BLACKFIN) || defined(CONFIG_H8300) || defined(CONFIG_XTENSA)
  187. # define MAX_HWIFS 1
  188. #else
  189. # define MAX_HWIFS 10
  190. #endif
  191. #endif
  192. #if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
  193. #undef MAX_HWIFS
  194. #define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
  195. #endif
  196. /* Currently only m68k, apus and m8xx need it */
  197. #ifndef IDE_ARCH_ACK_INTR
  198. # define ide_ack_intr(hwif) (1)
  199. #endif
  200. /* Currently only Atari needs it */
  201. #ifndef IDE_ARCH_LOCK
  202. # define ide_release_lock() do {} while (0)
  203. # define ide_get_lock(hdlr, data) do {} while (0)
  204. #endif /* IDE_ARCH_LOCK */
  205. /*
  206. * Now for the data we need to maintain per-drive: ide_drive_t
  207. */
  208. #define ide_scsi 0x21
  209. #define ide_disk 0x20
  210. #define ide_optical 0x7
  211. #define ide_cdrom 0x5
  212. #define ide_tape 0x1
  213. #define ide_floppy 0x0
  214. /*
  215. * Special Driver Flags
  216. *
  217. * set_geometry : respecify drive geometry
  218. * recalibrate : seek to cyl 0
  219. * set_multmode : set multmode count
  220. * set_tune : tune interface for drive
  221. * serviced : service command
  222. * reserved : unused
  223. */
  224. typedef union {
  225. unsigned all : 8;
  226. struct {
  227. unsigned set_geometry : 1;
  228. unsigned recalibrate : 1;
  229. unsigned set_multmode : 1;
  230. unsigned set_tune : 1;
  231. unsigned serviced : 1;
  232. unsigned reserved : 3;
  233. } b;
  234. } special_t;
  235. /*
  236. * ATA-IDE Select Register, aka Device-Head
  237. *
  238. * head : always zeros here
  239. * unit : drive select number: 0/1
  240. * bit5 : always 1
  241. * lba : using LBA instead of CHS
  242. * bit7 : always 1
  243. */
  244. typedef union {
  245. unsigned all : 8;
  246. struct {
  247. #if defined(__LITTLE_ENDIAN_BITFIELD)
  248. unsigned head : 4;
  249. unsigned unit : 1;
  250. unsigned bit5 : 1;
  251. unsigned lba : 1;
  252. unsigned bit7 : 1;
  253. #elif defined(__BIG_ENDIAN_BITFIELD)
  254. unsigned bit7 : 1;
  255. unsigned lba : 1;
  256. unsigned bit5 : 1;
  257. unsigned unit : 1;
  258. unsigned head : 4;
  259. #else
  260. #error "Please fix <asm/byteorder.h>"
  261. #endif
  262. } b;
  263. } select_t, ata_select_t;
  264. /*
  265. * Status returned from various ide_ functions
  266. */
  267. typedef enum {
  268. ide_stopped, /* no drive operation was started */
  269. ide_started, /* a drive operation was started, handler was set */
  270. } ide_startstop_t;
  271. struct ide_driver_s;
  272. struct ide_settings_s;
  273. #ifdef CONFIG_BLK_DEV_IDEACPI
  274. struct ide_acpi_drive_link;
  275. struct ide_acpi_hwif_link;
  276. #endif
  277. /* ATAPI device flags */
  278. enum {
  279. IDE_AFLAG_DRQ_INTERRUPT = (1 << 0),
  280. IDE_AFLAG_MEDIA_CHANGED = (1 << 1),
  281. /* ide-cd */
  282. /* Drive cannot lock the door. */
  283. IDE_AFLAG_NO_DOORLOCK = (1 << 2),
  284. /* Drive cannot eject the disc. */
  285. IDE_AFLAG_NO_EJECT = (1 << 3),
  286. /* Drive is a pre ATAPI 1.2 drive. */
  287. IDE_AFLAG_PRE_ATAPI12 = (1 << 4),
  288. /* TOC addresses are in BCD. */
  289. IDE_AFLAG_TOCADDR_AS_BCD = (1 << 5),
  290. /* TOC track numbers are in BCD. */
  291. IDE_AFLAG_TOCTRACKS_AS_BCD = (1 << 6),
  292. /*
  293. * Drive does not provide data in multiples of SECTOR_SIZE
  294. * when more than one interrupt is needed.
  295. */
  296. IDE_AFLAG_LIMIT_NFRAMES = (1 << 7),
  297. /* Seeking in progress. */
  298. IDE_AFLAG_SEEKING = (1 << 8),
  299. /* Saved TOC information is current. */
  300. IDE_AFLAG_TOC_VALID = (1 << 9),
  301. /* We think that the drive door is locked. */
  302. IDE_AFLAG_DOOR_LOCKED = (1 << 10),
  303. /* SET_CD_SPEED command is unsupported. */
  304. IDE_AFLAG_NO_SPEED_SELECT = (1 << 11),
  305. IDE_AFLAG_VERTOS_300_SSD = (1 << 12),
  306. IDE_AFLAG_VERTOS_600_ESD = (1 << 13),
  307. IDE_AFLAG_SANYO_3CD = (1 << 14),
  308. IDE_AFLAG_FULL_CAPS_PAGE = (1 << 15),
  309. IDE_AFLAG_PLAY_AUDIO_OK = (1 << 16),
  310. IDE_AFLAG_LE_SPEED_FIELDS = (1 << 17),
  311. /* ide-floppy */
  312. /* Format in progress */
  313. IDE_AFLAG_FORMAT_IN_PROGRESS = (1 << 18),
  314. /* Avoid commands not supported in Clik drive */
  315. IDE_AFLAG_CLIK_DRIVE = (1 << 19),
  316. /* Requires BH algorithm for packets */
  317. IDE_AFLAG_ZIP_DRIVE = (1 << 20),
  318. /* ide-tape */
  319. IDE_AFLAG_IGNORE_DSC = (1 << 21),
  320. /* 0 When the tape position is unknown */
  321. IDE_AFLAG_ADDRESS_VALID = (1 << 22),
  322. /* Device already opened */
  323. IDE_AFLAG_BUSY = (1 << 23),
  324. /* Attempt to auto-detect the current user block size */
  325. IDE_AFLAG_DETECT_BS = (1 << 24),
  326. /* Currently on a filemark */
  327. IDE_AFLAG_FILEMARK = (1 << 25),
  328. /* 0 = no tape is loaded, so we don't rewind after ejecting */
  329. IDE_AFLAG_MEDIUM_PRESENT = (1 << 26)
  330. };
  331. struct ide_drive_s {
  332. char name[4]; /* drive name, such as "hda" */
  333. char driver_req[10]; /* requests specific driver */
  334. struct request_queue *queue; /* request queue */
  335. struct request *rq; /* current request */
  336. struct ide_drive_s *next; /* circular list of hwgroup drives */
  337. void *driver_data; /* extra driver data */
  338. struct hd_driveid *id; /* drive model identification info */
  339. #ifdef CONFIG_IDE_PROC_FS
  340. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  341. struct ide_settings_s *settings;/* /proc/ide/ drive settings */
  342. #endif
  343. struct hwif_s *hwif; /* actually (ide_hwif_t *) */
  344. unsigned long sleep; /* sleep until this time */
  345. unsigned long service_start; /* time we started last request */
  346. unsigned long service_time; /* service time of last request */
  347. unsigned long timeout; /* max time to wait for irq */
  348. special_t special; /* special action flags */
  349. select_t select; /* basic drive/head select reg value */
  350. u8 keep_settings; /* restore settings after drive reset */
  351. u8 using_dma; /* disk is using dma for read/write */
  352. u8 retry_pio; /* retrying dma capable host in pio */
  353. u8 state; /* retry state */
  354. u8 waiting_for_dma; /* dma currently in progress */
  355. u8 unmask; /* okay to unmask other irqs */
  356. u8 noflush; /* don't attempt flushes */
  357. u8 dsc_overlap; /* DSC overlap */
  358. u8 nice1; /* give potential excess bandwidth */
  359. unsigned present : 1; /* drive is physically present */
  360. unsigned dead : 1; /* device ejected hint */
  361. unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
  362. unsigned noprobe : 1; /* from: hdx=noprobe */
  363. unsigned removable : 1; /* 1 if need to do check_media_change */
  364. unsigned attach : 1; /* needed for removable devices */
  365. unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
  366. unsigned no_unmask : 1; /* disallow setting unmask bit */
  367. unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
  368. unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
  369. unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
  370. unsigned nodma : 1; /* disallow DMA */
  371. unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
  372. unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
  373. unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
  374. unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
  375. unsigned post_reset : 1;
  376. unsigned udma33_warned : 1;
  377. u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
  378. u8 quirk_list; /* considered quirky, set for a specific host */
  379. u8 init_speed; /* transfer rate set at boot */
  380. u8 current_speed; /* current transfer rate set */
  381. u8 desired_speed; /* desired transfer rate set */
  382. u8 dn; /* now wide spread use */
  383. u8 wcache; /* status of write cache */
  384. u8 acoustic; /* acoustic management */
  385. u8 media; /* disk, cdrom, tape, floppy, ... */
  386. u8 ready_stat; /* min status value for drive ready */
  387. u8 mult_count; /* current multiple sector setting */
  388. u8 mult_req; /* requested multiple sector setting */
  389. u8 tune_req; /* requested drive tuning setting */
  390. u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
  391. u8 bad_wstat; /* used for ignoring WRERR_STAT */
  392. u8 nowerr; /* used for ignoring WRERR_STAT */
  393. u8 sect0; /* offset of first sector for DM6:DDO */
  394. u8 head; /* "real" number of heads */
  395. u8 sect; /* "real" sectors per track */
  396. u8 bios_head; /* BIOS/fdisk/LILO number of heads */
  397. u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
  398. unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
  399. unsigned int cyl; /* "real" number of cyls */
  400. unsigned int drive_data; /* used by set_pio_mode/selectproc */
  401. unsigned int failures; /* current failure count */
  402. unsigned int max_failures; /* maximum allowed failure count */
  403. u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
  404. u64 capacity64; /* total number of sectors */
  405. int lun; /* logical unit */
  406. int crc_count; /* crc counter to reduce drive speed */
  407. #ifdef CONFIG_BLK_DEV_IDEACPI
  408. struct ide_acpi_drive_link *acpidata;
  409. #endif
  410. struct list_head list;
  411. struct device gendev;
  412. struct completion gendev_rel_comp; /* to deal with device release() */
  413. /* callback for packet commands */
  414. void (*pc_callback)(struct ide_drive_s *);
  415. unsigned long atapi_flags;
  416. };
  417. typedef struct ide_drive_s ide_drive_t;
  418. #define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
  419. #define IDE_CHIPSET_PCI_MASK \
  420. ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
  421. #define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
  422. struct ide_task_s;
  423. struct ide_port_info;
  424. struct ide_tp_ops {
  425. void (*exec_command)(struct hwif_s *, u8);
  426. u8 (*read_status)(struct hwif_s *);
  427. u8 (*read_altstatus)(struct hwif_s *);
  428. u8 (*read_sff_dma_status)(struct hwif_s *);
  429. void (*set_irq)(struct hwif_s *, int);
  430. void (*tf_load)(ide_drive_t *, struct ide_task_s *);
  431. void (*tf_read)(ide_drive_t *, struct ide_task_s *);
  432. void (*input_data)(ide_drive_t *, struct request *, void *,
  433. unsigned int);
  434. void (*output_data)(ide_drive_t *, struct request *, void *,
  435. unsigned int);
  436. };
  437. extern const struct ide_tp_ops default_tp_ops;
  438. struct ide_port_ops {
  439. /* host specific initialization of a device */
  440. void (*init_dev)(ide_drive_t *);
  441. /* routine to program host for PIO mode */
  442. void (*set_pio_mode)(ide_drive_t *, const u8);
  443. /* routine to program host for DMA mode */
  444. void (*set_dma_mode)(ide_drive_t *, const u8);
  445. /* tweaks hardware to select drive */
  446. void (*selectproc)(ide_drive_t *);
  447. /* chipset polling based on hba specifics */
  448. int (*reset_poll)(ide_drive_t *);
  449. /* chipset specific changes to default for device-hba resets */
  450. void (*pre_reset)(ide_drive_t *);
  451. /* routine to reset controller after a disk reset */
  452. void (*resetproc)(ide_drive_t *);
  453. /* special host masking for drive selection */
  454. void (*maskproc)(ide_drive_t *, int);
  455. /* check host's drive quirk list */
  456. void (*quirkproc)(ide_drive_t *);
  457. u8 (*mdma_filter)(ide_drive_t *);
  458. u8 (*udma_filter)(ide_drive_t *);
  459. u8 (*cable_detect)(struct hwif_s *);
  460. };
  461. struct ide_dma_ops {
  462. void (*dma_host_set)(struct ide_drive_s *, int);
  463. int (*dma_setup)(struct ide_drive_s *);
  464. void (*dma_exec_cmd)(struct ide_drive_s *, u8);
  465. void (*dma_start)(struct ide_drive_s *);
  466. int (*dma_end)(struct ide_drive_s *);
  467. int (*dma_test_irq)(struct ide_drive_s *);
  468. void (*dma_lost_irq)(struct ide_drive_s *);
  469. void (*dma_timeout)(struct ide_drive_s *);
  470. };
  471. struct ide_host;
  472. typedef struct hwif_s {
  473. struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
  474. struct hwif_s *mate; /* other hwif from same PCI chip */
  475. struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
  476. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  477. struct ide_host *host;
  478. char name[6]; /* name of interface, eg. "ide0" */
  479. struct ide_io_ports io_ports;
  480. unsigned long sata_scr[SATA_NR_PORTS];
  481. ide_drive_t drives[MAX_DRIVES]; /* drive info */
  482. u8 major; /* our major number */
  483. u8 index; /* 0 for ide0; 1 for ide1; ... */
  484. u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
  485. u8 bus_state; /* power state of the IDE bus */
  486. u32 host_flags;
  487. u8 pio_mask;
  488. u8 ultra_mask;
  489. u8 mwdma_mask;
  490. u8 swdma_mask;
  491. u8 cbl; /* cable type */
  492. hwif_chipset_t chipset; /* sub-module for tuning.. */
  493. struct device *dev;
  494. ide_ack_intr_t *ack_intr;
  495. void (*rw_disk)(ide_drive_t *, struct request *);
  496. const struct ide_tp_ops *tp_ops;
  497. const struct ide_port_ops *port_ops;
  498. const struct ide_dma_ops *dma_ops;
  499. void (*ide_dma_clear_irq)(ide_drive_t *drive);
  500. /* dma physical region descriptor table (cpu view) */
  501. unsigned int *dmatable_cpu;
  502. /* dma physical region descriptor table (dma view) */
  503. dma_addr_t dmatable_dma;
  504. /* Scatter-gather list used to build the above */
  505. struct scatterlist *sg_table;
  506. int sg_max_nents; /* Maximum number of entries in it */
  507. int sg_nents; /* Current number of entries in it */
  508. int sg_dma_direction; /* dma transfer direction */
  509. /* data phase of the active command (currently only valid for PIO/DMA) */
  510. int data_phase;
  511. unsigned int nsect;
  512. unsigned int nleft;
  513. struct scatterlist *cursg;
  514. unsigned int cursg_ofs;
  515. int rqsize; /* max sectors per request */
  516. int irq; /* our irq number */
  517. unsigned long dma_base; /* base addr for dma ports */
  518. unsigned long config_data; /* for use by chipset-specific code */
  519. unsigned long select_data; /* for use by chipset-specific code */
  520. unsigned long extra_base; /* extra addr for dma ports */
  521. unsigned extra_ports; /* number of extra dma ports */
  522. unsigned present : 1; /* this interface exists */
  523. unsigned serialized : 1; /* serialized all channel operation */
  524. unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
  525. unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
  526. struct device gendev;
  527. struct device *portdev;
  528. struct completion gendev_rel_comp; /* To deal with device release() */
  529. void *hwif_data; /* extra hwif data */
  530. unsigned dma;
  531. #ifdef CONFIG_BLK_DEV_IDEACPI
  532. struct ide_acpi_hwif_link *acpidata;
  533. #endif
  534. } ____cacheline_internodealigned_in_smp ide_hwif_t;
  535. struct ide_host {
  536. ide_hwif_t *ports[MAX_HWIFS];
  537. unsigned int n_ports;
  538. struct device *dev[2];
  539. unsigned long host_flags;
  540. void *host_priv;
  541. };
  542. /*
  543. * internal ide interrupt handler type
  544. */
  545. typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
  546. typedef int (ide_expiry_t)(ide_drive_t *);
  547. /* used by ide-cd, ide-floppy, etc. */
  548. typedef void (xfer_func_t)(ide_drive_t *, struct request *rq, void *, unsigned);
  549. typedef struct hwgroup_s {
  550. /* irq handler, if active */
  551. ide_startstop_t (*handler)(ide_drive_t *);
  552. /* BOOL: protects all fields below */
  553. volatile int busy;
  554. /* BOOL: wake us up on timer expiry */
  555. unsigned int sleeping : 1;
  556. /* BOOL: polling active & poll_timeout field valid */
  557. unsigned int polling : 1;
  558. /* current drive */
  559. ide_drive_t *drive;
  560. /* ptr to current hwif in linked-list */
  561. ide_hwif_t *hwif;
  562. /* current request */
  563. struct request *rq;
  564. /* failsafe timer */
  565. struct timer_list timer;
  566. /* timeout value during long polls */
  567. unsigned long poll_timeout;
  568. /* queried upon timeouts */
  569. int (*expiry)(ide_drive_t *);
  570. int req_gen;
  571. int req_gen_timer;
  572. } ide_hwgroup_t;
  573. typedef struct ide_driver_s ide_driver_t;
  574. extern struct mutex ide_setting_mtx;
  575. int set_io_32bit(ide_drive_t *, int);
  576. int set_pio_mode(ide_drive_t *, int);
  577. int set_using_dma(ide_drive_t *, int);
  578. /* ATAPI packet command flags */
  579. enum {
  580. /* set when an error is considered normal - no retry (ide-tape) */
  581. PC_FLAG_ABORT = (1 << 0),
  582. PC_FLAG_SUPPRESS_ERROR = (1 << 1),
  583. PC_FLAG_WAIT_FOR_DSC = (1 << 2),
  584. PC_FLAG_DMA_OK = (1 << 3),
  585. PC_FLAG_DMA_IN_PROGRESS = (1 << 4),
  586. PC_FLAG_DMA_ERROR = (1 << 5),
  587. PC_FLAG_WRITING = (1 << 6),
  588. /* command timed out */
  589. PC_FLAG_TIMEDOUT = (1 << 7),
  590. };
  591. struct ide_atapi_pc {
  592. /* actual packet bytes */
  593. u8 c[12];
  594. /* incremented on each retry */
  595. int retries;
  596. int error;
  597. /* bytes to transfer */
  598. int req_xfer;
  599. /* bytes actually transferred */
  600. int xferred;
  601. /* data buffer */
  602. u8 *buf;
  603. /* current buffer position */
  604. u8 *cur_pos;
  605. int buf_size;
  606. /* missing/available data on the current buffer */
  607. int b_count;
  608. /* the corresponding request */
  609. struct request *rq;
  610. unsigned long flags;
  611. /*
  612. * those are more or less driver-specific and some of them are subject
  613. * to change/removal later.
  614. */
  615. u8 pc_buf[256];
  616. /* idetape only */
  617. struct idetape_bh *bh;
  618. char *b_data;
  619. /* idescsi only for now */
  620. struct scatterlist *sg;
  621. unsigned int sg_cnt;
  622. struct scsi_cmnd *scsi_cmd;
  623. void (*done) (struct scsi_cmnd *);
  624. unsigned long timeout;
  625. };
  626. #ifdef CONFIG_IDE_PROC_FS
  627. /*
  628. * configurable drive settings
  629. */
  630. #define TYPE_INT 0
  631. #define TYPE_BYTE 1
  632. #define TYPE_SHORT 2
  633. #define SETTING_READ (1 << 0)
  634. #define SETTING_WRITE (1 << 1)
  635. #define SETTING_RW (SETTING_READ | SETTING_WRITE)
  636. typedef int (ide_procset_t)(ide_drive_t *, int);
  637. typedef struct ide_settings_s {
  638. char *name;
  639. int rw;
  640. int data_type;
  641. int min;
  642. int max;
  643. int mul_factor;
  644. int div_factor;
  645. void *data;
  646. ide_procset_t *set;
  647. int auto_remove;
  648. struct ide_settings_s *next;
  649. } ide_settings_t;
  650. int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
  651. /*
  652. * /proc/ide interface
  653. */
  654. typedef struct {
  655. const char *name;
  656. mode_t mode;
  657. read_proc_t *read_proc;
  658. write_proc_t *write_proc;
  659. } ide_proc_entry_t;
  660. void proc_ide_create(void);
  661. void proc_ide_destroy(void);
  662. void ide_proc_register_port(ide_hwif_t *);
  663. void ide_proc_port_register_devices(ide_hwif_t *);
  664. void ide_proc_unregister_device(ide_drive_t *);
  665. void ide_proc_unregister_port(ide_hwif_t *);
  666. void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
  667. void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
  668. void ide_add_generic_settings(ide_drive_t *);
  669. read_proc_t proc_ide_read_capacity;
  670. read_proc_t proc_ide_read_geometry;
  671. /*
  672. * Standard exit stuff:
  673. */
  674. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
  675. { \
  676. len -= off; \
  677. if (len < count) { \
  678. *eof = 1; \
  679. if (len <= 0) \
  680. return 0; \
  681. } else \
  682. len = count; \
  683. *start = page + off; \
  684. return len; \
  685. }
  686. #else
  687. static inline void proc_ide_create(void) { ; }
  688. static inline void proc_ide_destroy(void) { ; }
  689. static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
  690. static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
  691. static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
  692. static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
  693. static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  694. static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  695. static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
  696. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
  697. #endif
  698. /*
  699. * Power Management step value (rq->pm->pm_step).
  700. *
  701. * The step value starts at 0 (ide_pm_state_start_suspend) for a
  702. * suspend operation or 1000 (ide_pm_state_start_resume) for a
  703. * resume operation.
  704. *
  705. * For each step, the core calls the subdriver start_power_step() first.
  706. * This can return:
  707. * - ide_stopped : In this case, the core calls us back again unless
  708. * step have been set to ide_power_state_completed.
  709. * - ide_started : In this case, the channel is left busy until an
  710. * async event (interrupt) occurs.
  711. * Typically, start_power_step() will issue a taskfile request with
  712. * do_rw_taskfile().
  713. *
  714. * Upon reception of the interrupt, the core will call complete_power_step()
  715. * with the error code if any. This routine should update the step value
  716. * and return. It should not start a new request. The core will call
  717. * start_power_step for the new step value, unless step have been set to
  718. * ide_power_state_completed.
  719. *
  720. * Subdrivers are expected to define their own additional power
  721. * steps from 1..999 for suspend and from 1001..1999 for resume,
  722. * other values are reserved for future use.
  723. */
  724. enum {
  725. ide_pm_state_completed = -1,
  726. ide_pm_state_start_suspend = 0,
  727. ide_pm_state_start_resume = 1000,
  728. };
  729. /*
  730. * Subdrivers support.
  731. *
  732. * The gendriver.owner field should be set to the module owner of this driver.
  733. * The gendriver.name field should be set to the name of this driver
  734. */
  735. struct ide_driver_s {
  736. const char *version;
  737. u8 media;
  738. unsigned supports_dsc_overlap : 1;
  739. ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
  740. int (*end_request)(ide_drive_t *, int, int);
  741. ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
  742. struct device_driver gen_driver;
  743. int (*probe)(ide_drive_t *);
  744. void (*remove)(ide_drive_t *);
  745. void (*resume)(ide_drive_t *);
  746. void (*shutdown)(ide_drive_t *);
  747. #ifdef CONFIG_IDE_PROC_FS
  748. ide_proc_entry_t *proc;
  749. #endif
  750. };
  751. #define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
  752. int ide_device_get(ide_drive_t *);
  753. void ide_device_put(ide_drive_t *);
  754. int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
  755. extern int ide_vlb_clk;
  756. extern int ide_pci_clk;
  757. extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
  758. int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
  759. int uptodate, int nr_sectors);
  760. extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
  761. void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
  762. ide_expiry_t *);
  763. void ide_execute_pkt_cmd(ide_drive_t *);
  764. void ide_pad_transfer(ide_drive_t *, int, int);
  765. ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
  766. ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
  767. extern void ide_fix_driveid(struct hd_driveid *);
  768. extern void ide_fixstring(u8 *, const int, const int);
  769. int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
  770. extern ide_startstop_t ide_do_reset (ide_drive_t *);
  771. extern void ide_do_drive_cmd(ide_drive_t *, struct request *);
  772. extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
  773. enum {
  774. IDE_TFLAG_LBA48 = (1 << 0),
  775. IDE_TFLAG_FLAGGED = (1 << 2),
  776. IDE_TFLAG_OUT_DATA = (1 << 3),
  777. IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
  778. IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
  779. IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
  780. IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
  781. IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
  782. IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
  783. IDE_TFLAG_OUT_HOB_NSECT |
  784. IDE_TFLAG_OUT_HOB_LBAL |
  785. IDE_TFLAG_OUT_HOB_LBAM |
  786. IDE_TFLAG_OUT_HOB_LBAH,
  787. IDE_TFLAG_OUT_FEATURE = (1 << 9),
  788. IDE_TFLAG_OUT_NSECT = (1 << 10),
  789. IDE_TFLAG_OUT_LBAL = (1 << 11),
  790. IDE_TFLAG_OUT_LBAM = (1 << 12),
  791. IDE_TFLAG_OUT_LBAH = (1 << 13),
  792. IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
  793. IDE_TFLAG_OUT_NSECT |
  794. IDE_TFLAG_OUT_LBAL |
  795. IDE_TFLAG_OUT_LBAM |
  796. IDE_TFLAG_OUT_LBAH,
  797. IDE_TFLAG_OUT_DEVICE = (1 << 14),
  798. IDE_TFLAG_WRITE = (1 << 15),
  799. IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
  800. IDE_TFLAG_IN_DATA = (1 << 17),
  801. IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
  802. IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
  803. IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
  804. IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
  805. IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
  806. IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
  807. IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
  808. IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
  809. IDE_TFLAG_IN_HOB_LBAM |
  810. IDE_TFLAG_IN_HOB_LBAH,
  811. IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
  812. IDE_TFLAG_IN_HOB_NSECT |
  813. IDE_TFLAG_IN_HOB_LBA,
  814. IDE_TFLAG_IN_FEATURE = (1 << 1),
  815. IDE_TFLAG_IN_NSECT = (1 << 25),
  816. IDE_TFLAG_IN_LBAL = (1 << 26),
  817. IDE_TFLAG_IN_LBAM = (1 << 27),
  818. IDE_TFLAG_IN_LBAH = (1 << 28),
  819. IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
  820. IDE_TFLAG_IN_LBAM |
  821. IDE_TFLAG_IN_LBAH,
  822. IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
  823. IDE_TFLAG_IN_LBA,
  824. IDE_TFLAG_IN_DEVICE = (1 << 29),
  825. IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
  826. IDE_TFLAG_IN_HOB,
  827. IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
  828. IDE_TFLAG_IN_TF,
  829. IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
  830. IDE_TFLAG_IN_DEVICE,
  831. /* force 16-bit I/O operations */
  832. IDE_TFLAG_IO_16BIT = (1 << 30),
  833. /* ide_task_t was allocated using kmalloc() */
  834. IDE_TFLAG_DYN = (1 << 31),
  835. };
  836. struct ide_taskfile {
  837. u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
  838. u8 hob_feature; /* 1-5: additional data to support LBA48 */
  839. u8 hob_nsect;
  840. u8 hob_lbal;
  841. u8 hob_lbam;
  842. u8 hob_lbah;
  843. u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
  844. union { /*  7: */
  845. u8 error; /* read: error */
  846. u8 feature; /* write: feature */
  847. };
  848. u8 nsect; /* 8: number of sectors */
  849. u8 lbal; /* 9: LBA low */
  850. u8 lbam; /* 10: LBA mid */
  851. u8 lbah; /* 11: LBA high */
  852. u8 device; /* 12: device select */
  853. union { /* 13: */
  854. u8 status; /*  read: status  */
  855. u8 command; /* write: command */
  856. };
  857. };
  858. typedef struct ide_task_s {
  859. union {
  860. struct ide_taskfile tf;
  861. u8 tf_array[14];
  862. };
  863. u32 tf_flags;
  864. int data_phase;
  865. struct request *rq; /* copy of request */
  866. void *special; /* valid_t generally */
  867. } ide_task_t;
  868. void ide_tf_dump(const char *, struct ide_taskfile *);
  869. void ide_exec_command(ide_hwif_t *, u8);
  870. u8 ide_read_status(ide_hwif_t *);
  871. u8 ide_read_altstatus(ide_hwif_t *);
  872. u8 ide_read_sff_dma_status(ide_hwif_t *);
  873. void ide_set_irq(ide_hwif_t *, int);
  874. void ide_tf_load(ide_drive_t *, ide_task_t *);
  875. void ide_tf_read(ide_drive_t *, ide_task_t *);
  876. void ide_input_data(ide_drive_t *, struct request *, void *, unsigned int);
  877. void ide_output_data(ide_drive_t *, struct request *, void *, unsigned int);
  878. extern void SELECT_DRIVE(ide_drive_t *);
  879. void SELECT_MASK(ide_drive_t *, int);
  880. u8 ide_read_error(ide_drive_t *);
  881. void ide_read_bcount_and_ireason(ide_drive_t *, u16 *, u8 *);
  882. extern int drive_is_ready(ide_drive_t *);
  883. void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
  884. ide_startstop_t ide_pc_intr(ide_drive_t *drive, struct ide_atapi_pc *pc,
  885. ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry,
  886. void (*update_buffers)(ide_drive_t *, struct ide_atapi_pc *),
  887. void (*retry_pc)(ide_drive_t *), void (*dsc_handle)(ide_drive_t *),
  888. void (*io_buffers)(ide_drive_t *, struct ide_atapi_pc *, unsigned int,
  889. int));
  890. ide_startstop_t ide_transfer_pc(ide_drive_t *, struct ide_atapi_pc *,
  891. ide_handler_t *, unsigned int, ide_expiry_t *);
  892. ide_startstop_t ide_issue_pc(ide_drive_t *, struct ide_atapi_pc *,
  893. ide_handler_t *, unsigned int, ide_expiry_t *);
  894. ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
  895. void task_end_request(ide_drive_t *, struct request *, u8);
  896. int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
  897. int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
  898. int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
  899. int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
  900. int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
  901. extern int ide_driveid_update(ide_drive_t *);
  902. extern int ide_config_drive_speed(ide_drive_t *, u8);
  903. extern u8 eighty_ninty_three (ide_drive_t *);
  904. extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
  905. extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
  906. extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
  907. extern int ide_spin_wait_hwgroup(ide_drive_t *);
  908. extern void ide_timer_expiry(unsigned long);
  909. extern irqreturn_t ide_intr(int irq, void *dev_id);
  910. extern void do_ide_request(struct request_queue *);
  911. void ide_init_disk(struct gendisk *, ide_drive_t *);
  912. #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
  913. extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
  914. #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
  915. #else
  916. #define ide_pci_register_driver(d) pci_register_driver(d)
  917. #endif
  918. void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int,
  919. hw_regs_t *, hw_regs_t **);
  920. void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
  921. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  922. int ide_pci_set_master(struct pci_dev *, const char *);
  923. unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
  924. extern const struct ide_dma_ops sff_dma_ops;
  925. int ide_pci_check_simplex(ide_hwif_t *, const struct ide_port_info *);
  926. int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
  927. #else
  928. static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
  929. const struct ide_port_info *d)
  930. {
  931. return -EINVAL;
  932. }
  933. #endif
  934. typedef struct ide_pci_enablebit_s {
  935. u8 reg; /* byte pci reg holding the enable-bit */
  936. u8 mask; /* mask to isolate the enable-bit */
  937. u8 val; /* value of masked reg when "enabled" */
  938. } ide_pci_enablebit_t;
  939. enum {
  940. /* Uses ISA control ports not PCI ones. */
  941. IDE_HFLAG_ISA_PORTS = (1 << 0),
  942. /* single port device */
  943. IDE_HFLAG_SINGLE = (1 << 1),
  944. /* don't use legacy PIO blacklist */
  945. IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
  946. /* set for the second port of QD65xx */
  947. IDE_HFLAG_QD_2ND_PORT = (1 << 3),
  948. /* use PIO8/9 for prefetch off/on */
  949. IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
  950. /* use PIO6/7 for fast-devsel off/on */
  951. IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
  952. /* use 100-102 and 200-202 PIO values to set DMA modes */
  953. IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
  954. /*
  955. * keep DMA setting when programming PIO mode, may be used only
  956. * for hosts which have separate PIO and DMA timings (ie. PMAC)
  957. */
  958. IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
  959. /* program host for the transfer mode after programming device */
  960. IDE_HFLAG_POST_SET_MODE = (1 << 8),
  961. /* don't program host/device for the transfer mode ("smart" hosts) */
  962. IDE_HFLAG_NO_SET_MODE = (1 << 9),
  963. /* trust BIOS for programming chipset/device for DMA */
  964. IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
  965. /* host is CS5510/CS5520 */
  966. IDE_HFLAG_CS5520 = (1 << 11),
  967. /* ATAPI DMA is unsupported */
  968. IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
  969. /* set if host is a "non-bootable" controller */
  970. IDE_HFLAG_NON_BOOTABLE = (1 << 13),
  971. /* host doesn't support DMA */
  972. IDE_HFLAG_NO_DMA = (1 << 14),
  973. /* check if host is PCI IDE device before allowing DMA */
  974. IDE_HFLAG_NO_AUTODMA = (1 << 15),
  975. /* host uses MMIO */
  976. IDE_HFLAG_MMIO = (1 << 16),
  977. /* no LBA48 */
  978. IDE_HFLAG_NO_LBA48 = (1 << 17),
  979. /* no LBA48 DMA */
  980. IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
  981. /* data FIFO is cleared by an error */
  982. IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
  983. /* serialize ports */
  984. IDE_HFLAG_SERIALIZE = (1 << 20),
  985. /* use legacy IRQs */
  986. IDE_HFLAG_LEGACY_IRQS = (1 << 21),
  987. /* force use of legacy IRQs */
  988. IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
  989. /* limit LBA48 requests to 256 sectors */
  990. IDE_HFLAG_RQSIZE_256 = (1 << 23),
  991. /* use 32-bit I/O ops */
  992. IDE_HFLAG_IO_32BIT = (1 << 24),
  993. /* unmask IRQs */
  994. IDE_HFLAG_UNMASK_IRQS = (1 << 25),
  995. /* serialize ports if DMA is possible (for sl82c105) */
  996. IDE_HFLAG_SERIALIZE_DMA = (1 << 27),
  997. /* force host out of "simplex" mode */
  998. IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
  999. /* DSC overlap is unsupported */
  1000. IDE_HFLAG_NO_DSC = (1 << 29),
  1001. /* never use 32-bit I/O ops */
  1002. IDE_HFLAG_NO_IO_32BIT = (1 << 30),
  1003. /* never unmask IRQs */
  1004. IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
  1005. };
  1006. #ifdef CONFIG_BLK_DEV_OFFBOARD
  1007. # define IDE_HFLAG_OFF_BOARD 0
  1008. #else
  1009. # define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
  1010. #endif
  1011. struct ide_port_info {
  1012. char *name;
  1013. unsigned int (*init_chipset)(struct pci_dev *, const char *);
  1014. void (*init_iops)(ide_hwif_t *);
  1015. void (*init_hwif)(ide_hwif_t *);
  1016. int (*init_dma)(ide_hwif_t *,
  1017. const struct ide_port_info *);
  1018. const struct ide_tp_ops *tp_ops;
  1019. const struct ide_port_ops *port_ops;
  1020. const struct ide_dma_ops *dma_ops;
  1021. ide_pci_enablebit_t enablebits[2];
  1022. hwif_chipset_t chipset;
  1023. u32 host_flags;
  1024. u8 pio_mask;
  1025. u8 swdma_mask;
  1026. u8 mwdma_mask;
  1027. u8 udma_mask;
  1028. };
  1029. int ide_pci_init_one(struct pci_dev *, const struct ide_port_info *, void *);
  1030. int ide_pci_init_two(struct pci_dev *, struct pci_dev *,
  1031. const struct ide_port_info *, void *);
  1032. void ide_pci_remove(struct pci_dev *);
  1033. void ide_map_sg(ide_drive_t *, struct request *);
  1034. void ide_init_sg_cmd(ide_drive_t *, struct request *);
  1035. #define BAD_DMA_DRIVE 0
  1036. #define GOOD_DMA_DRIVE 1
  1037. struct drive_list_entry {
  1038. const char *id_model;
  1039. const char *id_firmware;
  1040. };
  1041. int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
  1042. #ifdef CONFIG_BLK_DEV_IDEDMA
  1043. int __ide_dma_bad_drive(ide_drive_t *);
  1044. int ide_id_dma_bug(ide_drive_t *);
  1045. u8 ide_find_dma_mode(ide_drive_t *, u8);
  1046. static inline u8 ide_max_dma_mode(ide_drive_t *drive)
  1047. {
  1048. return ide_find_dma_mode(drive, XFER_UDMA_6);
  1049. }
  1050. void ide_dma_off_quietly(ide_drive_t *);
  1051. void ide_dma_off(ide_drive_t *);
  1052. void ide_dma_on(ide_drive_t *);
  1053. int ide_set_dma(ide_drive_t *);
  1054. void ide_check_dma_crc(ide_drive_t *);
  1055. ide_startstop_t ide_dma_intr(ide_drive_t *);
  1056. int ide_build_sglist(ide_drive_t *, struct request *);
  1057. void ide_destroy_dmatable(ide_drive_t *);
  1058. #ifdef CONFIG_BLK_DEV_IDEDMA_SFF
  1059. extern int ide_build_dmatable(ide_drive_t *, struct request *);
  1060. int ide_allocate_dma_engine(ide_hwif_t *);
  1061. void ide_release_dma_engine(ide_hwif_t *);
  1062. void ide_dma_host_set(ide_drive_t *, int);
  1063. extern int ide_dma_setup(ide_drive_t *);
  1064. void ide_dma_exec_cmd(ide_drive_t *, u8);
  1065. extern void ide_dma_start(ide_drive_t *);
  1066. extern int __ide_dma_end(ide_drive_t *);
  1067. int ide_dma_test_irq(ide_drive_t *);
  1068. extern void ide_dma_lost_irq(ide_drive_t *);
  1069. extern void ide_dma_timeout(ide_drive_t *);
  1070. #endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
  1071. #else
  1072. static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
  1073. static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
  1074. static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
  1075. static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
  1076. static inline void ide_dma_off(ide_drive_t *drive) { ; }
  1077. static inline void ide_dma_on(ide_drive_t *drive) { ; }
  1078. static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
  1079. static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
  1080. static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
  1081. #endif /* CONFIG_BLK_DEV_IDEDMA */
  1082. #ifndef CONFIG_BLK_DEV_IDEDMA_SFF
  1083. static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
  1084. #endif
  1085. #ifdef CONFIG_BLK_DEV_IDEACPI
  1086. extern int ide_acpi_exec_tfs(ide_drive_t *drive);
  1087. extern void ide_acpi_get_timing(ide_hwif_t *hwif);
  1088. extern void ide_acpi_push_timing(ide_hwif_t *hwif);
  1089. extern void ide_acpi_init(ide_hwif_t *hwif);
  1090. void ide_acpi_port_init_devices(ide_hwif_t *);
  1091. extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
  1092. #else
  1093. static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
  1094. static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
  1095. static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
  1096. static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
  1097. static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
  1098. static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
  1099. #endif
  1100. void ide_remove_port_from_hwgroup(ide_hwif_t *);
  1101. void ide_unregister(ide_hwif_t *);
  1102. void ide_register_region(struct gendisk *);
  1103. void ide_unregister_region(struct gendisk *);
  1104. void ide_undecoded_slave(ide_drive_t *);
  1105. void ide_port_apply_params(ide_hwif_t *);
  1106. struct ide_host *ide_host_alloc_all(const struct ide_port_info *, hw_regs_t **);
  1107. struct ide_host *ide_host_alloc(const struct ide_port_info *, hw_regs_t **);
  1108. void ide_host_free(struct ide_host *);
  1109. int ide_host_register(struct ide_host *, const struct ide_port_info *,
  1110. hw_regs_t **);
  1111. int ide_host_add(const struct ide_port_info *, hw_regs_t **,
  1112. struct ide_host **);
  1113. void ide_host_remove(struct ide_host *);
  1114. int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
  1115. void ide_port_unregister_devices(ide_hwif_t *);
  1116. void ide_port_scan(ide_hwif_t *);
  1117. static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
  1118. {
  1119. return hwif->hwif_data;
  1120. }
  1121. static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
  1122. {
  1123. hwif->hwif_data = data;
  1124. }
  1125. const char *ide_xfer_verbose(u8 mode);
  1126. extern void ide_toggle_bounce(ide_drive_t *drive, int on);
  1127. extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
  1128. static inline int ide_dev_has_iordy(struct hd_driveid *id)
  1129. {
  1130. return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
  1131. }
  1132. static inline int ide_dev_is_sata(struct hd_driveid *id)
  1133. {
  1134. /*
  1135. * See if word 93 is 0 AND drive is at least ATA-5 compatible
  1136. * verifying that word 80 by casting it to a signed type --
  1137. * this trick allows us to filter out the reserved values of
  1138. * 0x0000 and 0xffff along with the earlier ATA revisions...
  1139. */
  1140. if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
  1141. return 1;
  1142. return 0;
  1143. }
  1144. u64 ide_get_lba_addr(struct ide_taskfile *, int);
  1145. u8 ide_dump_status(ide_drive_t *, const char *, u8);
  1146. struct ide_timing {
  1147. u8 mode;
  1148. u8 setup; /* t1 */
  1149. u16 act8b; /* t2 for 8-bit io */
  1150. u16 rec8b; /* t2i for 8-bit io */
  1151. u16 cyc8b; /* t0 for 8-bit io */
  1152. u16 active; /* t2 or tD */
  1153. u16 recover; /* t2i or tK */
  1154. u16 cycle; /* t0 */
  1155. u16 udma; /* t2CYCTYP/2 */
  1156. };
  1157. enum {
  1158. IDE_TIMING_SETUP = (1 << 0),
  1159. IDE_TIMING_ACT8B = (1 << 1),
  1160. IDE_TIMING_REC8B = (1 << 2),
  1161. IDE_TIMING_CYC8B = (1 << 3),
  1162. IDE_TIMING_8BIT = IDE_TIMING_ACT8B | IDE_TIMING_REC8B |
  1163. IDE_TIMING_CYC8B,
  1164. IDE_TIMING_ACTIVE = (1 << 4),
  1165. IDE_TIMING_RECOVER = (1 << 5),
  1166. IDE_TIMING_CYCLE = (1 << 6),
  1167. IDE_TIMING_UDMA = (1 << 7),
  1168. IDE_TIMING_ALL = IDE_TIMING_SETUP | IDE_TIMING_8BIT |
  1169. IDE_TIMING_ACTIVE | IDE_TIMING_RECOVER |
  1170. IDE_TIMING_CYCLE | IDE_TIMING_UDMA,
  1171. };
  1172. struct ide_timing *ide_timing_find_mode(u8);
  1173. u16 ide_pio_cycle_time(ide_drive_t *, u8);
  1174. void ide_timing_merge(struct ide_timing *, struct ide_timing *,
  1175. struct ide_timing *, unsigned int);
  1176. int ide_timing_compute(ide_drive_t *, u8, struct ide_timing *, int, int);
  1177. int ide_scan_pio_blacklist(char *);
  1178. u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
  1179. int ide_set_pio_mode(ide_drive_t *, u8);
  1180. int ide_set_dma_mode(ide_drive_t *, u8);
  1181. void ide_set_pio(ide_drive_t *, u8);
  1182. static inline void ide_set_max_pio(ide_drive_t *drive)
  1183. {
  1184. ide_set_pio(drive, 255);
  1185. }
  1186. extern spinlock_t ide_lock;
  1187. extern struct mutex ide_cfg_mtx;
  1188. /*
  1189. * Structure locking:
  1190. *
  1191. * ide_cfg_mtx and ide_lock together protect changes to
  1192. * ide_hwif_t->{next,hwgroup}
  1193. * ide_drive_t->next
  1194. *
  1195. * ide_hwgroup_t->busy: ide_lock
  1196. * ide_hwgroup_t->hwif: ide_lock
  1197. * ide_hwif_t->mate: constant, no locking
  1198. * ide_drive_t->hwif: constant, no locking
  1199. */
  1200. #define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
  1201. extern struct bus_type ide_bus_type;
  1202. extern struct class *ide_port_class;
  1203. /* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
  1204. #define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
  1205. /* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
  1206. #define ide_id_has_flush_cache_ext(id) \
  1207. (((id)->cfs_enable_2 & 0x2400) == 0x2400)
  1208. static inline void ide_dump_identify(u8 *id)
  1209. {
  1210. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
  1211. }
  1212. static inline int hwif_to_node(ide_hwif_t *hwif)
  1213. {
  1214. struct pci_dev *dev = to_pci_dev(hwif->dev);
  1215. return hwif->dev ? pcibus_to_node(dev->bus) : -1;
  1216. }
  1217. static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
  1218. {
  1219. ide_hwif_t *hwif = HWIF(drive);
  1220. return &hwif->drives[(drive->dn ^ 1) & 1];
  1221. }
  1222. #endif /* _IDE_H */