qla_dbg.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0124 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x114f | 0x111a-0x111b |
  15. * | | | 0x112c-0x112e |
  16. * | | | 0x113a |
  17. * | Device Discovery | 0x2087 | 0x2020-0x2022, |
  18. * | | | 0x2016 |
  19. * | Queue Command and IO tracing | 0x3030 | 0x3006,0x3008 |
  20. * | | | 0x302d-0x302e |
  21. * | DPC Thread | 0x401d | 0x4002,0x4013 |
  22. * | Async Events | 0x5071 | 0x502b-0x502f |
  23. * | | | 0x5047,0x5052 |
  24. * | Timer Routines | 0x6011 | |
  25. * | User Space Interactions | 0x70c3 | 0x7018,0x702e, |
  26. * | | | 0x7039,0x7045, |
  27. * | | | 0x7073-0x7075, |
  28. * | | | 0x708c, |
  29. * | | | 0x70a5,0x70a6, |
  30. * | | | 0x70a8,0x70ab, |
  31. * | | | 0x70ad-0x70ae |
  32. * | Task Management | 0x803c | 0x8025-0x8026 |
  33. * | | | 0x800b,0x8039 |
  34. * | AER/EEH | 0x9011 | |
  35. * | Virtual Port | 0xa007 | |
  36. * | ISP82XX Specific | 0xb084 | 0xb002,0xb024 |
  37. * | MultiQ | 0xc00c | |
  38. * | Misc | 0xd010 | |
  39. * | Target Mode | 0xe06f | |
  40. * | Target Mode Management | 0xf071 | |
  41. * | Target Mode Task Management | 0x1000b | |
  42. * ----------------------------------------------------------------------
  43. */
  44. #include "qla_def.h"
  45. #include <linux/delay.h>
  46. static uint32_t ql_dbg_offset = 0x800;
  47. static inline void
  48. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  49. {
  50. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  51. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  52. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  53. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  54. fw_dump->vendor = htonl(ha->pdev->vendor);
  55. fw_dump->device = htonl(ha->pdev->device);
  56. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  57. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  58. }
  59. static inline void *
  60. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  61. {
  62. struct req_que *req = ha->req_q_map[0];
  63. struct rsp_que *rsp = ha->rsp_q_map[0];
  64. /* Request queue. */
  65. memcpy(ptr, req->ring, req->length *
  66. sizeof(request_t));
  67. /* Response queue. */
  68. ptr += req->length * sizeof(request_t);
  69. memcpy(ptr, rsp->ring, rsp->length *
  70. sizeof(response_t));
  71. return ptr + (rsp->length * sizeof(response_t));
  72. }
  73. static int
  74. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  75. uint32_t ram_dwords, void **nxt)
  76. {
  77. int rval;
  78. uint32_t cnt, stat, timer, dwords, idx;
  79. uint16_t mb0;
  80. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  81. dma_addr_t dump_dma = ha->gid_list_dma;
  82. uint32_t *dump = (uint32_t *)ha->gid_list;
  83. rval = QLA_SUCCESS;
  84. mb0 = 0;
  85. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  86. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  87. dwords = qla2x00_gid_list_size(ha) / 4;
  88. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  89. cnt += dwords, addr += dwords) {
  90. if (cnt + dwords > ram_dwords)
  91. dwords = ram_dwords - cnt;
  92. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  93. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  94. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  95. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  96. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  97. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  98. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  99. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  100. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  101. for (timer = 6000000; timer; timer--) {
  102. /* Check for pending interrupts. */
  103. stat = RD_REG_DWORD(&reg->host_status);
  104. if (stat & HSRX_RISC_INT) {
  105. stat &= 0xff;
  106. if (stat == 0x1 || stat == 0x2 ||
  107. stat == 0x10 || stat == 0x11) {
  108. set_bit(MBX_INTERRUPT,
  109. &ha->mbx_cmd_flags);
  110. mb0 = RD_REG_WORD(&reg->mailbox0);
  111. WRT_REG_DWORD(&reg->hccr,
  112. HCCRX_CLR_RISC_INT);
  113. RD_REG_DWORD(&reg->hccr);
  114. break;
  115. }
  116. /* Clear this intr; it wasn't a mailbox intr */
  117. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  118. RD_REG_DWORD(&reg->hccr);
  119. }
  120. udelay(5);
  121. }
  122. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  123. rval = mb0 & MBS_MASK;
  124. for (idx = 0; idx < dwords; idx++)
  125. ram[cnt + idx] = swab32(dump[idx]);
  126. } else {
  127. rval = QLA_FUNCTION_FAILED;
  128. }
  129. }
  130. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  131. return rval;
  132. }
  133. static int
  134. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  135. uint32_t cram_size, void **nxt)
  136. {
  137. int rval;
  138. /* Code RAM. */
  139. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  140. if (rval != QLA_SUCCESS)
  141. return rval;
  142. /* External Memory. */
  143. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  144. ha->fw_memory_size - 0x100000 + 1, nxt);
  145. }
  146. static uint32_t *
  147. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  148. uint32_t count, uint32_t *buf)
  149. {
  150. uint32_t __iomem *dmp_reg;
  151. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  152. dmp_reg = &reg->iobase_window;
  153. while (count--)
  154. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  155. return buf;
  156. }
  157. static inline int
  158. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  159. {
  160. int rval = QLA_SUCCESS;
  161. uint32_t cnt;
  162. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  163. for (cnt = 30000;
  164. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  165. rval == QLA_SUCCESS; cnt--) {
  166. if (cnt)
  167. udelay(100);
  168. else
  169. rval = QLA_FUNCTION_TIMEOUT;
  170. }
  171. return rval;
  172. }
  173. static int
  174. qla24xx_soft_reset(struct qla_hw_data *ha)
  175. {
  176. int rval = QLA_SUCCESS;
  177. uint32_t cnt;
  178. uint16_t mb0, wd;
  179. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  180. /* Reset RISC. */
  181. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  182. for (cnt = 0; cnt < 30000; cnt++) {
  183. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  184. break;
  185. udelay(10);
  186. }
  187. WRT_REG_DWORD(&reg->ctrl_status,
  188. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  189. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  190. udelay(100);
  191. /* Wait for firmware to complete NVRAM accesses. */
  192. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  193. for (cnt = 10000 ; cnt && mb0; cnt--) {
  194. udelay(5);
  195. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  196. barrier();
  197. }
  198. /* Wait for soft-reset to complete. */
  199. for (cnt = 0; cnt < 30000; cnt++) {
  200. if ((RD_REG_DWORD(&reg->ctrl_status) &
  201. CSRX_ISP_SOFT_RESET) == 0)
  202. break;
  203. udelay(10);
  204. }
  205. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  206. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  207. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  208. rval == QLA_SUCCESS; cnt--) {
  209. if (cnt)
  210. udelay(100);
  211. else
  212. rval = QLA_FUNCTION_TIMEOUT;
  213. }
  214. return rval;
  215. }
  216. static int
  217. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  218. uint32_t ram_words, void **nxt)
  219. {
  220. int rval;
  221. uint32_t cnt, stat, timer, words, idx;
  222. uint16_t mb0;
  223. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  224. dma_addr_t dump_dma = ha->gid_list_dma;
  225. uint16_t *dump = (uint16_t *)ha->gid_list;
  226. rval = QLA_SUCCESS;
  227. mb0 = 0;
  228. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  229. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  230. words = qla2x00_gid_list_size(ha) / 2;
  231. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  232. cnt += words, addr += words) {
  233. if (cnt + words > ram_words)
  234. words = ram_words - cnt;
  235. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  236. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  237. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  238. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  239. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  240. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  241. WRT_MAILBOX_REG(ha, reg, 4, words);
  242. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  243. for (timer = 6000000; timer; timer--) {
  244. /* Check for pending interrupts. */
  245. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  246. if (stat & HSR_RISC_INT) {
  247. stat &= 0xff;
  248. if (stat == 0x1 || stat == 0x2) {
  249. set_bit(MBX_INTERRUPT,
  250. &ha->mbx_cmd_flags);
  251. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  252. /* Release mailbox registers. */
  253. WRT_REG_WORD(&reg->semaphore, 0);
  254. WRT_REG_WORD(&reg->hccr,
  255. HCCR_CLR_RISC_INT);
  256. RD_REG_WORD(&reg->hccr);
  257. break;
  258. } else if (stat == 0x10 || stat == 0x11) {
  259. set_bit(MBX_INTERRUPT,
  260. &ha->mbx_cmd_flags);
  261. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  262. WRT_REG_WORD(&reg->hccr,
  263. HCCR_CLR_RISC_INT);
  264. RD_REG_WORD(&reg->hccr);
  265. break;
  266. }
  267. /* clear this intr; it wasn't a mailbox intr */
  268. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  269. RD_REG_WORD(&reg->hccr);
  270. }
  271. udelay(5);
  272. }
  273. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  274. rval = mb0 & MBS_MASK;
  275. for (idx = 0; idx < words; idx++)
  276. ram[cnt + idx] = swab16(dump[idx]);
  277. } else {
  278. rval = QLA_FUNCTION_FAILED;
  279. }
  280. }
  281. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  282. return rval;
  283. }
  284. static inline void
  285. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  286. uint16_t *buf)
  287. {
  288. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  289. while (count--)
  290. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  291. }
  292. static inline void *
  293. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  294. {
  295. if (!ha->eft)
  296. return ptr;
  297. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  298. return ptr + ntohl(ha->fw_dump->eft_size);
  299. }
  300. static inline void *
  301. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  302. {
  303. uint32_t cnt;
  304. uint32_t *iter_reg;
  305. struct qla2xxx_fce_chain *fcec = ptr;
  306. if (!ha->fce)
  307. return ptr;
  308. *last_chain = &fcec->type;
  309. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  310. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  311. fce_calc_size(ha->fce_bufs));
  312. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  313. fcec->addr_l = htonl(LSD(ha->fce_dma));
  314. fcec->addr_h = htonl(MSD(ha->fce_dma));
  315. iter_reg = fcec->eregs;
  316. for (cnt = 0; cnt < 8; cnt++)
  317. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  318. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  319. return (char *)iter_reg + ntohl(fcec->size);
  320. }
  321. static inline void *
  322. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  323. uint32_t **last_chain)
  324. {
  325. struct qla2xxx_mqueue_chain *q;
  326. struct qla2xxx_mqueue_header *qh;
  327. uint32_t num_queues;
  328. int que;
  329. struct {
  330. int length;
  331. void *ring;
  332. } aq, *aqp;
  333. if (!ha->tgt.atio_q_length)
  334. return ptr;
  335. num_queues = 1;
  336. aqp = &aq;
  337. aqp->length = ha->tgt.atio_q_length;
  338. aqp->ring = ha->tgt.atio_ring;
  339. for (que = 0; que < num_queues; que++) {
  340. /* aqp = ha->atio_q_map[que]; */
  341. q = ptr;
  342. *last_chain = &q->type;
  343. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  344. q->chain_size = htonl(
  345. sizeof(struct qla2xxx_mqueue_chain) +
  346. sizeof(struct qla2xxx_mqueue_header) +
  347. (aqp->length * sizeof(request_t)));
  348. ptr += sizeof(struct qla2xxx_mqueue_chain);
  349. /* Add header. */
  350. qh = ptr;
  351. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  352. qh->number = htonl(que);
  353. qh->size = htonl(aqp->length * sizeof(request_t));
  354. ptr += sizeof(struct qla2xxx_mqueue_header);
  355. /* Add data. */
  356. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  357. ptr += aqp->length * sizeof(request_t);
  358. }
  359. return ptr;
  360. }
  361. static inline void *
  362. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  363. {
  364. struct qla2xxx_mqueue_chain *q;
  365. struct qla2xxx_mqueue_header *qh;
  366. struct req_que *req;
  367. struct rsp_que *rsp;
  368. int que;
  369. if (!ha->mqenable)
  370. return ptr;
  371. /* Request queues */
  372. for (que = 1; que < ha->max_req_queues; que++) {
  373. req = ha->req_q_map[que];
  374. if (!req)
  375. break;
  376. /* Add chain. */
  377. q = ptr;
  378. *last_chain = &q->type;
  379. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  380. q->chain_size = htonl(
  381. sizeof(struct qla2xxx_mqueue_chain) +
  382. sizeof(struct qla2xxx_mqueue_header) +
  383. (req->length * sizeof(request_t)));
  384. ptr += sizeof(struct qla2xxx_mqueue_chain);
  385. /* Add header. */
  386. qh = ptr;
  387. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  388. qh->number = htonl(que);
  389. qh->size = htonl(req->length * sizeof(request_t));
  390. ptr += sizeof(struct qla2xxx_mqueue_header);
  391. /* Add data. */
  392. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  393. ptr += req->length * sizeof(request_t);
  394. }
  395. /* Response queues */
  396. for (que = 1; que < ha->max_rsp_queues; que++) {
  397. rsp = ha->rsp_q_map[que];
  398. if (!rsp)
  399. break;
  400. /* Add chain. */
  401. q = ptr;
  402. *last_chain = &q->type;
  403. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  404. q->chain_size = htonl(
  405. sizeof(struct qla2xxx_mqueue_chain) +
  406. sizeof(struct qla2xxx_mqueue_header) +
  407. (rsp->length * sizeof(response_t)));
  408. ptr += sizeof(struct qla2xxx_mqueue_chain);
  409. /* Add header. */
  410. qh = ptr;
  411. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  412. qh->number = htonl(que);
  413. qh->size = htonl(rsp->length * sizeof(response_t));
  414. ptr += sizeof(struct qla2xxx_mqueue_header);
  415. /* Add data. */
  416. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  417. ptr += rsp->length * sizeof(response_t);
  418. }
  419. return ptr;
  420. }
  421. static inline void *
  422. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  423. {
  424. uint32_t cnt, que_idx;
  425. uint8_t que_cnt;
  426. struct qla2xxx_mq_chain *mq = ptr;
  427. struct device_reg_25xxmq __iomem *reg;
  428. if (!ha->mqenable || IS_QLA83XX(ha))
  429. return ptr;
  430. mq = ptr;
  431. *last_chain = &mq->type;
  432. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  433. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  434. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  435. ha->max_req_queues : ha->max_rsp_queues;
  436. mq->count = htonl(que_cnt);
  437. for (cnt = 0; cnt < que_cnt; cnt++) {
  438. reg = (struct device_reg_25xxmq *) ((void *)
  439. ha->mqiobase + cnt * QLA_QUE_PAGE);
  440. que_idx = cnt * 4;
  441. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  442. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  443. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  444. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  445. }
  446. return ptr + sizeof(struct qla2xxx_mq_chain);
  447. }
  448. void
  449. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  450. {
  451. struct qla_hw_data *ha = vha->hw;
  452. if (rval != QLA_SUCCESS) {
  453. ql_log(ql_log_warn, vha, 0xd000,
  454. "Failed to dump firmware (%x).\n", rval);
  455. ha->fw_dumped = 0;
  456. } else {
  457. ql_log(ql_log_info, vha, 0xd001,
  458. "Firmware dump saved to temp buffer (%ld/%p).\n",
  459. vha->host_no, ha->fw_dump);
  460. ha->fw_dumped = 1;
  461. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  462. }
  463. }
  464. /**
  465. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  466. * @ha: HA context
  467. * @hardware_locked: Called with the hardware_lock
  468. */
  469. void
  470. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  471. {
  472. int rval;
  473. uint32_t cnt;
  474. struct qla_hw_data *ha = vha->hw;
  475. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  476. uint16_t __iomem *dmp_reg;
  477. unsigned long flags;
  478. struct qla2300_fw_dump *fw;
  479. void *nxt;
  480. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  481. flags = 0;
  482. if (!hardware_locked)
  483. spin_lock_irqsave(&ha->hardware_lock, flags);
  484. if (!ha->fw_dump) {
  485. ql_log(ql_log_warn, vha, 0xd002,
  486. "No buffer available for dump.\n");
  487. goto qla2300_fw_dump_failed;
  488. }
  489. if (ha->fw_dumped) {
  490. ql_log(ql_log_warn, vha, 0xd003,
  491. "Firmware has been previously dumped (%p) "
  492. "-- ignoring request.\n",
  493. ha->fw_dump);
  494. goto qla2300_fw_dump_failed;
  495. }
  496. fw = &ha->fw_dump->isp.isp23;
  497. qla2xxx_prep_dump(ha, ha->fw_dump);
  498. rval = QLA_SUCCESS;
  499. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  500. /* Pause RISC. */
  501. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  502. if (IS_QLA2300(ha)) {
  503. for (cnt = 30000;
  504. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  505. rval == QLA_SUCCESS; cnt--) {
  506. if (cnt)
  507. udelay(100);
  508. else
  509. rval = QLA_FUNCTION_TIMEOUT;
  510. }
  511. } else {
  512. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  513. udelay(10);
  514. }
  515. if (rval == QLA_SUCCESS) {
  516. dmp_reg = &reg->flash_address;
  517. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  518. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  519. dmp_reg = &reg->u.isp2300.req_q_in;
  520. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  521. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  522. dmp_reg = &reg->u.isp2300.mailbox0;
  523. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  524. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  525. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  526. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  527. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  528. qla2xxx_read_window(reg, 48, fw->dma_reg);
  529. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  530. dmp_reg = &reg->risc_hw;
  531. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  532. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  533. WRT_REG_WORD(&reg->pcr, 0x2000);
  534. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  535. WRT_REG_WORD(&reg->pcr, 0x2200);
  536. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  537. WRT_REG_WORD(&reg->pcr, 0x2400);
  538. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  539. WRT_REG_WORD(&reg->pcr, 0x2600);
  540. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  541. WRT_REG_WORD(&reg->pcr, 0x2800);
  542. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  543. WRT_REG_WORD(&reg->pcr, 0x2A00);
  544. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  545. WRT_REG_WORD(&reg->pcr, 0x2C00);
  546. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  547. WRT_REG_WORD(&reg->pcr, 0x2E00);
  548. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  549. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  550. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  551. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  552. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  553. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  554. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  555. /* Reset RISC. */
  556. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  557. for (cnt = 0; cnt < 30000; cnt++) {
  558. if ((RD_REG_WORD(&reg->ctrl_status) &
  559. CSR_ISP_SOFT_RESET) == 0)
  560. break;
  561. udelay(10);
  562. }
  563. }
  564. if (!IS_QLA2300(ha)) {
  565. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  566. rval == QLA_SUCCESS; cnt--) {
  567. if (cnt)
  568. udelay(100);
  569. else
  570. rval = QLA_FUNCTION_TIMEOUT;
  571. }
  572. }
  573. /* Get RISC SRAM. */
  574. if (rval == QLA_SUCCESS)
  575. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  576. sizeof(fw->risc_ram) / 2, &nxt);
  577. /* Get stack SRAM. */
  578. if (rval == QLA_SUCCESS)
  579. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  580. sizeof(fw->stack_ram) / 2, &nxt);
  581. /* Get data SRAM. */
  582. if (rval == QLA_SUCCESS)
  583. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  584. ha->fw_memory_size - 0x11000 + 1, &nxt);
  585. if (rval == QLA_SUCCESS)
  586. qla2xxx_copy_queues(ha, nxt);
  587. qla2xxx_dump_post_process(base_vha, rval);
  588. qla2300_fw_dump_failed:
  589. if (!hardware_locked)
  590. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  591. }
  592. /**
  593. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  594. * @ha: HA context
  595. * @hardware_locked: Called with the hardware_lock
  596. */
  597. void
  598. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  599. {
  600. int rval;
  601. uint32_t cnt, timer;
  602. uint16_t risc_address;
  603. uint16_t mb0, mb2;
  604. struct qla_hw_data *ha = vha->hw;
  605. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  606. uint16_t __iomem *dmp_reg;
  607. unsigned long flags;
  608. struct qla2100_fw_dump *fw;
  609. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  610. risc_address = 0;
  611. mb0 = mb2 = 0;
  612. flags = 0;
  613. if (!hardware_locked)
  614. spin_lock_irqsave(&ha->hardware_lock, flags);
  615. if (!ha->fw_dump) {
  616. ql_log(ql_log_warn, vha, 0xd004,
  617. "No buffer available for dump.\n");
  618. goto qla2100_fw_dump_failed;
  619. }
  620. if (ha->fw_dumped) {
  621. ql_log(ql_log_warn, vha, 0xd005,
  622. "Firmware has been previously dumped (%p) "
  623. "-- ignoring request.\n",
  624. ha->fw_dump);
  625. goto qla2100_fw_dump_failed;
  626. }
  627. fw = &ha->fw_dump->isp.isp21;
  628. qla2xxx_prep_dump(ha, ha->fw_dump);
  629. rval = QLA_SUCCESS;
  630. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  631. /* Pause RISC. */
  632. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  633. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  634. rval == QLA_SUCCESS; cnt--) {
  635. if (cnt)
  636. udelay(100);
  637. else
  638. rval = QLA_FUNCTION_TIMEOUT;
  639. }
  640. if (rval == QLA_SUCCESS) {
  641. dmp_reg = &reg->flash_address;
  642. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  643. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  644. dmp_reg = &reg->u.isp2100.mailbox0;
  645. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  646. if (cnt == 8)
  647. dmp_reg = &reg->u_end.isp2200.mailbox8;
  648. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  649. }
  650. dmp_reg = &reg->u.isp2100.unused_2[0];
  651. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  652. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  653. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  654. dmp_reg = &reg->risc_hw;
  655. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  656. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  657. WRT_REG_WORD(&reg->pcr, 0x2000);
  658. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  659. WRT_REG_WORD(&reg->pcr, 0x2100);
  660. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  661. WRT_REG_WORD(&reg->pcr, 0x2200);
  662. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  663. WRT_REG_WORD(&reg->pcr, 0x2300);
  664. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  665. WRT_REG_WORD(&reg->pcr, 0x2400);
  666. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  667. WRT_REG_WORD(&reg->pcr, 0x2500);
  668. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  669. WRT_REG_WORD(&reg->pcr, 0x2600);
  670. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  671. WRT_REG_WORD(&reg->pcr, 0x2700);
  672. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  673. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  674. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  675. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  676. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  677. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  678. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  679. /* Reset the ISP. */
  680. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  681. }
  682. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  683. rval == QLA_SUCCESS; cnt--) {
  684. if (cnt)
  685. udelay(100);
  686. else
  687. rval = QLA_FUNCTION_TIMEOUT;
  688. }
  689. /* Pause RISC. */
  690. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  691. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  692. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  693. for (cnt = 30000;
  694. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  695. rval == QLA_SUCCESS; cnt--) {
  696. if (cnt)
  697. udelay(100);
  698. else
  699. rval = QLA_FUNCTION_TIMEOUT;
  700. }
  701. if (rval == QLA_SUCCESS) {
  702. /* Set memory configuration and timing. */
  703. if (IS_QLA2100(ha))
  704. WRT_REG_WORD(&reg->mctr, 0xf1);
  705. else
  706. WRT_REG_WORD(&reg->mctr, 0xf2);
  707. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  708. /* Release RISC. */
  709. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  710. }
  711. }
  712. if (rval == QLA_SUCCESS) {
  713. /* Get RISC SRAM. */
  714. risc_address = 0x1000;
  715. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  716. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  717. }
  718. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  719. cnt++, risc_address++) {
  720. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  721. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  722. for (timer = 6000000; timer != 0; timer--) {
  723. /* Check for pending interrupts. */
  724. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  725. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  726. set_bit(MBX_INTERRUPT,
  727. &ha->mbx_cmd_flags);
  728. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  729. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  730. WRT_REG_WORD(&reg->semaphore, 0);
  731. WRT_REG_WORD(&reg->hccr,
  732. HCCR_CLR_RISC_INT);
  733. RD_REG_WORD(&reg->hccr);
  734. break;
  735. }
  736. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  737. RD_REG_WORD(&reg->hccr);
  738. }
  739. udelay(5);
  740. }
  741. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  742. rval = mb0 & MBS_MASK;
  743. fw->risc_ram[cnt] = htons(mb2);
  744. } else {
  745. rval = QLA_FUNCTION_FAILED;
  746. }
  747. }
  748. if (rval == QLA_SUCCESS)
  749. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  750. qla2xxx_dump_post_process(base_vha, rval);
  751. qla2100_fw_dump_failed:
  752. if (!hardware_locked)
  753. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  754. }
  755. void
  756. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  757. {
  758. int rval;
  759. uint32_t cnt;
  760. uint32_t risc_address;
  761. struct qla_hw_data *ha = vha->hw;
  762. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  763. uint32_t __iomem *dmp_reg;
  764. uint32_t *iter_reg;
  765. uint16_t __iomem *mbx_reg;
  766. unsigned long flags;
  767. struct qla24xx_fw_dump *fw;
  768. uint32_t ext_mem_cnt;
  769. void *nxt;
  770. void *nxt_chain;
  771. uint32_t *last_chain = NULL;
  772. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  773. if (IS_QLA82XX(ha))
  774. return;
  775. risc_address = ext_mem_cnt = 0;
  776. flags = 0;
  777. if (!hardware_locked)
  778. spin_lock_irqsave(&ha->hardware_lock, flags);
  779. if (!ha->fw_dump) {
  780. ql_log(ql_log_warn, vha, 0xd006,
  781. "No buffer available for dump.\n");
  782. goto qla24xx_fw_dump_failed;
  783. }
  784. if (ha->fw_dumped) {
  785. ql_log(ql_log_warn, vha, 0xd007,
  786. "Firmware has been previously dumped (%p) "
  787. "-- ignoring request.\n",
  788. ha->fw_dump);
  789. goto qla24xx_fw_dump_failed;
  790. }
  791. fw = &ha->fw_dump->isp.isp24;
  792. qla2xxx_prep_dump(ha, ha->fw_dump);
  793. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  794. /* Pause RISC. */
  795. rval = qla24xx_pause_risc(reg);
  796. if (rval != QLA_SUCCESS)
  797. goto qla24xx_fw_dump_failed_0;
  798. /* Host interface registers. */
  799. dmp_reg = &reg->flash_addr;
  800. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  801. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  802. /* Disable interrupts. */
  803. WRT_REG_DWORD(&reg->ictrl, 0);
  804. RD_REG_DWORD(&reg->ictrl);
  805. /* Shadow registers. */
  806. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  807. RD_REG_DWORD(&reg->iobase_addr);
  808. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  809. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  810. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  811. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  812. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  813. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  814. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  815. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  816. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  817. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  818. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  819. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  820. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  821. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  822. /* Mailbox registers. */
  823. mbx_reg = &reg->mailbox0;
  824. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  825. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  826. /* Transfer sequence registers. */
  827. iter_reg = fw->xseq_gp_reg;
  828. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  829. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  830. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  831. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  832. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  833. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  834. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  835. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  836. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  837. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  838. /* Receive sequence registers. */
  839. iter_reg = fw->rseq_gp_reg;
  840. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  841. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  842. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  843. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  844. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  845. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  846. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  847. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  848. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  849. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  850. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  851. /* Command DMA registers. */
  852. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  853. /* Queues. */
  854. iter_reg = fw->req0_dma_reg;
  855. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  856. dmp_reg = &reg->iobase_q;
  857. for (cnt = 0; cnt < 7; cnt++)
  858. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  859. iter_reg = fw->resp0_dma_reg;
  860. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  861. dmp_reg = &reg->iobase_q;
  862. for (cnt = 0; cnt < 7; cnt++)
  863. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  864. iter_reg = fw->req1_dma_reg;
  865. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  866. dmp_reg = &reg->iobase_q;
  867. for (cnt = 0; cnt < 7; cnt++)
  868. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  869. /* Transmit DMA registers. */
  870. iter_reg = fw->xmt0_dma_reg;
  871. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  872. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  873. iter_reg = fw->xmt1_dma_reg;
  874. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  875. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  876. iter_reg = fw->xmt2_dma_reg;
  877. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  878. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  879. iter_reg = fw->xmt3_dma_reg;
  880. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  881. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  882. iter_reg = fw->xmt4_dma_reg;
  883. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  884. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  885. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  886. /* Receive DMA registers. */
  887. iter_reg = fw->rcvt0_data_dma_reg;
  888. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  889. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  890. iter_reg = fw->rcvt1_data_dma_reg;
  891. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  892. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  893. /* RISC registers. */
  894. iter_reg = fw->risc_gp_reg;
  895. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  896. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  897. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  898. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  899. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  900. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  901. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  902. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  903. /* Local memory controller registers. */
  904. iter_reg = fw->lmc_reg;
  905. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  906. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  907. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  908. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  909. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  910. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  911. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  912. /* Fibre Protocol Module registers. */
  913. iter_reg = fw->fpm_hdw_reg;
  914. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  915. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  925. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  926. /* Frame Buffer registers. */
  927. iter_reg = fw->fb_hdw_reg;
  928. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  929. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  938. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  939. rval = qla24xx_soft_reset(ha);
  940. if (rval != QLA_SUCCESS)
  941. goto qla24xx_fw_dump_failed_0;
  942. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  943. &nxt);
  944. if (rval != QLA_SUCCESS)
  945. goto qla24xx_fw_dump_failed_0;
  946. nxt = qla2xxx_copy_queues(ha, nxt);
  947. qla24xx_copy_eft(ha, nxt);
  948. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  949. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  950. if (last_chain) {
  951. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  952. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  953. }
  954. /* Adjust valid length. */
  955. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  956. qla24xx_fw_dump_failed_0:
  957. qla2xxx_dump_post_process(base_vha, rval);
  958. qla24xx_fw_dump_failed:
  959. if (!hardware_locked)
  960. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  961. }
  962. void
  963. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  964. {
  965. int rval;
  966. uint32_t cnt;
  967. uint32_t risc_address;
  968. struct qla_hw_data *ha = vha->hw;
  969. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  970. uint32_t __iomem *dmp_reg;
  971. uint32_t *iter_reg;
  972. uint16_t __iomem *mbx_reg;
  973. unsigned long flags;
  974. struct qla25xx_fw_dump *fw;
  975. uint32_t ext_mem_cnt;
  976. void *nxt, *nxt_chain;
  977. uint32_t *last_chain = NULL;
  978. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  979. risc_address = ext_mem_cnt = 0;
  980. flags = 0;
  981. if (!hardware_locked)
  982. spin_lock_irqsave(&ha->hardware_lock, flags);
  983. if (!ha->fw_dump) {
  984. ql_log(ql_log_warn, vha, 0xd008,
  985. "No buffer available for dump.\n");
  986. goto qla25xx_fw_dump_failed;
  987. }
  988. if (ha->fw_dumped) {
  989. ql_log(ql_log_warn, vha, 0xd009,
  990. "Firmware has been previously dumped (%p) "
  991. "-- ignoring request.\n",
  992. ha->fw_dump);
  993. goto qla25xx_fw_dump_failed;
  994. }
  995. fw = &ha->fw_dump->isp.isp25;
  996. qla2xxx_prep_dump(ha, ha->fw_dump);
  997. ha->fw_dump->version = __constant_htonl(2);
  998. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  999. /* Pause RISC. */
  1000. rval = qla24xx_pause_risc(reg);
  1001. if (rval != QLA_SUCCESS)
  1002. goto qla25xx_fw_dump_failed_0;
  1003. /* Host/Risc registers. */
  1004. iter_reg = fw->host_risc_reg;
  1005. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1006. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1007. /* PCIe registers. */
  1008. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1009. RD_REG_DWORD(&reg->iobase_addr);
  1010. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1011. dmp_reg = &reg->iobase_c4;
  1012. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1013. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1014. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1015. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1016. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1017. RD_REG_DWORD(&reg->iobase_window);
  1018. /* Host interface registers. */
  1019. dmp_reg = &reg->flash_addr;
  1020. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1021. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1022. /* Disable interrupts. */
  1023. WRT_REG_DWORD(&reg->ictrl, 0);
  1024. RD_REG_DWORD(&reg->ictrl);
  1025. /* Shadow registers. */
  1026. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1027. RD_REG_DWORD(&reg->iobase_addr);
  1028. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1029. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1030. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1031. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1032. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1033. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1034. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1035. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1036. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1037. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1038. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1039. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1040. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1041. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1042. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1043. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1044. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1045. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1046. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1047. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1048. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1049. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1050. /* RISC I/O register. */
  1051. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1052. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1053. /* Mailbox registers. */
  1054. mbx_reg = &reg->mailbox0;
  1055. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1056. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1057. /* Transfer sequence registers. */
  1058. iter_reg = fw->xseq_gp_reg;
  1059. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1060. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1066. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1067. iter_reg = fw->xseq_0_reg;
  1068. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1069. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1070. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1071. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1072. /* Receive sequence registers. */
  1073. iter_reg = fw->rseq_gp_reg;
  1074. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1075. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1076. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1081. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1082. iter_reg = fw->rseq_0_reg;
  1083. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1084. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1085. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1086. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1087. /* Auxiliary sequence registers. */
  1088. iter_reg = fw->aseq_gp_reg;
  1089. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1090. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1092. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1093. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1094. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1096. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1097. iter_reg = fw->aseq_0_reg;
  1098. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1099. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1100. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1101. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1102. /* Command DMA registers. */
  1103. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1104. /* Queues. */
  1105. iter_reg = fw->req0_dma_reg;
  1106. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1107. dmp_reg = &reg->iobase_q;
  1108. for (cnt = 0; cnt < 7; cnt++)
  1109. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1110. iter_reg = fw->resp0_dma_reg;
  1111. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1112. dmp_reg = &reg->iobase_q;
  1113. for (cnt = 0; cnt < 7; cnt++)
  1114. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1115. iter_reg = fw->req1_dma_reg;
  1116. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1117. dmp_reg = &reg->iobase_q;
  1118. for (cnt = 0; cnt < 7; cnt++)
  1119. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1120. /* Transmit DMA registers. */
  1121. iter_reg = fw->xmt0_dma_reg;
  1122. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1123. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1124. iter_reg = fw->xmt1_dma_reg;
  1125. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1126. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1127. iter_reg = fw->xmt2_dma_reg;
  1128. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1129. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1130. iter_reg = fw->xmt3_dma_reg;
  1131. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1132. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1133. iter_reg = fw->xmt4_dma_reg;
  1134. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1135. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1136. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1137. /* Receive DMA registers. */
  1138. iter_reg = fw->rcvt0_data_dma_reg;
  1139. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1140. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1141. iter_reg = fw->rcvt1_data_dma_reg;
  1142. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1143. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1144. /* RISC registers. */
  1145. iter_reg = fw->risc_gp_reg;
  1146. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1147. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1148. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1149. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1150. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1151. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1152. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1153. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1154. /* Local memory controller registers. */
  1155. iter_reg = fw->lmc_reg;
  1156. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1157. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1158. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1159. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1160. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1161. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1162. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1163. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1164. /* Fibre Protocol Module registers. */
  1165. iter_reg = fw->fpm_hdw_reg;
  1166. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1177. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1178. /* Frame Buffer registers. */
  1179. iter_reg = fw->fb_hdw_reg;
  1180. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1191. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1192. /* Multi queue registers */
  1193. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1194. &last_chain);
  1195. rval = qla24xx_soft_reset(ha);
  1196. if (rval != QLA_SUCCESS)
  1197. goto qla25xx_fw_dump_failed_0;
  1198. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1199. &nxt);
  1200. if (rval != QLA_SUCCESS)
  1201. goto qla25xx_fw_dump_failed_0;
  1202. nxt = qla2xxx_copy_queues(ha, nxt);
  1203. nxt = qla24xx_copy_eft(ha, nxt);
  1204. /* Chain entries -- started with MQ. */
  1205. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1206. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1207. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1208. if (last_chain) {
  1209. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1210. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1211. }
  1212. /* Adjust valid length. */
  1213. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1214. qla25xx_fw_dump_failed_0:
  1215. qla2xxx_dump_post_process(base_vha, rval);
  1216. qla25xx_fw_dump_failed:
  1217. if (!hardware_locked)
  1218. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1219. }
  1220. void
  1221. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1222. {
  1223. int rval;
  1224. uint32_t cnt;
  1225. uint32_t risc_address;
  1226. struct qla_hw_data *ha = vha->hw;
  1227. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1228. uint32_t __iomem *dmp_reg;
  1229. uint32_t *iter_reg;
  1230. uint16_t __iomem *mbx_reg;
  1231. unsigned long flags;
  1232. struct qla81xx_fw_dump *fw;
  1233. uint32_t ext_mem_cnt;
  1234. void *nxt, *nxt_chain;
  1235. uint32_t *last_chain = NULL;
  1236. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1237. risc_address = ext_mem_cnt = 0;
  1238. flags = 0;
  1239. if (!hardware_locked)
  1240. spin_lock_irqsave(&ha->hardware_lock, flags);
  1241. if (!ha->fw_dump) {
  1242. ql_log(ql_log_warn, vha, 0xd00a,
  1243. "No buffer available for dump.\n");
  1244. goto qla81xx_fw_dump_failed;
  1245. }
  1246. if (ha->fw_dumped) {
  1247. ql_log(ql_log_warn, vha, 0xd00b,
  1248. "Firmware has been previously dumped (%p) "
  1249. "-- ignoring request.\n",
  1250. ha->fw_dump);
  1251. goto qla81xx_fw_dump_failed;
  1252. }
  1253. fw = &ha->fw_dump->isp.isp81;
  1254. qla2xxx_prep_dump(ha, ha->fw_dump);
  1255. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1256. /* Pause RISC. */
  1257. rval = qla24xx_pause_risc(reg);
  1258. if (rval != QLA_SUCCESS)
  1259. goto qla81xx_fw_dump_failed_0;
  1260. /* Host/Risc registers. */
  1261. iter_reg = fw->host_risc_reg;
  1262. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1263. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1264. /* PCIe registers. */
  1265. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1266. RD_REG_DWORD(&reg->iobase_addr);
  1267. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1268. dmp_reg = &reg->iobase_c4;
  1269. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1270. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1271. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1272. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1273. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1274. RD_REG_DWORD(&reg->iobase_window);
  1275. /* Host interface registers. */
  1276. dmp_reg = &reg->flash_addr;
  1277. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1278. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1279. /* Disable interrupts. */
  1280. WRT_REG_DWORD(&reg->ictrl, 0);
  1281. RD_REG_DWORD(&reg->ictrl);
  1282. /* Shadow registers. */
  1283. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1284. RD_REG_DWORD(&reg->iobase_addr);
  1285. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1286. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1287. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1288. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1289. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1290. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1291. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1292. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1293. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1294. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1295. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1296. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1297. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1298. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1299. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1300. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1301. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1302. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1303. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1304. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1305. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1306. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1307. /* RISC I/O register. */
  1308. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1309. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1310. /* Mailbox registers. */
  1311. mbx_reg = &reg->mailbox0;
  1312. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1313. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1314. /* Transfer sequence registers. */
  1315. iter_reg = fw->xseq_gp_reg;
  1316. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1317. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1318. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1319. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1320. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1321. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1322. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1323. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1324. iter_reg = fw->xseq_0_reg;
  1325. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1326. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1327. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1328. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1329. /* Receive sequence registers. */
  1330. iter_reg = fw->rseq_gp_reg;
  1331. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1332. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1333. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1334. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1335. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1336. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1337. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1338. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1339. iter_reg = fw->rseq_0_reg;
  1340. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1341. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1342. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1343. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1344. /* Auxiliary sequence registers. */
  1345. iter_reg = fw->aseq_gp_reg;
  1346. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1347. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1349. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1350. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1351. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1352. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1353. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1354. iter_reg = fw->aseq_0_reg;
  1355. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1356. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1357. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1358. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1359. /* Command DMA registers. */
  1360. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1361. /* Queues. */
  1362. iter_reg = fw->req0_dma_reg;
  1363. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1364. dmp_reg = &reg->iobase_q;
  1365. for (cnt = 0; cnt < 7; cnt++)
  1366. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1367. iter_reg = fw->resp0_dma_reg;
  1368. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1369. dmp_reg = &reg->iobase_q;
  1370. for (cnt = 0; cnt < 7; cnt++)
  1371. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1372. iter_reg = fw->req1_dma_reg;
  1373. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1374. dmp_reg = &reg->iobase_q;
  1375. for (cnt = 0; cnt < 7; cnt++)
  1376. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1377. /* Transmit DMA registers. */
  1378. iter_reg = fw->xmt0_dma_reg;
  1379. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1380. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1381. iter_reg = fw->xmt1_dma_reg;
  1382. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1383. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1384. iter_reg = fw->xmt2_dma_reg;
  1385. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1386. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1387. iter_reg = fw->xmt3_dma_reg;
  1388. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1389. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1390. iter_reg = fw->xmt4_dma_reg;
  1391. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1392. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1393. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1394. /* Receive DMA registers. */
  1395. iter_reg = fw->rcvt0_data_dma_reg;
  1396. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1397. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1398. iter_reg = fw->rcvt1_data_dma_reg;
  1399. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1400. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1401. /* RISC registers. */
  1402. iter_reg = fw->risc_gp_reg;
  1403. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1404. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1405. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1406. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1407. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1408. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1409. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1410. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1411. /* Local memory controller registers. */
  1412. iter_reg = fw->lmc_reg;
  1413. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1414. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1415. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1416. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1417. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1418. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1419. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1420. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1421. /* Fibre Protocol Module registers. */
  1422. iter_reg = fw->fpm_hdw_reg;
  1423. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1424. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1436. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1437. /* Frame Buffer registers. */
  1438. iter_reg = fw->fb_hdw_reg;
  1439. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1451. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1452. /* Multi queue registers */
  1453. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1454. &last_chain);
  1455. rval = qla24xx_soft_reset(ha);
  1456. if (rval != QLA_SUCCESS)
  1457. goto qla81xx_fw_dump_failed_0;
  1458. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1459. &nxt);
  1460. if (rval != QLA_SUCCESS)
  1461. goto qla81xx_fw_dump_failed_0;
  1462. nxt = qla2xxx_copy_queues(ha, nxt);
  1463. nxt = qla24xx_copy_eft(ha, nxt);
  1464. /* Chain entries -- started with MQ. */
  1465. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1466. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1467. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1468. if (last_chain) {
  1469. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1470. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1471. }
  1472. /* Adjust valid length. */
  1473. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1474. qla81xx_fw_dump_failed_0:
  1475. qla2xxx_dump_post_process(base_vha, rval);
  1476. qla81xx_fw_dump_failed:
  1477. if (!hardware_locked)
  1478. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1479. }
  1480. void
  1481. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1482. {
  1483. int rval;
  1484. uint32_t cnt, reg_data;
  1485. uint32_t risc_address;
  1486. struct qla_hw_data *ha = vha->hw;
  1487. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1488. uint32_t __iomem *dmp_reg;
  1489. uint32_t *iter_reg;
  1490. uint16_t __iomem *mbx_reg;
  1491. unsigned long flags;
  1492. struct qla83xx_fw_dump *fw;
  1493. uint32_t ext_mem_cnt;
  1494. void *nxt, *nxt_chain;
  1495. uint32_t *last_chain = NULL;
  1496. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1497. risc_address = ext_mem_cnt = 0;
  1498. flags = 0;
  1499. if (!hardware_locked)
  1500. spin_lock_irqsave(&ha->hardware_lock, flags);
  1501. if (!ha->fw_dump) {
  1502. ql_log(ql_log_warn, vha, 0xd00c,
  1503. "No buffer available for dump!!!\n");
  1504. goto qla83xx_fw_dump_failed;
  1505. }
  1506. if (ha->fw_dumped) {
  1507. ql_log(ql_log_warn, vha, 0xd00d,
  1508. "Firmware has been previously dumped (%p) -- ignoring "
  1509. "request...\n", ha->fw_dump);
  1510. goto qla83xx_fw_dump_failed;
  1511. }
  1512. fw = &ha->fw_dump->isp.isp83;
  1513. qla2xxx_prep_dump(ha, ha->fw_dump);
  1514. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1515. /* Pause RISC. */
  1516. rval = qla24xx_pause_risc(reg);
  1517. if (rval != QLA_SUCCESS)
  1518. goto qla83xx_fw_dump_failed_0;
  1519. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1520. dmp_reg = &reg->iobase_window;
  1521. reg_data = RD_REG_DWORD(dmp_reg);
  1522. WRT_REG_DWORD(dmp_reg, 0);
  1523. dmp_reg = &reg->unused_4_1[0];
  1524. reg_data = RD_REG_DWORD(dmp_reg);
  1525. WRT_REG_DWORD(dmp_reg, 0);
  1526. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1527. dmp_reg = &reg->unused_4_1[2];
  1528. reg_data = RD_REG_DWORD(dmp_reg);
  1529. WRT_REG_DWORD(dmp_reg, 0);
  1530. /* select PCR and disable ecc checking and correction */
  1531. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1532. RD_REG_DWORD(&reg->iobase_addr);
  1533. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1534. /* Host/Risc registers. */
  1535. iter_reg = fw->host_risc_reg;
  1536. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1537. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1538. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1539. /* PCIe registers. */
  1540. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1541. RD_REG_DWORD(&reg->iobase_addr);
  1542. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1543. dmp_reg = &reg->iobase_c4;
  1544. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1545. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1546. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1547. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1548. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1549. RD_REG_DWORD(&reg->iobase_window);
  1550. /* Host interface registers. */
  1551. dmp_reg = &reg->flash_addr;
  1552. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1553. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1554. /* Disable interrupts. */
  1555. WRT_REG_DWORD(&reg->ictrl, 0);
  1556. RD_REG_DWORD(&reg->ictrl);
  1557. /* Shadow registers. */
  1558. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1559. RD_REG_DWORD(&reg->iobase_addr);
  1560. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1561. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1562. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1563. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1564. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1565. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1566. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1567. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1568. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1569. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1570. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1571. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1572. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1573. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1574. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1575. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1576. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1577. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1578. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1579. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1580. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1581. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1582. /* RISC I/O register. */
  1583. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1584. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1585. /* Mailbox registers. */
  1586. mbx_reg = &reg->mailbox0;
  1587. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1588. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1589. /* Transfer sequence registers. */
  1590. iter_reg = fw->xseq_gp_reg;
  1591. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1592. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1593. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1594. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1595. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1596. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1597. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1598. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1606. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1607. iter_reg = fw->xseq_0_reg;
  1608. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1609. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1610. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1611. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1612. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1613. /* Receive sequence registers. */
  1614. iter_reg = fw->rseq_gp_reg;
  1615. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1616. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1617. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1630. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1631. iter_reg = fw->rseq_0_reg;
  1632. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1633. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1634. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1635. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1636. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1637. /* Auxiliary sequence registers. */
  1638. iter_reg = fw->aseq_gp_reg;
  1639. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1640. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1641. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1654. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1655. iter_reg = fw->aseq_0_reg;
  1656. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1657. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1658. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1659. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1660. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1661. /* Command DMA registers. */
  1662. iter_reg = fw->cmd_dma_reg;
  1663. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1664. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1665. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1666. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1667. /* Queues. */
  1668. iter_reg = fw->req0_dma_reg;
  1669. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1670. dmp_reg = &reg->iobase_q;
  1671. for (cnt = 0; cnt < 7; cnt++)
  1672. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1673. iter_reg = fw->resp0_dma_reg;
  1674. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1675. dmp_reg = &reg->iobase_q;
  1676. for (cnt = 0; cnt < 7; cnt++)
  1677. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1678. iter_reg = fw->req1_dma_reg;
  1679. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1680. dmp_reg = &reg->iobase_q;
  1681. for (cnt = 0; cnt < 7; cnt++)
  1682. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1683. /* Transmit DMA registers. */
  1684. iter_reg = fw->xmt0_dma_reg;
  1685. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1686. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1687. iter_reg = fw->xmt1_dma_reg;
  1688. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1689. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1690. iter_reg = fw->xmt2_dma_reg;
  1691. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1692. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1693. iter_reg = fw->xmt3_dma_reg;
  1694. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1695. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1696. iter_reg = fw->xmt4_dma_reg;
  1697. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1698. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1699. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1700. /* Receive DMA registers. */
  1701. iter_reg = fw->rcvt0_data_dma_reg;
  1702. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1703. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1704. iter_reg = fw->rcvt1_data_dma_reg;
  1705. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1706. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1707. /* RISC registers. */
  1708. iter_reg = fw->risc_gp_reg;
  1709. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1710. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1711. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1716. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1717. /* Local memory controller registers. */
  1718. iter_reg = fw->lmc_reg;
  1719. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1721. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1722. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1723. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1724. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1725. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1726. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1727. /* Fibre Protocol Module registers. */
  1728. iter_reg = fw->fpm_hdw_reg;
  1729. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1744. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1745. /* RQ0 Array registers. */
  1746. iter_reg = fw->rq0_array_reg;
  1747. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1762. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1763. /* RQ1 Array registers. */
  1764. iter_reg = fw->rq1_array_reg;
  1765. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1780. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1781. /* RP0 Array registers. */
  1782. iter_reg = fw->rp0_array_reg;
  1783. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1798. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1799. /* RP1 Array registers. */
  1800. iter_reg = fw->rp1_array_reg;
  1801. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1816. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1817. iter_reg = fw->at0_array_reg;
  1818. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1825. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1826. /* I/O Queue Control registers. */
  1827. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1828. /* Frame Buffer registers. */
  1829. iter_reg = fw->fb_hdw_reg;
  1830. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1856. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1857. /* Multi queue registers */
  1858. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1859. &last_chain);
  1860. rval = qla24xx_soft_reset(ha);
  1861. if (rval != QLA_SUCCESS) {
  1862. ql_log(ql_log_warn, vha, 0xd00e,
  1863. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1864. rval = QLA_SUCCESS;
  1865. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1866. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1867. RD_REG_DWORD(&reg->hccr);
  1868. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1869. RD_REG_DWORD(&reg->hccr);
  1870. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1871. RD_REG_DWORD(&reg->hccr);
  1872. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1873. udelay(5);
  1874. if (!cnt) {
  1875. nxt = fw->code_ram;
  1876. nxt += sizeof(fw->code_ram),
  1877. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1878. goto copy_queue;
  1879. } else
  1880. ql_log(ql_log_warn, vha, 0xd010,
  1881. "bigger hammer success?\n");
  1882. }
  1883. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1884. &nxt);
  1885. if (rval != QLA_SUCCESS)
  1886. goto qla83xx_fw_dump_failed_0;
  1887. copy_queue:
  1888. nxt = qla2xxx_copy_queues(ha, nxt);
  1889. nxt = qla24xx_copy_eft(ha, nxt);
  1890. /* Chain entries -- started with MQ. */
  1891. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1892. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1893. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1894. if (last_chain) {
  1895. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1896. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1897. }
  1898. /* Adjust valid length. */
  1899. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1900. qla83xx_fw_dump_failed_0:
  1901. qla2xxx_dump_post_process(base_vha, rval);
  1902. qla83xx_fw_dump_failed:
  1903. if (!hardware_locked)
  1904. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1905. }
  1906. /****************************************************************************/
  1907. /* Driver Debug Functions. */
  1908. /****************************************************************************/
  1909. static inline int
  1910. ql_mask_match(uint32_t level)
  1911. {
  1912. if (ql2xextended_error_logging == 1)
  1913. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1914. return (level & ql2xextended_error_logging) == level;
  1915. }
  1916. /*
  1917. * This function is for formatting and logging debug information.
  1918. * It is to be used when vha is available. It formats the message
  1919. * and logs it to the messages file.
  1920. * parameters:
  1921. * level: The level of the debug messages to be printed.
  1922. * If ql2xextended_error_logging value is correctly set,
  1923. * this message will appear in the messages file.
  1924. * vha: Pointer to the scsi_qla_host_t.
  1925. * id: This is a unique identifier for the level. It identifies the
  1926. * part of the code from where the message originated.
  1927. * msg: The message to be displayed.
  1928. */
  1929. void
  1930. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1931. {
  1932. va_list va;
  1933. struct va_format vaf;
  1934. if (!ql_mask_match(level))
  1935. return;
  1936. va_start(va, fmt);
  1937. vaf.fmt = fmt;
  1938. vaf.va = &va;
  1939. if (vha != NULL) {
  1940. const struct pci_dev *pdev = vha->hw->pdev;
  1941. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1942. pr_warn("%s [%s]-%04x:%ld: %pV",
  1943. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1944. vha->host_no, &vaf);
  1945. } else {
  1946. pr_warn("%s [%s]-%04x: : %pV",
  1947. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1948. }
  1949. va_end(va);
  1950. }
  1951. /*
  1952. * This function is for formatting and logging debug information.
  1953. * It is to be used when vha is not available and pci is available,
  1954. * i.e., before host allocation. It formats the message and logs it
  1955. * to the messages file.
  1956. * parameters:
  1957. * level: The level of the debug messages to be printed.
  1958. * If ql2xextended_error_logging value is correctly set,
  1959. * this message will appear in the messages file.
  1960. * pdev: Pointer to the struct pci_dev.
  1961. * id: This is a unique id for the level. It identifies the part
  1962. * of the code from where the message originated.
  1963. * msg: The message to be displayed.
  1964. */
  1965. void
  1966. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1967. const char *fmt, ...)
  1968. {
  1969. va_list va;
  1970. struct va_format vaf;
  1971. if (pdev == NULL)
  1972. return;
  1973. if (!ql_mask_match(level))
  1974. return;
  1975. va_start(va, fmt);
  1976. vaf.fmt = fmt;
  1977. vaf.va = &va;
  1978. /* <module-name> <dev-name>:<msg-id> Message */
  1979. pr_warn("%s [%s]-%04x: : %pV",
  1980. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1981. va_end(va);
  1982. }
  1983. /*
  1984. * This function is for formatting and logging log messages.
  1985. * It is to be used when vha is available. It formats the message
  1986. * and logs it to the messages file. All the messages will be logged
  1987. * irrespective of value of ql2xextended_error_logging.
  1988. * parameters:
  1989. * level: The level of the log messages to be printed in the
  1990. * messages file.
  1991. * vha: Pointer to the scsi_qla_host_t
  1992. * id: This is a unique id for the level. It identifies the
  1993. * part of the code from where the message originated.
  1994. * msg: The message to be displayed.
  1995. */
  1996. void
  1997. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1998. {
  1999. va_list va;
  2000. struct va_format vaf;
  2001. char pbuf[128];
  2002. if (level > ql_errlev)
  2003. return;
  2004. if (vha != NULL) {
  2005. const struct pci_dev *pdev = vha->hw->pdev;
  2006. /* <module-name> <msg-id>:<host> Message */
  2007. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2008. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2009. } else {
  2010. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2011. QL_MSGHDR, "0000:00:00.0", id);
  2012. }
  2013. pbuf[sizeof(pbuf) - 1] = 0;
  2014. va_start(va, fmt);
  2015. vaf.fmt = fmt;
  2016. vaf.va = &va;
  2017. switch (level) {
  2018. case ql_log_fatal: /* FATAL LOG */
  2019. pr_crit("%s%pV", pbuf, &vaf);
  2020. break;
  2021. case ql_log_warn:
  2022. pr_err("%s%pV", pbuf, &vaf);
  2023. break;
  2024. case ql_log_info:
  2025. pr_warn("%s%pV", pbuf, &vaf);
  2026. break;
  2027. default:
  2028. pr_info("%s%pV", pbuf, &vaf);
  2029. break;
  2030. }
  2031. va_end(va);
  2032. }
  2033. /*
  2034. * This function is for formatting and logging log messages.
  2035. * It is to be used when vha is not available and pci is available,
  2036. * i.e., before host allocation. It formats the message and logs
  2037. * it to the messages file. All the messages are logged irrespective
  2038. * of the value of ql2xextended_error_logging.
  2039. * parameters:
  2040. * level: The level of the log messages to be printed in the
  2041. * messages file.
  2042. * pdev: Pointer to the struct pci_dev.
  2043. * id: This is a unique id for the level. It identifies the
  2044. * part of the code from where the message originated.
  2045. * msg: The message to be displayed.
  2046. */
  2047. void
  2048. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2049. const char *fmt, ...)
  2050. {
  2051. va_list va;
  2052. struct va_format vaf;
  2053. char pbuf[128];
  2054. if (pdev == NULL)
  2055. return;
  2056. if (level > ql_errlev)
  2057. return;
  2058. /* <module-name> <dev-name>:<msg-id> Message */
  2059. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2060. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2061. pbuf[sizeof(pbuf) - 1] = 0;
  2062. va_start(va, fmt);
  2063. vaf.fmt = fmt;
  2064. vaf.va = &va;
  2065. switch (level) {
  2066. case ql_log_fatal: /* FATAL LOG */
  2067. pr_crit("%s%pV", pbuf, &vaf);
  2068. break;
  2069. case ql_log_warn:
  2070. pr_err("%s%pV", pbuf, &vaf);
  2071. break;
  2072. case ql_log_info:
  2073. pr_warn("%s%pV", pbuf, &vaf);
  2074. break;
  2075. default:
  2076. pr_info("%s%pV", pbuf, &vaf);
  2077. break;
  2078. }
  2079. va_end(va);
  2080. }
  2081. void
  2082. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2083. {
  2084. int i;
  2085. struct qla_hw_data *ha = vha->hw;
  2086. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2087. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2088. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2089. uint16_t __iomem *mbx_reg;
  2090. if (!ql_mask_match(level))
  2091. return;
  2092. if (IS_QLA82XX(ha))
  2093. mbx_reg = &reg82->mailbox_in[0];
  2094. else if (IS_FWI2_CAPABLE(ha))
  2095. mbx_reg = &reg24->mailbox0;
  2096. else
  2097. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2098. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2099. for (i = 0; i < 6; i++)
  2100. ql_dbg(level, vha, id,
  2101. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2102. }
  2103. void
  2104. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2105. uint8_t *b, uint32_t size)
  2106. {
  2107. uint32_t cnt;
  2108. uint8_t c;
  2109. if (!ql_mask_match(level))
  2110. return;
  2111. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2112. "9 Ah Bh Ch Dh Eh Fh\n");
  2113. ql_dbg(level, vha, id, "----------------------------------"
  2114. "----------------------------\n");
  2115. ql_dbg(level, vha, id, " ");
  2116. for (cnt = 0; cnt < size;) {
  2117. c = *b++;
  2118. printk("%02x", (uint32_t) c);
  2119. cnt++;
  2120. if (!(cnt % 16))
  2121. printk("\n");
  2122. else
  2123. printk(" ");
  2124. }
  2125. if (cnt % 16)
  2126. ql_dbg(level, vha, id, "\n");
  2127. }