system.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef __PPC_SYSTEM_H
  5. #define __PPC_SYSTEM_H
  6. #include <linux/kernel.h>
  7. #include <asm/hw_irq.h>
  8. /*
  9. * Memory barrier.
  10. * The sync instruction guarantees that all memory accesses initiated
  11. * by this processor have been performed (with respect to all other
  12. * mechanisms that access memory). The eieio instruction is a barrier
  13. * providing an ordering (separately) for (a) cacheable stores and (b)
  14. * loads and stores to non-cacheable memory (e.g. I/O devices).
  15. *
  16. * mb() prevents loads and stores being reordered across this point.
  17. * rmb() prevents loads being reordered across this point.
  18. * wmb() prevents stores being reordered across this point.
  19. * read_barrier_depends() prevents data-dependent loads being reordered
  20. * across this point (nop on PPC).
  21. *
  22. * We can use the eieio instruction for wmb, but since it doesn't
  23. * give any ordering guarantees about loads, we have to use the
  24. * stronger but slower sync instruction for mb and rmb.
  25. */
  26. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  27. #define rmb() __asm__ __volatile__ ("sync" : : : "memory")
  28. #define wmb() __asm__ __volatile__ ("eieio" : : : "memory")
  29. #define read_barrier_depends() do { } while(0)
  30. #define set_mb(var, value) do { var = value; mb(); } while (0)
  31. #ifdef CONFIG_SMP
  32. #define smp_mb() mb()
  33. #define smp_rmb() rmb()
  34. #define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
  35. #define smp_read_barrier_depends() read_barrier_depends()
  36. #else
  37. #define smp_mb() barrier()
  38. #define smp_rmb() barrier()
  39. #define smp_wmb() barrier()
  40. #define smp_read_barrier_depends() do { } while(0)
  41. #endif /* CONFIG_SMP */
  42. #ifdef __KERNEL__
  43. struct task_struct;
  44. struct pt_regs;
  45. extern void print_backtrace(unsigned long *);
  46. extern void show_regs(struct pt_regs * regs);
  47. extern void flush_instruction_cache(void);
  48. extern void hard_reset_now(void);
  49. extern void poweroff_now(void);
  50. extern int set_dabr(unsigned long dabr);
  51. #ifdef CONFIG_6xx
  52. extern long _get_L2CR(void);
  53. extern long _get_L3CR(void);
  54. extern void _set_L2CR(unsigned long);
  55. extern void _set_L3CR(unsigned long);
  56. #else
  57. #define _get_L2CR() 0L
  58. #define _get_L3CR() 0L
  59. #define _set_L2CR(val) do { } while(0)
  60. #define _set_L3CR(val) do { } while(0)
  61. #endif
  62. extern void via_cuda_init(void);
  63. extern void pmac_nvram_init(void);
  64. extern void chrp_nvram_init(void);
  65. extern void read_rtc_time(void);
  66. extern void pmac_find_display(void);
  67. extern void giveup_fpu(struct task_struct *);
  68. extern void disable_kernel_fp(void);
  69. extern void enable_kernel_fp(void);
  70. extern void flush_fp_to_thread(struct task_struct *);
  71. extern void enable_kernel_altivec(void);
  72. extern void giveup_altivec(struct task_struct *);
  73. extern void load_up_altivec(struct task_struct *);
  74. extern int emulate_altivec(struct pt_regs *);
  75. extern void giveup_spe(struct task_struct *);
  76. extern void load_up_spe(struct task_struct *);
  77. extern int fix_alignment(struct pt_regs *);
  78. extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
  79. extern void cvt_df(double *from, float *to, struct thread_struct *thread);
  80. #ifndef CONFIG_SMP
  81. extern void discard_lazy_cpu_state(void);
  82. #else
  83. static inline void discard_lazy_cpu_state(void)
  84. {
  85. }
  86. #endif
  87. #ifdef CONFIG_ALTIVEC
  88. extern void flush_altivec_to_thread(struct task_struct *);
  89. #else
  90. static inline void flush_altivec_to_thread(struct task_struct *t)
  91. {
  92. }
  93. #endif
  94. #ifdef CONFIG_SPE
  95. extern void flush_spe_to_thread(struct task_struct *);
  96. #else
  97. static inline void flush_spe_to_thread(struct task_struct *t)
  98. {
  99. }
  100. #endif
  101. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  102. extern void cacheable_memzero(void *p, unsigned int nb);
  103. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  104. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  105. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  106. extern int die(const char *, struct pt_regs *, long);
  107. extern void _exception(int, struct pt_regs *, int, unsigned long);
  108. void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
  109. #ifdef CONFIG_BOOKE_WDT
  110. extern u32 booke_wdt_enabled;
  111. extern u32 booke_wdt_period;
  112. #endif /* CONFIG_BOOKE_WDT */
  113. struct device_node;
  114. extern void note_scsi_host(struct device_node *, void *);
  115. extern struct task_struct *__switch_to(struct task_struct *,
  116. struct task_struct *);
  117. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  118. struct thread_struct;
  119. extern struct task_struct *_switch(struct thread_struct *prev,
  120. struct thread_struct *next);
  121. extern unsigned int rtas_data;
  122. static __inline__ unsigned long
  123. xchg_u32(volatile void *p, unsigned long val)
  124. {
  125. unsigned long prev;
  126. __asm__ __volatile__ ("\n\
  127. 1: lwarx %0,0,%2 \n"
  128. PPC405_ERR77(0,%2)
  129. " stwcx. %3,0,%2 \n\
  130. bne- 1b"
  131. : "=&r" (prev), "=m" (*(volatile unsigned long *)p)
  132. : "r" (p), "r" (val), "m" (*(volatile unsigned long *)p)
  133. : "cc", "memory");
  134. return prev;
  135. }
  136. /*
  137. * This function doesn't exist, so you'll get a linker error
  138. * if something tries to do an invalid xchg().
  139. */
  140. extern void __xchg_called_with_bad_pointer(void);
  141. #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  142. static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
  143. {
  144. switch (size) {
  145. case 4:
  146. return (unsigned long) xchg_u32(ptr, x);
  147. #if 0 /* xchg_u64 doesn't exist on 32-bit PPC */
  148. case 8:
  149. return (unsigned long) xchg_u64(ptr, x);
  150. #endif /* 0 */
  151. }
  152. __xchg_called_with_bad_pointer();
  153. return x;
  154. }
  155. extern inline void * xchg_ptr(void * m, void * val)
  156. {
  157. return (void *) xchg_u32(m, (unsigned long) val);
  158. }
  159. #define __HAVE_ARCH_CMPXCHG 1
  160. static __inline__ unsigned long
  161. __cmpxchg_u32(volatile unsigned int *p, unsigned int old, unsigned int new)
  162. {
  163. unsigned int prev;
  164. __asm__ __volatile__ ("\n\
  165. 1: lwarx %0,0,%2 \n\
  166. cmpw 0,%0,%3 \n\
  167. bne 2f \n"
  168. PPC405_ERR77(0,%2)
  169. " stwcx. %4,0,%2 \n\
  170. bne- 1b\n"
  171. #ifdef CONFIG_SMP
  172. " sync\n"
  173. #endif /* CONFIG_SMP */
  174. "2:"
  175. : "=&r" (prev), "=m" (*p)
  176. : "r" (p), "r" (old), "r" (new), "m" (*p)
  177. : "cc", "memory");
  178. return prev;
  179. }
  180. /* This function doesn't exist, so you'll get a linker error
  181. if something tries to do an invalid cmpxchg(). */
  182. extern void __cmpxchg_called_with_bad_pointer(void);
  183. static __inline__ unsigned long
  184. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  185. {
  186. switch (size) {
  187. case 4:
  188. return __cmpxchg_u32(ptr, old, new);
  189. #if 0 /* we don't have __cmpxchg_u64 on 32-bit PPC */
  190. case 8:
  191. return __cmpxchg_u64(ptr, old, new);
  192. #endif /* 0 */
  193. }
  194. __cmpxchg_called_with_bad_pointer();
  195. return old;
  196. }
  197. #define cmpxchg(ptr,o,n) \
  198. ({ \
  199. __typeof__(*(ptr)) _o_ = (o); \
  200. __typeof__(*(ptr)) _n_ = (n); \
  201. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  202. (unsigned long)_n_, sizeof(*(ptr))); \
  203. })
  204. #define arch_align_stack(x) (x)
  205. #endif /* __KERNEL__ */
  206. #endif /* __PPC_SYSTEM_H */