bfin_serial_5xx.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. #include <linux/serial.h>
  2. #include <asm/dma.h>
  3. #include <asm/portmux.h>
  4. #define NR_PORTS 4
  5. #define OFFSET_DLL 0x00 /* Divisor Latch (Low-Byte) */
  6. #define OFFSET_DLH 0x04 /* Divisor Latch (High-Byte) */
  7. #define OFFSET_GCTL 0x08 /* Global Control Register */
  8. #define OFFSET_LCR 0x0C /* Line Control Register */
  9. #define OFFSET_MCR 0x10 /* Modem Control Register */
  10. #define OFFSET_LSR 0x14 /* Line Status Register */
  11. #define OFFSET_MSR 0x18 /* Modem Status Register */
  12. #define OFFSET_SCR 0x1C /* SCR Scratch Register */
  13. #define OFFSET_IER_SET 0x20 /* Set Interrupt Enable Register */
  14. #define OFFSET_IER_CLEAR 0x24 /* Clear Interrupt Enable Register */
  15. #define OFFSET_THR 0x28 /* Transmit Holding register */
  16. #define OFFSET_RBR 0x2C /* Receive Buffer register */
  17. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  18. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  19. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  20. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER_SET))
  21. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  22. #define UART_GET_LSR(uart) bfin_read16(((uart)->port.membase + OFFSET_LSR))
  23. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  24. #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
  25. #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
  26. #define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
  27. #define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
  28. #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
  29. #define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
  30. #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
  31. #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
  32. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
  33. # define CONFIG_SERIAL_BFIN_CTSRTS
  34. # ifndef CONFIG_UART0_CTS_PIN
  35. # define CONFIG_UART0_CTS_PIN -1
  36. # endif
  37. # ifndef CONFIG_UART0_RTS_PIN
  38. # define CONFIG_UART0_RTS_PIN -1
  39. # endif
  40. # ifndef CONFIG_UART1_CTS_PIN
  41. # define CONFIG_UART1_CTS_PIN -1
  42. # endif
  43. # ifndef CONFIG_UART1_RTS_PIN
  44. # define CONFIG_UART1_RTS_PIN -1
  45. # endif
  46. #endif
  47. /*
  48. * The pin configuration is different from schematic
  49. */
  50. struct bfin_serial_port {
  51. struct uart_port port;
  52. unsigned int old_status;
  53. #ifdef CONFIG_SERIAL_BFIN_DMA
  54. int tx_done;
  55. int tx_count;
  56. struct circ_buf rx_dma_buf;
  57. struct timer_list rx_dma_timer;
  58. int rx_dma_nrows;
  59. unsigned int tx_dma_channel;
  60. unsigned int rx_dma_channel;
  61. struct work_struct tx_dma_workqueue;
  62. #else
  63. struct work_struct cts_workqueue;
  64. #endif
  65. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  66. int cts_pin;
  67. int rts_pin;
  68. #endif
  69. };
  70. struct bfin_serial_port bfin_serial_ports[NR_PORTS];
  71. struct bfin_serial_res {
  72. unsigned long uart_base_addr;
  73. int uart_irq;
  74. #ifdef CONFIG_SERIAL_BFIN_DMA
  75. unsigned int uart_tx_dma_channel;
  76. unsigned int uart_rx_dma_channel;
  77. #endif
  78. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  79. int uart_cts_pin;
  80. int uart_rts_pin;
  81. #endif
  82. };
  83. struct bfin_serial_res bfin_serial_resource[] = {
  84. #ifdef CONFIG_SERIAL_BFIN_UART0
  85. {
  86. 0xFFC00400,
  87. IRQ_UART0_RX,
  88. #ifdef CONFIG_SERIAL_BFIN_DMA
  89. CH_UART0_TX,
  90. CH_UART0_RX,
  91. #endif
  92. #ifdef CONFIG_BFIN_UART0_CTSRTS
  93. CONFIG_UART0_CTS_PIN,
  94. CONFIG_UART0_RTS_PIN,
  95. #endif
  96. },
  97. #endif
  98. #ifdef CONFIG_SERIAL_BFIN_UART1
  99. {
  100. 0xFFC02000,
  101. IRQ_UART1_RX,
  102. #ifdef CONFIG_SERIAL_BFIN_DMA
  103. CH_UART1_TX,
  104. CH_UART1_RX,
  105. #endif
  106. },
  107. #endif
  108. #ifdef CONFIG_SERIAL_BFIN_UART2
  109. {
  110. 0xFFC02100,
  111. IRQ_UART2_RX,
  112. #ifdef CONFIG_SERIAL_BFIN_DMA
  113. CH_UART2_TX,
  114. CH_UART2_RX,
  115. #endif
  116. #ifdef CONFIG_BFIN_UART2_CTSRTS
  117. CONFIG_UART2_CTS_PIN,
  118. CONFIG_UART2_RTS_PIN,
  119. #endif
  120. },
  121. #endif
  122. #ifdef CONFIG_SERIAL_BFIN_UART3
  123. {
  124. 0xFFC03100,
  125. IRQ_UART3_RX,
  126. #ifdef CONFIG_SERIAL_BFIN_DMA
  127. CH_UART3_TX,
  128. CH_UART3_RX,
  129. #endif
  130. },
  131. #endif
  132. };
  133. int nr_ports = ARRAY_SIZE(bfin_serial_resource);
  134. #define DRIVER_NAME "bfin-uart"
  135. static void bfin_serial_hw_init(struct bfin_serial_port *uart)
  136. {
  137. #ifdef CONFIG_SERIAL_BFIN_UART0
  138. peripheral_request(P_UART0_TX, DRIVER_NAME);
  139. peripheral_request(P_UART0_RX, DRIVER_NAME);
  140. #endif
  141. #ifdef CONFIG_SERIAL_BFIN_UART1
  142. peripheral_request(P_UART1_TX, DRIVER_NAME);
  143. peripheral_request(P_UART1_RX, DRIVER_NAME);
  144. #ifdef CONFIG_BFIN_UART1_CTSRTS
  145. peripheral_request(P_UART1_RTS, DRIVER_NAME);
  146. peripheral_request(P_UART1_CTS DRIVER_NAME);
  147. #endif
  148. #endif
  149. #ifdef CONFIG_SERIAL_BFIN_UART2
  150. peripheral_request(P_UART2_TX, DRIVER_NAME);
  151. peripheral_request(P_UART2_RX, DRIVER_NAME);
  152. #endif
  153. #ifdef CONFIG_SERIAL_BFIN_UART3
  154. peripheral_request(P_UART3_TX, DRIVER_NAME);
  155. peripheral_request(P_UART3_RX, DRIVER_NAME);
  156. #ifdef CONFIG_BFIN_UART3_CTSRTS
  157. peripheral_request(P_UART3_RTS, DRIVER_NAME);
  158. peripheral_request(P_UART3_CTS DRIVER_NAME);
  159. #endif
  160. #endif
  161. SSYNC();
  162. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  163. if (uart->cts_pin >= 0) {
  164. gpio_request(uart->cts_pin, DRIVER_NAME);
  165. gpio_direction_input(uart->cts_pin);
  166. }
  167. if (uart->rts_pin >= 0) {
  168. gpio_request(uart->rts_pin, DRIVER_NAME);
  169. gpio_direction_output(uart->rts_pin);
  170. }
  171. #endif
  172. }