tridentfb.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. int vclk; /* in MHz */
  27. void __iomem *io_virt; /* iospace virtual memory address */
  28. };
  29. static unsigned char eng_oper; /* engine operation... */
  30. static struct fb_ops tridentfb_ops;
  31. static struct tridentfb_par default_par;
  32. /* FIXME:kmalloc these 3 instead */
  33. static struct fb_info fb_info;
  34. static u32 pseudo_pal[16];
  35. static struct fb_var_screeninfo default_var;
  36. static struct fb_fix_screeninfo tridentfb_fix = {
  37. .id = "Trident",
  38. .type = FB_TYPE_PACKED_PIXELS,
  39. .ypanstep = 1,
  40. .visual = FB_VISUAL_PSEUDOCOLOR,
  41. .accel = FB_ACCEL_NONE,
  42. };
  43. static int chip_id;
  44. static int defaultaccel;
  45. static int displaytype;
  46. /* defaults which are normally overriden by user values */
  47. /* video mode */
  48. static char *mode = "640x480";
  49. static int bpp = 8;
  50. static int noaccel;
  51. static int center;
  52. static int stretch;
  53. static int fp;
  54. static int crt;
  55. static int memsize;
  56. static int memdiff;
  57. static int nativex;
  58. module_param(mode, charp, 0);
  59. module_param(bpp, int, 0);
  60. module_param(center, int, 0);
  61. module_param(stretch, int, 0);
  62. module_param(noaccel, int, 0);
  63. module_param(memsize, int, 0);
  64. module_param(memdiff, int, 0);
  65. module_param(nativex, int, 0);
  66. module_param(fp, int, 0);
  67. module_param(crt, int, 0);
  68. static int chip3D;
  69. static int chipcyber;
  70. static int is3Dchip(int id)
  71. {
  72. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  73. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  74. (id == CYBER9397) || (id == CYBER9397DVD) ||
  75. (id == CYBER9520) || (id == CYBER9525DVD) ||
  76. (id == IMAGE975) || (id == IMAGE985) ||
  77. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  78. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  79. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  80. (id == CYBERBLADEXPAi1));
  81. }
  82. static int iscyber(int id)
  83. {
  84. switch (id) {
  85. case CYBER9388:
  86. case CYBER9382:
  87. case CYBER9385:
  88. case CYBER9397:
  89. case CYBER9397DVD:
  90. case CYBER9520:
  91. case CYBER9525DVD:
  92. case CYBERBLADEE4:
  93. case CYBERBLADEi7D:
  94. case CYBERBLADEi1:
  95. case CYBERBLADEi1D:
  96. case CYBERBLADEAi1:
  97. case CYBERBLADEAi1D:
  98. case CYBERBLADEXPAi1:
  99. return 1;
  100. case CYBER9320:
  101. case TGUI9660:
  102. case IMAGE975:
  103. case IMAGE985:
  104. case BLADE3D:
  105. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  106. default:
  107. /* case CYBERBLDAEXPm8: Strange */
  108. /* case CYBERBLDAEXPm16: Strange */
  109. return 0;
  110. }
  111. }
  112. #define CRT 0x3D0 /* CRTC registers offset for color display */
  113. #ifndef TRIDENT_MMIO
  114. #define TRIDENT_MMIO 1
  115. #endif
  116. #if TRIDENT_MMIO
  117. #define t_outb(val, reg) writeb(val,((struct tridentfb_par *)(fb_info.par))->io_virt + reg)
  118. #define t_inb(reg) readb(((struct tridentfb_par*)(fb_info.par))->io_virt + reg)
  119. #else
  120. #define t_outb(val, reg) outb(val, reg)
  121. #define t_inb(reg) inb(reg)
  122. #endif
  123. static struct accel_switch {
  124. void (*init_accel) (int, int);
  125. void (*wait_engine) (void);
  126. void (*fill_rect) (u32, u32, u32, u32, u32, u32);
  127. void (*copy_rect) (u32, u32, u32, u32, u32, u32);
  128. } *acc;
  129. #define writemmr(r, v) writel(v, ((struct tridentfb_par *)fb_info.par)->io_virt + r)
  130. #define readmmr(r) readl(((struct tridentfb_par *)fb_info.par)->io_virt + r)
  131. /*
  132. * Blade specific acceleration.
  133. */
  134. #define point(x, y) ((y) << 16 | (x))
  135. #define STA 0x2120
  136. #define CMD 0x2144
  137. #define ROP 0x2148
  138. #define CLR 0x2160
  139. #define SR1 0x2100
  140. #define SR2 0x2104
  141. #define DR1 0x2108
  142. #define DR2 0x210C
  143. #define ROP_S 0xCC
  144. static void blade_init_accel(int pitch, int bpp)
  145. {
  146. int v1 = (pitch >> 3) << 20;
  147. int tmp = 0, v2;
  148. switch (bpp) {
  149. case 8:
  150. tmp = 0;
  151. break;
  152. case 15:
  153. tmp = 5;
  154. break;
  155. case 16:
  156. tmp = 1;
  157. break;
  158. case 24:
  159. case 32:
  160. tmp = 2;
  161. break;
  162. }
  163. v2 = v1 | (tmp << 29);
  164. writemmr(0x21C0, v2);
  165. writemmr(0x21C4, v2);
  166. writemmr(0x21B8, v2);
  167. writemmr(0x21BC, v2);
  168. writemmr(0x21D0, v1);
  169. writemmr(0x21D4, v1);
  170. writemmr(0x21C8, v1);
  171. writemmr(0x21CC, v1);
  172. writemmr(0x216C, 0);
  173. }
  174. static void blade_wait_engine(void)
  175. {
  176. while (readmmr(STA) & 0xFA800000) ;
  177. }
  178. static void blade_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  179. {
  180. writemmr(CLR, c);
  181. writemmr(ROP, rop ? 0x66 : ROP_S);
  182. writemmr(CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  183. writemmr(DR1, point(x, y));
  184. writemmr(DR2, point(x + w - 1, y + h - 1));
  185. }
  186. static void blade_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  187. {
  188. u32 s1, s2, d1, d2;
  189. int direction = 2;
  190. s1 = point(x1, y1);
  191. s2 = point(x1 + w - 1, y1 + h - 1);
  192. d1 = point(x2, y2);
  193. d2 = point(x2 + w - 1, y2 + h - 1);
  194. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  195. direction = 0;
  196. writemmr(ROP, ROP_S);
  197. writemmr(CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  198. writemmr(SR1, direction ? s2 : s1);
  199. writemmr(SR2, direction ? s1 : s2);
  200. writemmr(DR1, direction ? d2 : d1);
  201. writemmr(DR2, direction ? d1 : d2);
  202. }
  203. static struct accel_switch accel_blade = {
  204. blade_init_accel,
  205. blade_wait_engine,
  206. blade_fill_rect,
  207. blade_copy_rect,
  208. };
  209. /*
  210. * BladeXP specific acceleration functions
  211. */
  212. #define ROP_P 0xF0
  213. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  214. static void xp_init_accel(int pitch, int bpp)
  215. {
  216. int tmp = 0, v1;
  217. unsigned char x = 0;
  218. switch (bpp) {
  219. case 8:
  220. x = 0;
  221. break;
  222. case 16:
  223. x = 1;
  224. break;
  225. case 24:
  226. x = 3;
  227. break;
  228. case 32:
  229. x = 2;
  230. break;
  231. }
  232. switch (pitch << (bpp >> 3)) {
  233. case 8192:
  234. case 512:
  235. x |= 0x00;
  236. break;
  237. case 1024:
  238. x |= 0x04;
  239. break;
  240. case 2048:
  241. x |= 0x08;
  242. break;
  243. case 4096:
  244. x |= 0x0C;
  245. break;
  246. }
  247. t_outb(x, 0x2125);
  248. eng_oper = x | 0x40;
  249. switch (bpp) {
  250. case 8:
  251. tmp = 18;
  252. break;
  253. case 15:
  254. case 16:
  255. tmp = 19;
  256. break;
  257. case 24:
  258. case 32:
  259. tmp = 20;
  260. break;
  261. }
  262. v1 = pitch << tmp;
  263. writemmr(0x2154, v1);
  264. writemmr(0x2150, v1);
  265. t_outb(3, 0x2126);
  266. }
  267. static void xp_wait_engine(void)
  268. {
  269. int busy;
  270. int count, timeout;
  271. count = 0;
  272. timeout = 0;
  273. for (;;) {
  274. busy = t_inb(STA) & 0x80;
  275. if (busy != 0x80)
  276. return;
  277. count++;
  278. if (count == 10000000) {
  279. /* Timeout */
  280. count = 9990000;
  281. timeout++;
  282. if (timeout == 8) {
  283. /* Reset engine */
  284. t_outb(0x00, 0x2120);
  285. return;
  286. }
  287. }
  288. }
  289. }
  290. static void xp_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  291. {
  292. writemmr(0x2127, ROP_P);
  293. writemmr(0x2158, c);
  294. writemmr(0x2128, 0x4000);
  295. writemmr(0x2140, masked_point(h, w));
  296. writemmr(0x2138, masked_point(y, x));
  297. t_outb(0x01, 0x2124);
  298. t_outb(eng_oper, 0x2125);
  299. }
  300. static void xp_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  301. {
  302. int direction;
  303. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  304. direction = 0x0004;
  305. if ((x1 < x2) && (y1 == y2)) {
  306. direction |= 0x0200;
  307. x1_tmp = x1 + w - 1;
  308. x2_tmp = x2 + w - 1;
  309. } else {
  310. x1_tmp = x1;
  311. x2_tmp = x2;
  312. }
  313. if (y1 < y2) {
  314. direction |= 0x0100;
  315. y1_tmp = y1 + h - 1;
  316. y2_tmp = y2 + h - 1;
  317. } else {
  318. y1_tmp = y1;
  319. y2_tmp = y2;
  320. }
  321. writemmr(0x2128, direction);
  322. t_outb(ROP_S, 0x2127);
  323. writemmr(0x213C, masked_point(y1_tmp, x1_tmp));
  324. writemmr(0x2138, masked_point(y2_tmp, x2_tmp));
  325. writemmr(0x2140, masked_point(h, w));
  326. t_outb(0x01, 0x2124);
  327. }
  328. static struct accel_switch accel_xp = {
  329. xp_init_accel,
  330. xp_wait_engine,
  331. xp_fill_rect,
  332. xp_copy_rect,
  333. };
  334. /*
  335. * Image specific acceleration functions
  336. */
  337. static void image_init_accel(int pitch, int bpp)
  338. {
  339. int tmp = 0;
  340. switch (bpp) {
  341. case 8:
  342. tmp = 0;
  343. break;
  344. case 15:
  345. tmp = 5;
  346. break;
  347. case 16:
  348. tmp = 1;
  349. break;
  350. case 24:
  351. case 32:
  352. tmp = 2;
  353. break;
  354. }
  355. writemmr(0x2120, 0xF0000000);
  356. writemmr(0x2120, 0x40000000 | tmp);
  357. writemmr(0x2120, 0x80000000);
  358. writemmr(0x2144, 0x00000000);
  359. writemmr(0x2148, 0x00000000);
  360. writemmr(0x2150, 0x00000000);
  361. writemmr(0x2154, 0x00000000);
  362. writemmr(0x2120, 0x60000000 | (pitch << 16) | pitch);
  363. writemmr(0x216C, 0x00000000);
  364. writemmr(0x2170, 0x00000000);
  365. writemmr(0x217C, 0x00000000);
  366. writemmr(0x2120, 0x10000000);
  367. writemmr(0x2130, (2047 << 16) | 2047);
  368. }
  369. static void image_wait_engine(void)
  370. {
  371. while (readmmr(0x2164) & 0xF0000000) ;
  372. }
  373. static void image_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  374. {
  375. writemmr(0x2120, 0x80000000);
  376. writemmr(0x2120, 0x90000000 | ROP_S);
  377. writemmr(0x2144, c);
  378. writemmr(DR1, point(x, y));
  379. writemmr(DR2, point(x + w - 1, y + h - 1));
  380. writemmr(0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  381. }
  382. static void image_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  383. {
  384. u32 s1, s2, d1, d2;
  385. int direction = 2;
  386. s1 = point(x1, y1);
  387. s2 = point(x1 + w - 1, y1 + h - 1);
  388. d1 = point(x2, y2);
  389. d2 = point(x2 + w - 1, y2 + h - 1);
  390. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  391. direction = 0;
  392. writemmr(0x2120, 0x80000000);
  393. writemmr(0x2120, 0x90000000 | ROP_S);
  394. writemmr(SR1, direction ? s2 : s1);
  395. writemmr(SR2, direction ? s1 : s2);
  396. writemmr(DR1, direction ? d2 : d1);
  397. writemmr(DR2, direction ? d1 : d2);
  398. writemmr(0x2124, 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  399. }
  400. static struct accel_switch accel_image = {
  401. image_init_accel,
  402. image_wait_engine,
  403. image_fill_rect,
  404. image_copy_rect,
  405. };
  406. /*
  407. * Accel functions called by the upper layers
  408. */
  409. #ifdef CONFIG_FB_TRIDENT_ACCEL
  410. static void tridentfb_fillrect(struct fb_info *info,
  411. const struct fb_fillrect *fr)
  412. {
  413. int bpp = info->var.bits_per_pixel;
  414. int col = 0;
  415. switch (bpp) {
  416. default:
  417. case 8:
  418. col |= fr->color;
  419. col |= col << 8;
  420. col |= col << 16;
  421. break;
  422. case 16:
  423. col = ((u32 *)(info->pseudo_palette))[fr->color];
  424. break;
  425. case 32:
  426. col = ((u32 *)(info->pseudo_palette))[fr->color];
  427. break;
  428. }
  429. acc->fill_rect(fr->dx, fr->dy, fr->width, fr->height, col, fr->rop);
  430. acc->wait_engine();
  431. }
  432. static void tridentfb_copyarea(struct fb_info *info,
  433. const struct fb_copyarea *ca)
  434. {
  435. acc->copy_rect(ca->sx, ca->sy, ca->dx, ca->dy, ca->width, ca->height);
  436. acc->wait_engine();
  437. }
  438. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  439. #define tridentfb_fillrect cfb_fillrect
  440. #define tridentfb_copyarea cfb_copyarea
  441. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  442. /*
  443. * Hardware access functions
  444. */
  445. static inline unsigned char read3X4(int reg)
  446. {
  447. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  448. writeb(reg, par->io_virt + CRT + 4);
  449. return readb(par->io_virt + CRT + 5);
  450. }
  451. static inline void write3X4(int reg, unsigned char val)
  452. {
  453. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  454. writeb(reg, par->io_virt + CRT + 4);
  455. writeb(val, par->io_virt + CRT + 5);
  456. }
  457. static inline unsigned char read3C4(int reg)
  458. {
  459. t_outb(reg, 0x3C4);
  460. return t_inb(0x3C5);
  461. }
  462. static inline void write3C4(int reg, unsigned char val)
  463. {
  464. t_outb(reg, 0x3C4);
  465. t_outb(val, 0x3C5);
  466. }
  467. static inline unsigned char read3CE(int reg)
  468. {
  469. t_outb(reg, 0x3CE);
  470. return t_inb(0x3CF);
  471. }
  472. static inline void writeAttr(int reg, unsigned char val)
  473. {
  474. readb(((struct tridentfb_par *)fb_info.par)->io_virt + CRT + 0x0A); /* flip-flop to index */
  475. t_outb(reg, 0x3C0);
  476. t_outb(val, 0x3C0);
  477. }
  478. static inline void write3CE(int reg, unsigned char val)
  479. {
  480. t_outb(reg, 0x3CE);
  481. t_outb(val, 0x3CF);
  482. }
  483. static inline void enable_mmio(void)
  484. {
  485. /* Goto New Mode */
  486. outb(0x0B, 0x3C4);
  487. inb(0x3C5);
  488. /* Unprotect registers */
  489. outb(NewMode1, 0x3C4);
  490. outb(0x80, 0x3C5);
  491. /* Enable MMIO */
  492. outb(PCIReg, 0x3D4);
  493. outb(inb(0x3D5) | 0x01, 0x3D5);
  494. }
  495. #define crtc_unlock() write3X4(CRTVSyncEnd, read3X4(CRTVSyncEnd) & 0x7F)
  496. /* Return flat panel's maximum x resolution */
  497. static int __devinit get_nativex(void)
  498. {
  499. int x, y, tmp;
  500. if (nativex)
  501. return nativex;
  502. tmp = (read3CE(VertStretch) >> 4) & 3;
  503. switch (tmp) {
  504. case 0:
  505. x = 1280; y = 1024;
  506. break;
  507. case 2:
  508. x = 1024; y = 768;
  509. break;
  510. case 3:
  511. x = 800; y = 600;
  512. break;
  513. case 4:
  514. x = 1400; y = 1050;
  515. break;
  516. case 1:
  517. default:
  518. x = 640; y = 480;
  519. break;
  520. }
  521. output("%dx%d flat panel found\n", x, y);
  522. return x;
  523. }
  524. /* Set pitch */
  525. static void set_lwidth(int width)
  526. {
  527. write3X4(Offset, width & 0xFF);
  528. write3X4(AddColReg,
  529. (read3X4(AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  530. }
  531. /* For resolutions smaller than FP resolution stretch */
  532. static void screen_stretch(void)
  533. {
  534. if (chip_id != CYBERBLADEXPAi1)
  535. write3CE(BiosReg, 0);
  536. else
  537. write3CE(BiosReg, 8);
  538. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 1);
  539. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 1);
  540. }
  541. /* For resolutions smaller than FP resolution center */
  542. static void screen_center(void)
  543. {
  544. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 0x80);
  545. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 0x80);
  546. }
  547. /* Address of first shown pixel in display memory */
  548. static void set_screen_start(int base)
  549. {
  550. write3X4(StartAddrLow, base & 0xFF);
  551. write3X4(StartAddrHigh, (base & 0xFF00) >> 8);
  552. write3X4(CRTCModuleTest,
  553. (read3X4(CRTCModuleTest) & 0xDF) | ((base & 0x10000) >> 11));
  554. write3X4(CRTHiOrd,
  555. (read3X4(CRTHiOrd) & 0xF8) | ((base & 0xE0000) >> 17));
  556. }
  557. /* Use 20.12 fixed-point for NTSC value and frequency calculation */
  558. #define calc_freq(n, m, k) ( ((unsigned long)0xE517 * (n + 8) / ((m + 2) * (1 << k))) >> 12 )
  559. /* Set dotclock frequency */
  560. static void set_vclk(int freq)
  561. {
  562. int m, n, k;
  563. int f, fi, d, di;
  564. unsigned char lo = 0, hi = 0;
  565. d = 20;
  566. for (k = 2; k >= 0; k--)
  567. for (m = 0; m < 63; m++)
  568. for (n = 0; n < 128; n++) {
  569. fi = calc_freq(n, m, k);
  570. if ((di = abs(fi - freq)) < d) {
  571. d = di;
  572. f = fi;
  573. lo = n;
  574. hi = (k << 6) | m;
  575. }
  576. }
  577. if (chip3D) {
  578. write3C4(ClockHigh, hi);
  579. write3C4(ClockLow, lo);
  580. } else {
  581. outb(lo, 0x43C8);
  582. outb(hi, 0x43C9);
  583. }
  584. debug("VCLK = %X %X\n", hi, lo);
  585. }
  586. /* Set number of lines for flat panels*/
  587. static void set_number_of_lines(int lines)
  588. {
  589. int tmp = read3CE(CyberEnhance) & 0x8F;
  590. if (lines > 1024)
  591. tmp |= 0x50;
  592. else if (lines > 768)
  593. tmp |= 0x30;
  594. else if (lines > 600)
  595. tmp |= 0x20;
  596. else if (lines > 480)
  597. tmp |= 0x10;
  598. write3CE(CyberEnhance, tmp);
  599. }
  600. /*
  601. * If we see that FP is active we assume we have one.
  602. * Otherwise we have a CRT display.User can override.
  603. */
  604. static unsigned int __devinit get_displaytype(void)
  605. {
  606. if (fp)
  607. return DISPLAY_FP;
  608. if (crt || !chipcyber)
  609. return DISPLAY_CRT;
  610. return (read3CE(FPConfig) & 0x10) ? DISPLAY_FP : DISPLAY_CRT;
  611. }
  612. /* Try detecting the video memory size */
  613. static unsigned int __devinit get_memsize(void)
  614. {
  615. unsigned char tmp, tmp2;
  616. unsigned int k;
  617. /* If memory size provided by user */
  618. if (memsize)
  619. k = memsize * Kb;
  620. else
  621. switch (chip_id) {
  622. case CYBER9525DVD:
  623. k = 2560 * Kb;
  624. break;
  625. default:
  626. tmp = read3X4(SPR) & 0x0F;
  627. switch (tmp) {
  628. case 0x01:
  629. k = 512;
  630. break;
  631. case 0x02:
  632. k = 6 * Mb; /* XP */
  633. break;
  634. case 0x03:
  635. k = 1 * Mb;
  636. break;
  637. case 0x04:
  638. k = 8 * Mb;
  639. break;
  640. case 0x06:
  641. k = 10 * Mb; /* XP */
  642. break;
  643. case 0x07:
  644. k = 2 * Mb;
  645. break;
  646. case 0x08:
  647. k = 12 * Mb; /* XP */
  648. break;
  649. case 0x0A:
  650. k = 14 * Mb; /* XP */
  651. break;
  652. case 0x0C:
  653. k = 16 * Mb; /* XP */
  654. break;
  655. case 0x0E: /* XP */
  656. tmp2 = read3C4(0xC1);
  657. switch (tmp2) {
  658. case 0x00:
  659. k = 20 * Mb;
  660. break;
  661. case 0x01:
  662. k = 24 * Mb;
  663. break;
  664. case 0x10:
  665. k = 28 * Mb;
  666. break;
  667. case 0x11:
  668. k = 32 * Mb;
  669. break;
  670. default:
  671. k = 1 * Mb;
  672. break;
  673. }
  674. break;
  675. case 0x0F:
  676. k = 4 * Mb;
  677. break;
  678. default:
  679. k = 1 * Mb;
  680. break;
  681. }
  682. }
  683. k -= memdiff * Kb;
  684. output("framebuffer size = %d Kb\n", k / Kb);
  685. return k;
  686. }
  687. /* See if we can handle the video mode described in var */
  688. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  689. struct fb_info *info)
  690. {
  691. int bpp = var->bits_per_pixel;
  692. debug("enter\n");
  693. /* check color depth */
  694. if (bpp == 24)
  695. bpp = var->bits_per_pixel = 32;
  696. /* check whether resolution fits on panel and in memory */
  697. if (flatpanel && nativex && var->xres > nativex)
  698. return -EINVAL;
  699. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  700. return -EINVAL;
  701. switch (bpp) {
  702. case 8:
  703. var->red.offset = 0;
  704. var->green.offset = 0;
  705. var->blue.offset = 0;
  706. var->red.length = 6;
  707. var->green.length = 6;
  708. var->blue.length = 6;
  709. break;
  710. case 16:
  711. var->red.offset = 11;
  712. var->green.offset = 5;
  713. var->blue.offset = 0;
  714. var->red.length = 5;
  715. var->green.length = 6;
  716. var->blue.length = 5;
  717. break;
  718. case 32:
  719. var->red.offset = 16;
  720. var->green.offset = 8;
  721. var->blue.offset = 0;
  722. var->red.length = 8;
  723. var->green.length = 8;
  724. var->blue.length = 8;
  725. break;
  726. default:
  727. return -EINVAL;
  728. }
  729. debug("exit\n");
  730. return 0;
  731. }
  732. /* Pan the display */
  733. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  734. struct fb_info *info)
  735. {
  736. unsigned int offset;
  737. debug("enter\n");
  738. offset = (var->xoffset + (var->yoffset * var->xres))
  739. * var->bits_per_pixel / 32;
  740. info->var.xoffset = var->xoffset;
  741. info->var.yoffset = var->yoffset;
  742. set_screen_start(offset);
  743. debug("exit\n");
  744. return 0;
  745. }
  746. #define shadowmode_on() write3CE(CyberControl, read3CE(CyberControl) | 0x81)
  747. #define shadowmode_off() write3CE(CyberControl, read3CE(CyberControl) & 0x7E)
  748. /* Set the hardware to the requested video mode */
  749. static int tridentfb_set_par(struct fb_info *info)
  750. {
  751. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  752. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  753. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  754. struct fb_var_screeninfo *var = &info->var;
  755. int bpp = var->bits_per_pixel;
  756. unsigned char tmp;
  757. debug("enter\n");
  758. hdispend = var->xres / 8 - 1;
  759. hsyncstart = (var->xres + var->right_margin) / 8;
  760. hsyncend = var->hsync_len / 8;
  761. htotal =
  762. (var->xres + var->left_margin + var->right_margin +
  763. var->hsync_len) / 8 - 10;
  764. hblankstart = hdispend + 1;
  765. hblankend = htotal + 5;
  766. vdispend = var->yres - 1;
  767. vsyncstart = var->yres + var->lower_margin;
  768. vsyncend = var->vsync_len;
  769. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  770. vblankstart = var->yres;
  771. vblankend = vtotal + 2;
  772. enable_mmio();
  773. crtc_unlock();
  774. write3CE(CyberControl, 8);
  775. if (flatpanel && var->xres < nativex) {
  776. /*
  777. * on flat panels with native size larger
  778. * than requested resolution decide whether
  779. * we stretch or center
  780. */
  781. t_outb(0xEB, 0x3C2);
  782. shadowmode_on();
  783. if (center)
  784. screen_center();
  785. else if (stretch)
  786. screen_stretch();
  787. } else {
  788. t_outb(0x2B, 0x3C2);
  789. write3CE(CyberControl, 8);
  790. }
  791. /* vertical timing values */
  792. write3X4(CRTVTotal, vtotal & 0xFF);
  793. write3X4(CRTVDispEnd, vdispend & 0xFF);
  794. write3X4(CRTVSyncStart, vsyncstart & 0xFF);
  795. write3X4(CRTVSyncEnd, (vsyncend & 0x0F));
  796. write3X4(CRTVBlankStart, vblankstart & 0xFF);
  797. write3X4(CRTVBlankEnd, 0 /* p->vblankend & 0xFF */ );
  798. /* horizontal timing values */
  799. write3X4(CRTHTotal, htotal & 0xFF);
  800. write3X4(CRTHDispEnd, hdispend & 0xFF);
  801. write3X4(CRTHSyncStart, hsyncstart & 0xFF);
  802. write3X4(CRTHSyncEnd, (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  803. write3X4(CRTHBlankStart, hblankstart & 0xFF);
  804. write3X4(CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */ );
  805. /* higher bits of vertical timing values */
  806. tmp = 0x10;
  807. if (vtotal & 0x100) tmp |= 0x01;
  808. if (vdispend & 0x100) tmp |= 0x02;
  809. if (vsyncstart & 0x100) tmp |= 0x04;
  810. if (vblankstart & 0x100) tmp |= 0x08;
  811. if (vtotal & 0x200) tmp |= 0x20;
  812. if (vdispend & 0x200) tmp |= 0x40;
  813. if (vsyncstart & 0x200) tmp |= 0x80;
  814. write3X4(CRTOverflow, tmp);
  815. tmp = read3X4(CRTHiOrd) | 0x08; /* line compare bit 10 */
  816. if (vtotal & 0x400) tmp |= 0x80;
  817. if (vblankstart & 0x400) tmp |= 0x40;
  818. if (vsyncstart & 0x400) tmp |= 0x20;
  819. if (vdispend & 0x400) tmp |= 0x10;
  820. write3X4(CRTHiOrd, tmp);
  821. tmp = 0;
  822. if (htotal & 0x800) tmp |= 0x800 >> 11;
  823. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  824. write3X4(HorizOverflow, tmp);
  825. tmp = 0x40;
  826. if (vblankstart & 0x200) tmp |= 0x20;
  827. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  828. write3X4(CRTMaxScanLine, tmp);
  829. write3X4(CRTLineCompare, 0xFF);
  830. write3X4(CRTPRowScan, 0);
  831. write3X4(CRTModeControl, 0xC3);
  832. write3X4(LinearAddReg, 0x20); /* enable linear addressing */
  833. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  834. write3X4(CRTCModuleTest, tmp); /* enable access extended memory */
  835. write3X4(GraphEngReg, 0x80); /* enable GE for text acceleration */
  836. #ifdef CONFIG_FB_TRIDENT_ACCEL
  837. acc->init_accel(info->var.xres, bpp);
  838. #endif
  839. switch (bpp) {
  840. case 8:
  841. tmp = 0x00;
  842. break;
  843. case 16:
  844. tmp = 0x05;
  845. break;
  846. case 24:
  847. tmp = 0x29;
  848. break;
  849. case 32:
  850. tmp = 0x09;
  851. break;
  852. }
  853. write3X4(PixelBusReg, tmp);
  854. tmp = 0x10;
  855. if (chipcyber)
  856. tmp |= 0x20;
  857. write3X4(DRAMControl, tmp); /* both IO, linear enable */
  858. write3X4(InterfaceSel, read3X4(InterfaceSel) | 0x40);
  859. write3X4(Performance, 0x92);
  860. write3X4(PCIReg, 0x07); /* MMIO & PCI read and write burst enable */
  861. /* convert from picoseconds to MHz */
  862. par->vclk = 1000000 / info->var.pixclock;
  863. if (bpp == 32)
  864. par->vclk *= 2;
  865. set_vclk(par->vclk);
  866. write3C4(0, 3);
  867. write3C4(1, 1); /* set char clock 8 dots wide */
  868. write3C4(2, 0x0F); /* enable 4 maps because needed in chain4 mode */
  869. write3C4(3, 0);
  870. write3C4(4, 0x0E); /* memory mode enable bitmaps ?? */
  871. write3CE(MiscExtFunc, (bpp == 32) ? 0x1A : 0x12); /* divide clock by 2 if 32bpp */
  872. /* chain4 mode display and CPU path */
  873. write3CE(0x5, 0x40); /* no CGA compat, allow 256 col */
  874. write3CE(0x6, 0x05); /* graphics mode */
  875. write3CE(0x7, 0x0F); /* planes? */
  876. if (chip_id == CYBERBLADEXPAi1) {
  877. /* This fixes snow-effect in 32 bpp */
  878. write3X4(CRTHSyncStart, 0x84);
  879. }
  880. writeAttr(0x10, 0x41); /* graphics mode and support 256 color modes */
  881. writeAttr(0x12, 0x0F); /* planes */
  882. writeAttr(0x13, 0); /* horizontal pel panning */
  883. /* colors */
  884. for (tmp = 0; tmp < 0x10; tmp++)
  885. writeAttr(tmp, tmp);
  886. readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  887. t_outb(0x20, 0x3C0); /* enable attr */
  888. switch (bpp) {
  889. case 8:
  890. tmp = 0;
  891. break;
  892. case 15:
  893. tmp = 0x10;
  894. break;
  895. case 16:
  896. tmp = 0x30;
  897. break;
  898. case 24:
  899. case 32:
  900. tmp = 0xD0;
  901. break;
  902. }
  903. t_inb(0x3C8);
  904. t_inb(0x3C6);
  905. t_inb(0x3C6);
  906. t_inb(0x3C6);
  907. t_inb(0x3C6);
  908. t_outb(tmp, 0x3C6);
  909. t_inb(0x3C8);
  910. if (flatpanel)
  911. set_number_of_lines(info->var.yres);
  912. set_lwidth(info->var.xres * bpp / (4 * 16));
  913. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  914. info->fix.line_length = info->var.xres * (bpp >> 3);
  915. info->cmap.len = (bpp == 8) ? 256 : 16;
  916. debug("exit\n");
  917. return 0;
  918. }
  919. /* Set one color register */
  920. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  921. unsigned blue, unsigned transp,
  922. struct fb_info *info)
  923. {
  924. int bpp = info->var.bits_per_pixel;
  925. if (regno >= info->cmap.len)
  926. return 1;
  927. if (bpp == 8) {
  928. t_outb(0xFF, 0x3C6);
  929. t_outb(regno, 0x3C8);
  930. t_outb(red >> 10, 0x3C9);
  931. t_outb(green >> 10, 0x3C9);
  932. t_outb(blue >> 10, 0x3C9);
  933. } else if (regno < 16) {
  934. if (bpp == 16) { /* RGB 565 */
  935. u32 col;
  936. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  937. ((blue & 0xF800) >> 11);
  938. col |= col << 16;
  939. ((u32 *)(info->pseudo_palette))[regno] = col;
  940. } else if (bpp == 32) /* ARGB 8888 */
  941. ((u32*)info->pseudo_palette)[regno] =
  942. ((transp & 0xFF00) << 16) |
  943. ((red & 0xFF00) << 8) |
  944. ((green & 0xFF00)) |
  945. ((blue & 0xFF00) >> 8);
  946. }
  947. /* debug("exit\n"); */
  948. return 0;
  949. }
  950. /* Try blanking the screen.For flat panels it does nothing */
  951. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  952. {
  953. unsigned char PMCont, DPMSCont;
  954. debug("enter\n");
  955. if (flatpanel)
  956. return 0;
  957. t_outb(0x04, 0x83C8); /* Read DPMS Control */
  958. PMCont = t_inb(0x83C6) & 0xFC;
  959. DPMSCont = read3CE(PowerStatus) & 0xFC;
  960. switch (blank_mode) {
  961. case FB_BLANK_UNBLANK:
  962. /* Screen: On, HSync: On, VSync: On */
  963. case FB_BLANK_NORMAL:
  964. /* Screen: Off, HSync: On, VSync: On */
  965. PMCont |= 0x03;
  966. DPMSCont |= 0x00;
  967. break;
  968. case FB_BLANK_HSYNC_SUSPEND:
  969. /* Screen: Off, HSync: Off, VSync: On */
  970. PMCont |= 0x02;
  971. DPMSCont |= 0x01;
  972. break;
  973. case FB_BLANK_VSYNC_SUSPEND:
  974. /* Screen: Off, HSync: On, VSync: Off */
  975. PMCont |= 0x02;
  976. DPMSCont |= 0x02;
  977. break;
  978. case FB_BLANK_POWERDOWN:
  979. /* Screen: Off, HSync: Off, VSync: Off */
  980. PMCont |= 0x00;
  981. DPMSCont |= 0x03;
  982. break;
  983. }
  984. write3CE(PowerStatus, DPMSCont);
  985. t_outb(4, 0x83C8);
  986. t_outb(PMCont, 0x83C6);
  987. debug("exit\n");
  988. /* let fbcon do a softblank for us */
  989. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  990. }
  991. static struct fb_ops tridentfb_ops = {
  992. .owner = THIS_MODULE,
  993. .fb_setcolreg = tridentfb_setcolreg,
  994. .fb_pan_display = tridentfb_pan_display,
  995. .fb_blank = tridentfb_blank,
  996. .fb_check_var = tridentfb_check_var,
  997. .fb_set_par = tridentfb_set_par,
  998. .fb_fillrect = tridentfb_fillrect,
  999. .fb_copyarea = tridentfb_copyarea,
  1000. .fb_imageblit = cfb_imageblit,
  1001. };
  1002. static int __devinit trident_pci_probe(struct pci_dev * dev,
  1003. const struct pci_device_id * id)
  1004. {
  1005. int err;
  1006. unsigned char revision;
  1007. err = pci_enable_device(dev);
  1008. if (err)
  1009. return err;
  1010. chip_id = id->device;
  1011. if (chip_id == CYBERBLADEi1)
  1012. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1013. "will soon be removed from tridentfb!\n");
  1014. /* If PCI id is 0x9660 then further detect chip type */
  1015. if (chip_id == TGUI9660) {
  1016. outb(RevisionID, 0x3C4);
  1017. revision = inb(0x3C5);
  1018. switch (revision) {
  1019. case 0x22:
  1020. case 0x23:
  1021. chip_id = CYBER9397;
  1022. break;
  1023. case 0x2A:
  1024. chip_id = CYBER9397DVD;
  1025. break;
  1026. case 0x30:
  1027. case 0x33:
  1028. case 0x34:
  1029. case 0x35:
  1030. case 0x38:
  1031. case 0x3A:
  1032. case 0xB3:
  1033. chip_id = CYBER9385;
  1034. break;
  1035. case 0x40 ... 0x43:
  1036. chip_id = CYBER9382;
  1037. break;
  1038. case 0x4A:
  1039. chip_id = CYBER9388;
  1040. break;
  1041. default:
  1042. break;
  1043. }
  1044. }
  1045. chip3D = is3Dchip(chip_id);
  1046. chipcyber = iscyber(chip_id);
  1047. if (is_xp(chip_id)) {
  1048. acc = &accel_xp;
  1049. } else if (is_blade(chip_id)) {
  1050. acc = &accel_blade;
  1051. } else {
  1052. acc = &accel_image;
  1053. }
  1054. /* acceleration is on by default for 3D chips */
  1055. defaultaccel = chip3D && !noaccel;
  1056. fb_info.par = &default_par;
  1057. /* setup MMIO region */
  1058. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1059. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1060. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1061. debug("request_region failed!\n");
  1062. return -1;
  1063. }
  1064. default_par.io_virt = ioremap_nocache(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1065. if (!default_par.io_virt) {
  1066. release_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1067. debug("ioremap failed\n");
  1068. return -1;
  1069. }
  1070. enable_mmio();
  1071. /* setup framebuffer memory */
  1072. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1073. tridentfb_fix.smem_len = get_memsize();
  1074. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1075. debug("request_mem_region failed!\n");
  1076. err = -1;
  1077. goto out_unmap;
  1078. }
  1079. fb_info.screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1080. tridentfb_fix.smem_len);
  1081. if (!fb_info.screen_base) {
  1082. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1083. debug("ioremap failed\n");
  1084. err = -1;
  1085. goto out_unmap;
  1086. }
  1087. output("%s board found\n", pci_name(dev));
  1088. #if 0
  1089. output("Trident board found : mem = %X, io = %X, mem_v = %X, io_v = %X\n",
  1090. tridentfb_fix.smem_start, tridentfb_fix.mmio_start, fb_info.screen_base, default_par.io_virt);
  1091. #endif
  1092. displaytype = get_displaytype();
  1093. if (flatpanel)
  1094. nativex = get_nativex();
  1095. fb_info.fix = tridentfb_fix;
  1096. fb_info.fbops = &tridentfb_ops;
  1097. fb_info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1098. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1099. fb_info.flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1100. #endif
  1101. fb_info.pseudo_palette = pseudo_pal;
  1102. if (!fb_find_mode(&default_var, &fb_info, mode, NULL, 0, NULL, bpp)) {
  1103. err = -EINVAL;
  1104. goto out_unmap;
  1105. }
  1106. fb_alloc_cmap(&fb_info.cmap, 256, 0);
  1107. if (defaultaccel && acc)
  1108. default_var.accel_flags |= FB_ACCELF_TEXT;
  1109. else
  1110. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  1111. default_var.activate |= FB_ACTIVATE_NOW;
  1112. fb_info.var = default_var;
  1113. fb_info.device = &dev->dev;
  1114. if (register_framebuffer(&fb_info) < 0) {
  1115. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1116. err = -EINVAL;
  1117. goto out_unmap;
  1118. }
  1119. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1120. fb_info.node, fb_info.fix.id, default_var.xres,
  1121. default_var.yres, default_var.bits_per_pixel);
  1122. return 0;
  1123. out_unmap:
  1124. if (default_par.io_virt)
  1125. iounmap(default_par.io_virt);
  1126. if (fb_info.screen_base)
  1127. iounmap(fb_info.screen_base);
  1128. return err;
  1129. }
  1130. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1131. {
  1132. struct tridentfb_par *par = (struct tridentfb_par*)fb_info.par;
  1133. unregister_framebuffer(&fb_info);
  1134. iounmap(par->io_virt);
  1135. iounmap(fb_info.screen_base);
  1136. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1137. release_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1138. }
  1139. /* List of boards that we are trying to support */
  1140. static struct pci_device_id trident_devices[] = {
  1141. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1142. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1143. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1144. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1145. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1146. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1147. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1148. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1149. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1150. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1151. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1152. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1153. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1154. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1155. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1156. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1157. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1158. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1159. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1160. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1161. {0,}
  1162. };
  1163. MODULE_DEVICE_TABLE(pci, trident_devices);
  1164. static struct pci_driver tridentfb_pci_driver = {
  1165. .name = "tridentfb",
  1166. .id_table = trident_devices,
  1167. .probe = trident_pci_probe,
  1168. .remove = __devexit_p(trident_pci_remove)
  1169. };
  1170. /*
  1171. * Parse user specified options (`video=trident:')
  1172. * example:
  1173. * video=trident:800x600,bpp=16,noaccel
  1174. */
  1175. #ifndef MODULE
  1176. static int tridentfb_setup(char *options)
  1177. {
  1178. char *opt;
  1179. if (!options || !*options)
  1180. return 0;
  1181. while ((opt = strsep(&options, ",")) != NULL) {
  1182. if (!*opt)
  1183. continue;
  1184. if (!strncmp(opt, "noaccel", 7))
  1185. noaccel = 1;
  1186. else if (!strncmp(opt, "fp", 2))
  1187. displaytype = DISPLAY_FP;
  1188. else if (!strncmp(opt, "crt", 3))
  1189. displaytype = DISPLAY_CRT;
  1190. else if (!strncmp(opt, "bpp=", 4))
  1191. bpp = simple_strtoul(opt + 4, NULL, 0);
  1192. else if (!strncmp(opt, "center", 6))
  1193. center = 1;
  1194. else if (!strncmp(opt, "stretch", 7))
  1195. stretch = 1;
  1196. else if (!strncmp(opt, "memsize=", 8))
  1197. memsize = simple_strtoul(opt + 8, NULL, 0);
  1198. else if (!strncmp(opt, "memdiff=", 8))
  1199. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1200. else if (!strncmp(opt, "nativex=", 8))
  1201. nativex = simple_strtoul(opt + 8, NULL, 0);
  1202. else
  1203. mode = opt;
  1204. }
  1205. return 0;
  1206. }
  1207. #endif
  1208. static int __init tridentfb_init(void)
  1209. {
  1210. #ifndef MODULE
  1211. char *option = NULL;
  1212. if (fb_get_options("tridentfb", &option))
  1213. return -ENODEV;
  1214. tridentfb_setup(option);
  1215. #endif
  1216. output("Trident framebuffer %s initializing\n", VERSION);
  1217. return pci_register_driver(&tridentfb_pci_driver);
  1218. }
  1219. static void __exit tridentfb_exit(void)
  1220. {
  1221. pci_unregister_driver(&tridentfb_pci_driver);
  1222. }
  1223. module_init(tridentfb_init);
  1224. module_exit(tridentfb_exit);
  1225. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1226. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1227. MODULE_LICENSE("GPL");