dispc.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502
  1. /*
  2. * OMAP2 display controller support
  3. *
  4. * Copyright (C) 2005 Nokia Corporation
  5. * Author: Imre Deak <imre.deak@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/vmalloc.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <asm/arch/sram.h>
  27. #include <asm/arch/omapfb.h>
  28. #include <asm/arch/board.h>
  29. #include "dispc.h"
  30. #define MODULE_NAME "dispc"
  31. #define DSS_BASE 0x48050000
  32. #define DSS_SYSCONFIG 0x0010
  33. #define DISPC_BASE 0x48050400
  34. /* DISPC common */
  35. #define DISPC_REVISION 0x0000
  36. #define DISPC_SYSCONFIG 0x0010
  37. #define DISPC_SYSSTATUS 0x0014
  38. #define DISPC_IRQSTATUS 0x0018
  39. #define DISPC_IRQENABLE 0x001C
  40. #define DISPC_CONTROL 0x0040
  41. #define DISPC_CONFIG 0x0044
  42. #define DISPC_CAPABLE 0x0048
  43. #define DISPC_DEFAULT_COLOR0 0x004C
  44. #define DISPC_DEFAULT_COLOR1 0x0050
  45. #define DISPC_TRANS_COLOR0 0x0054
  46. #define DISPC_TRANS_COLOR1 0x0058
  47. #define DISPC_LINE_STATUS 0x005C
  48. #define DISPC_LINE_NUMBER 0x0060
  49. #define DISPC_TIMING_H 0x0064
  50. #define DISPC_TIMING_V 0x0068
  51. #define DISPC_POL_FREQ 0x006C
  52. #define DISPC_DIVISOR 0x0070
  53. #define DISPC_SIZE_DIG 0x0078
  54. #define DISPC_SIZE_LCD 0x007C
  55. #define DISPC_DATA_CYCLE1 0x01D4
  56. #define DISPC_DATA_CYCLE2 0x01D8
  57. #define DISPC_DATA_CYCLE3 0x01DC
  58. /* DISPC GFX plane */
  59. #define DISPC_GFX_BA0 0x0080
  60. #define DISPC_GFX_BA1 0x0084
  61. #define DISPC_GFX_POSITION 0x0088
  62. #define DISPC_GFX_SIZE 0x008C
  63. #define DISPC_GFX_ATTRIBUTES 0x00A0
  64. #define DISPC_GFX_FIFO_THRESHOLD 0x00A4
  65. #define DISPC_GFX_FIFO_SIZE_STATUS 0x00A8
  66. #define DISPC_GFX_ROW_INC 0x00AC
  67. #define DISPC_GFX_PIXEL_INC 0x00B0
  68. #define DISPC_GFX_WINDOW_SKIP 0x00B4
  69. #define DISPC_GFX_TABLE_BA 0x00B8
  70. /* DISPC Video plane 1/2 */
  71. #define DISPC_VID1_BASE 0x00BC
  72. #define DISPC_VID2_BASE 0x014C
  73. /* Offsets into DISPC_VID1/2_BASE */
  74. #define DISPC_VID_BA0 0x0000
  75. #define DISPC_VID_BA1 0x0004
  76. #define DISPC_VID_POSITION 0x0008
  77. #define DISPC_VID_SIZE 0x000C
  78. #define DISPC_VID_ATTRIBUTES 0x0010
  79. #define DISPC_VID_FIFO_THRESHOLD 0x0014
  80. #define DISPC_VID_FIFO_SIZE_STATUS 0x0018
  81. #define DISPC_VID_ROW_INC 0x001C
  82. #define DISPC_VID_PIXEL_INC 0x0020
  83. #define DISPC_VID_FIR 0x0024
  84. #define DISPC_VID_PICTURE_SIZE 0x0028
  85. #define DISPC_VID_ACCU0 0x002C
  86. #define DISPC_VID_ACCU1 0x0030
  87. /* 8 elements in 8 byte increments */
  88. #define DISPC_VID_FIR_COEF_H0 0x0034
  89. /* 8 elements in 8 byte increments */
  90. #define DISPC_VID_FIR_COEF_HV0 0x0038
  91. /* 5 elements in 4 byte increments */
  92. #define DISPC_VID_CONV_COEF0 0x0074
  93. #define DISPC_IRQ_FRAMEMASK 0x0001
  94. #define DISPC_IRQ_VSYNC 0x0002
  95. #define DISPC_IRQ_EVSYNC_EVEN 0x0004
  96. #define DISPC_IRQ_EVSYNC_ODD 0x0008
  97. #define DISPC_IRQ_ACBIAS_COUNT_STAT 0x0010
  98. #define DISPC_IRQ_PROG_LINE_NUM 0x0020
  99. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW 0x0040
  100. #define DISPC_IRQ_GFX_END_WIN 0x0080
  101. #define DISPC_IRQ_PAL_GAMMA_MASK 0x0100
  102. #define DISPC_IRQ_OCP_ERR 0x0200
  103. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW 0x0400
  104. #define DISPC_IRQ_VID1_END_WIN 0x0800
  105. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW 0x1000
  106. #define DISPC_IRQ_VID2_END_WIN 0x2000
  107. #define DISPC_IRQ_SYNC_LOST 0x4000
  108. #define DISPC_IRQ_MASK_ALL 0x7fff
  109. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  110. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  111. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  112. DISPC_IRQ_SYNC_LOST)
  113. #define RFBI_CONTROL 0x48050040
  114. #define MAX_PALETTE_SIZE (256 * 16)
  115. #define FLD_MASK(pos, len) (((1 << len) - 1) << pos)
  116. #define MOD_REG_FLD(reg, mask, val) \
  117. dispc_write_reg((reg), (dispc_read_reg(reg) & ~(mask)) | (val));
  118. #define OMAP2_SRAM_START 0x40200000
  119. /* Maximum size, in reality this is smaller if SRAM is partially locked. */
  120. #define OMAP2_SRAM_SIZE 0xa0000 /* 640k */
  121. /* We support the SDRAM / SRAM types. See OMAPFB_PLANE_MEMTYPE_* in omapfb.h */
  122. #define DISPC_MEMTYPE_NUM 2
  123. #define RESMAP_SIZE(_page_cnt) \
  124. ((_page_cnt + (sizeof(unsigned long) * 8) - 1) / 8)
  125. #define RESMAP_PTR(_res_map, _page_nr) \
  126. (((_res_map)->map) + (_page_nr) / (sizeof(unsigned long) * 8))
  127. #define RESMAP_MASK(_page_nr) \
  128. (1 << ((_page_nr) & (sizeof(unsigned long) * 8 - 1)))
  129. struct resmap {
  130. unsigned long start;
  131. unsigned page_cnt;
  132. unsigned long *map;
  133. };
  134. static struct {
  135. u32 base;
  136. struct omapfb_mem_desc mem_desc;
  137. struct resmap *res_map[DISPC_MEMTYPE_NUM];
  138. atomic_t map_count[OMAPFB_PLANE_NUM];
  139. dma_addr_t palette_paddr;
  140. void *palette_vaddr;
  141. int ext_mode;
  142. unsigned long enabled_irqs;
  143. void (*irq_callback)(void *);
  144. void *irq_callback_data;
  145. struct completion frame_done;
  146. int fir_hinc[OMAPFB_PLANE_NUM];
  147. int fir_vinc[OMAPFB_PLANE_NUM];
  148. struct clk *dss_ick, *dss1_fck;
  149. struct clk *dss_54m_fck;
  150. enum omapfb_update_mode update_mode;
  151. struct omapfb_device *fbdev;
  152. struct omapfb_color_key color_key;
  153. } dispc;
  154. static void enable_lcd_clocks(int enable);
  155. static void inline dispc_write_reg(int idx, u32 val)
  156. {
  157. __raw_writel(val, dispc.base + idx);
  158. }
  159. static u32 inline dispc_read_reg(int idx)
  160. {
  161. u32 l = __raw_readl(dispc.base + idx);
  162. return l;
  163. }
  164. /* Select RFBI or bypass mode */
  165. static void enable_rfbi_mode(int enable)
  166. {
  167. u32 l;
  168. l = dispc_read_reg(DISPC_CONTROL);
  169. /* Enable RFBI, GPIO0/1 */
  170. l &= ~((1 << 11) | (1 << 15) | (1 << 16));
  171. l |= enable ? (1 << 11) : 0;
  172. /* RFBI En: GPIO0/1=10 RFBI Dis: GPIO0/1=11 */
  173. l |= 1 << 15;
  174. l |= enable ? 0 : (1 << 16);
  175. dispc_write_reg(DISPC_CONTROL, l);
  176. /* Set bypass mode in RFBI module */
  177. l = __raw_readl(io_p2v(RFBI_CONTROL));
  178. l |= enable ? 0 : (1 << 1);
  179. __raw_writel(l, io_p2v(RFBI_CONTROL));
  180. }
  181. static void set_lcd_data_lines(int data_lines)
  182. {
  183. u32 l;
  184. int code = 0;
  185. switch (data_lines) {
  186. case 12:
  187. code = 0;
  188. break;
  189. case 16:
  190. code = 1;
  191. break;
  192. case 18:
  193. code = 2;
  194. break;
  195. case 24:
  196. code = 3;
  197. break;
  198. default:
  199. BUG();
  200. }
  201. l = dispc_read_reg(DISPC_CONTROL);
  202. l &= ~(0x03 << 8);
  203. l |= code << 8;
  204. dispc_write_reg(DISPC_CONTROL, l);
  205. }
  206. static void set_load_mode(int mode)
  207. {
  208. BUG_ON(mode & ~(DISPC_LOAD_CLUT_ONLY | DISPC_LOAD_FRAME_ONLY |
  209. DISPC_LOAD_CLUT_ONCE_FRAME));
  210. MOD_REG_FLD(DISPC_CONFIG, 0x03 << 1, mode << 1);
  211. }
  212. void omap_dispc_set_lcd_size(int x, int y)
  213. {
  214. BUG_ON((x > (1 << 11)) || (y > (1 << 11)));
  215. enable_lcd_clocks(1);
  216. MOD_REG_FLD(DISPC_SIZE_LCD, FLD_MASK(16, 11) | FLD_MASK(0, 11),
  217. ((y - 1) << 16) | (x - 1));
  218. enable_lcd_clocks(0);
  219. }
  220. EXPORT_SYMBOL(omap_dispc_set_lcd_size);
  221. void omap_dispc_set_digit_size(int x, int y)
  222. {
  223. BUG_ON((x > (1 << 11)) || (y > (1 << 11)));
  224. enable_lcd_clocks(1);
  225. MOD_REG_FLD(DISPC_SIZE_DIG, FLD_MASK(16, 11) | FLD_MASK(0, 11),
  226. ((y - 1) << 16) | (x - 1));
  227. enable_lcd_clocks(0);
  228. }
  229. EXPORT_SYMBOL(omap_dispc_set_digit_size);
  230. static void setup_plane_fifo(int plane, int ext_mode)
  231. {
  232. const u32 ftrs_reg[] = { DISPC_GFX_FIFO_THRESHOLD,
  233. DISPC_VID1_BASE + DISPC_VID_FIFO_THRESHOLD,
  234. DISPC_VID2_BASE + DISPC_VID_FIFO_THRESHOLD };
  235. const u32 fsz_reg[] = { DISPC_GFX_FIFO_SIZE_STATUS,
  236. DISPC_VID1_BASE + DISPC_VID_FIFO_SIZE_STATUS,
  237. DISPC_VID2_BASE + DISPC_VID_FIFO_SIZE_STATUS };
  238. int low, high;
  239. u32 l;
  240. BUG_ON(plane > 2);
  241. l = dispc_read_reg(fsz_reg[plane]);
  242. l &= FLD_MASK(0, 9);
  243. if (ext_mode) {
  244. low = l * 3 / 4;
  245. high = l;
  246. } else {
  247. low = l / 4;
  248. high = l * 3 / 4;
  249. }
  250. MOD_REG_FLD(ftrs_reg[plane], FLD_MASK(16, 9) | FLD_MASK(0, 9),
  251. (high << 16) | low);
  252. }
  253. void omap_dispc_enable_lcd_out(int enable)
  254. {
  255. enable_lcd_clocks(1);
  256. MOD_REG_FLD(DISPC_CONTROL, 1, enable ? 1 : 0);
  257. enable_lcd_clocks(0);
  258. }
  259. EXPORT_SYMBOL(omap_dispc_enable_lcd_out);
  260. void omap_dispc_enable_digit_out(int enable)
  261. {
  262. enable_lcd_clocks(1);
  263. MOD_REG_FLD(DISPC_CONTROL, 1 << 1, enable ? 1 << 1 : 0);
  264. enable_lcd_clocks(0);
  265. }
  266. EXPORT_SYMBOL(omap_dispc_enable_digit_out);
  267. static inline int _setup_plane(int plane, int channel_out,
  268. u32 paddr, int screen_width,
  269. int pos_x, int pos_y, int width, int height,
  270. int color_mode)
  271. {
  272. const u32 at_reg[] = { DISPC_GFX_ATTRIBUTES,
  273. DISPC_VID1_BASE + DISPC_VID_ATTRIBUTES,
  274. DISPC_VID2_BASE + DISPC_VID_ATTRIBUTES };
  275. const u32 ba_reg[] = { DISPC_GFX_BA0, DISPC_VID1_BASE + DISPC_VID_BA0,
  276. DISPC_VID2_BASE + DISPC_VID_BA0 };
  277. const u32 ps_reg[] = { DISPC_GFX_POSITION,
  278. DISPC_VID1_BASE + DISPC_VID_POSITION,
  279. DISPC_VID2_BASE + DISPC_VID_POSITION };
  280. const u32 sz_reg[] = { DISPC_GFX_SIZE,
  281. DISPC_VID1_BASE + DISPC_VID_PICTURE_SIZE,
  282. DISPC_VID2_BASE + DISPC_VID_PICTURE_SIZE };
  283. const u32 ri_reg[] = { DISPC_GFX_ROW_INC,
  284. DISPC_VID1_BASE + DISPC_VID_ROW_INC,
  285. DISPC_VID2_BASE + DISPC_VID_ROW_INC };
  286. const u32 vs_reg[] = { 0, DISPC_VID1_BASE + DISPC_VID_SIZE,
  287. DISPC_VID2_BASE + DISPC_VID_SIZE };
  288. int chout_shift, burst_shift;
  289. int chout_val;
  290. int color_code;
  291. int bpp;
  292. int cconv_en;
  293. int set_vsize;
  294. u32 l;
  295. #ifdef VERBOSE
  296. dev_dbg(dispc.fbdev->dev, "plane %d channel %d paddr %#08x scr_width %d"
  297. " pos_x %d pos_y %d width %d height %d color_mode %d\n",
  298. plane, channel_out, paddr, screen_width, pos_x, pos_y,
  299. width, height, color_mode);
  300. #endif
  301. set_vsize = 0;
  302. switch (plane) {
  303. case OMAPFB_PLANE_GFX:
  304. burst_shift = 6;
  305. chout_shift = 8;
  306. break;
  307. case OMAPFB_PLANE_VID1:
  308. case OMAPFB_PLANE_VID2:
  309. burst_shift = 14;
  310. chout_shift = 16;
  311. set_vsize = 1;
  312. break;
  313. default:
  314. return -EINVAL;
  315. }
  316. switch (channel_out) {
  317. case OMAPFB_CHANNEL_OUT_LCD:
  318. chout_val = 0;
  319. break;
  320. case OMAPFB_CHANNEL_OUT_DIGIT:
  321. chout_val = 1;
  322. break;
  323. default:
  324. return -EINVAL;
  325. }
  326. cconv_en = 0;
  327. switch (color_mode) {
  328. case OMAPFB_COLOR_RGB565:
  329. color_code = DISPC_RGB_16_BPP;
  330. bpp = 16;
  331. break;
  332. case OMAPFB_COLOR_YUV422:
  333. if (plane == 0)
  334. return -EINVAL;
  335. color_code = DISPC_UYVY_422;
  336. cconv_en = 1;
  337. bpp = 16;
  338. break;
  339. case OMAPFB_COLOR_YUY422:
  340. if (plane == 0)
  341. return -EINVAL;
  342. color_code = DISPC_YUV2_422;
  343. cconv_en = 1;
  344. bpp = 16;
  345. break;
  346. default:
  347. return -EINVAL;
  348. }
  349. l = dispc_read_reg(at_reg[plane]);
  350. l &= ~(0x0f << 1);
  351. l |= color_code << 1;
  352. l &= ~(1 << 9);
  353. l |= cconv_en << 9;
  354. l &= ~(0x03 << burst_shift);
  355. l |= DISPC_BURST_8x32 << burst_shift;
  356. l &= ~(1 << chout_shift);
  357. l |= chout_val << chout_shift;
  358. dispc_write_reg(at_reg[plane], l);
  359. dispc_write_reg(ba_reg[plane], paddr);
  360. MOD_REG_FLD(ps_reg[plane],
  361. FLD_MASK(16, 11) | FLD_MASK(0, 11), (pos_y << 16) | pos_x);
  362. MOD_REG_FLD(sz_reg[plane], FLD_MASK(16, 11) | FLD_MASK(0, 11),
  363. ((height - 1) << 16) | (width - 1));
  364. if (set_vsize) {
  365. /* Set video size if set_scale hasn't set it */
  366. if (!dispc.fir_vinc[plane])
  367. MOD_REG_FLD(vs_reg[plane],
  368. FLD_MASK(16, 11), (height - 1) << 16);
  369. if (!dispc.fir_hinc[plane])
  370. MOD_REG_FLD(vs_reg[plane],
  371. FLD_MASK(0, 11), width - 1);
  372. }
  373. dispc_write_reg(ri_reg[plane], (screen_width - width) * bpp / 8 + 1);
  374. return height * screen_width * bpp / 8;
  375. }
  376. static int omap_dispc_setup_plane(int plane, int channel_out,
  377. unsigned long offset,
  378. int screen_width,
  379. int pos_x, int pos_y, int width, int height,
  380. int color_mode)
  381. {
  382. u32 paddr;
  383. int r;
  384. if ((unsigned)plane > dispc.mem_desc.region_cnt)
  385. return -EINVAL;
  386. paddr = dispc.mem_desc.region[plane].paddr + offset;
  387. enable_lcd_clocks(1);
  388. r = _setup_plane(plane, channel_out, paddr,
  389. screen_width,
  390. pos_x, pos_y, width, height, color_mode);
  391. enable_lcd_clocks(0);
  392. return r;
  393. }
  394. static void write_firh_reg(int plane, int reg, u32 value)
  395. {
  396. u32 base;
  397. if (plane == 1)
  398. base = DISPC_VID1_BASE + DISPC_VID_FIR_COEF_H0;
  399. else
  400. base = DISPC_VID2_BASE + DISPC_VID_FIR_COEF_H0;
  401. dispc_write_reg(base + reg * 8, value);
  402. }
  403. static void write_firhv_reg(int plane, int reg, u32 value)
  404. {
  405. u32 base;
  406. if (plane == 1)
  407. base = DISPC_VID1_BASE + DISPC_VID_FIR_COEF_HV0;
  408. else
  409. base = DISPC_VID2_BASE + DISPC_VID_FIR_COEF_HV0;
  410. dispc_write_reg(base + reg * 8, value);
  411. }
  412. static void set_upsampling_coef_table(int plane)
  413. {
  414. const u32 coef[][2] = {
  415. { 0x00800000, 0x00800000 },
  416. { 0x0D7CF800, 0x037B02FF },
  417. { 0x1E70F5FF, 0x0C6F05FE },
  418. { 0x335FF5FE, 0x205907FB },
  419. { 0xF74949F7, 0x00404000 },
  420. { 0xF55F33FB, 0x075920FE },
  421. { 0xF5701EFE, 0x056F0CFF },
  422. { 0xF87C0DFF, 0x027B0300 },
  423. };
  424. int i;
  425. for (i = 0; i < 8; i++) {
  426. write_firh_reg(plane, i, coef[i][0]);
  427. write_firhv_reg(plane, i, coef[i][1]);
  428. }
  429. }
  430. static int omap_dispc_set_scale(int plane,
  431. int orig_width, int orig_height,
  432. int out_width, int out_height)
  433. {
  434. const u32 at_reg[] = { 0, DISPC_VID1_BASE + DISPC_VID_ATTRIBUTES,
  435. DISPC_VID2_BASE + DISPC_VID_ATTRIBUTES };
  436. const u32 vs_reg[] = { 0, DISPC_VID1_BASE + DISPC_VID_SIZE,
  437. DISPC_VID2_BASE + DISPC_VID_SIZE };
  438. const u32 fir_reg[] = { 0, DISPC_VID1_BASE + DISPC_VID_FIR,
  439. DISPC_VID2_BASE + DISPC_VID_FIR };
  440. u32 l;
  441. int fir_hinc;
  442. int fir_vinc;
  443. if ((unsigned)plane > OMAPFB_PLANE_NUM)
  444. return -ENODEV;
  445. if (plane == OMAPFB_PLANE_GFX &&
  446. (out_width != orig_width || out_height != orig_height))
  447. return -EINVAL;
  448. enable_lcd_clocks(1);
  449. if (orig_width < out_width) {
  450. /*
  451. * Upsampling.
  452. * Currently you can only scale both dimensions in one way.
  453. */
  454. if (orig_height > out_height ||
  455. orig_width * 8 < out_width ||
  456. orig_height * 8 < out_height) {
  457. enable_lcd_clocks(0);
  458. return -EINVAL;
  459. }
  460. set_upsampling_coef_table(plane);
  461. } else if (orig_width > out_width) {
  462. /* Downsampling not yet supported
  463. */
  464. enable_lcd_clocks(0);
  465. return -EINVAL;
  466. }
  467. if (!orig_width || orig_width == out_width)
  468. fir_hinc = 0;
  469. else
  470. fir_hinc = 1024 * orig_width / out_width;
  471. if (!orig_height || orig_height == out_height)
  472. fir_vinc = 0;
  473. else
  474. fir_vinc = 1024 * orig_height / out_height;
  475. dispc.fir_hinc[plane] = fir_hinc;
  476. dispc.fir_vinc[plane] = fir_vinc;
  477. MOD_REG_FLD(fir_reg[plane],
  478. FLD_MASK(16, 12) | FLD_MASK(0, 12),
  479. ((fir_vinc & 4095) << 16) |
  480. (fir_hinc & 4095));
  481. dev_dbg(dispc.fbdev->dev, "out_width %d out_height %d orig_width %d "
  482. "orig_height %d fir_hinc %d fir_vinc %d\n",
  483. out_width, out_height, orig_width, orig_height,
  484. fir_hinc, fir_vinc);
  485. MOD_REG_FLD(vs_reg[plane],
  486. FLD_MASK(16, 11) | FLD_MASK(0, 11),
  487. ((out_height - 1) << 16) | (out_width - 1));
  488. l = dispc_read_reg(at_reg[plane]);
  489. l &= ~(0x03 << 5);
  490. l |= fir_hinc ? (1 << 5) : 0;
  491. l |= fir_vinc ? (1 << 6) : 0;
  492. dispc_write_reg(at_reg[plane], l);
  493. enable_lcd_clocks(0);
  494. return 0;
  495. }
  496. static int omap_dispc_enable_plane(int plane, int enable)
  497. {
  498. const u32 at_reg[] = { DISPC_GFX_ATTRIBUTES,
  499. DISPC_VID1_BASE + DISPC_VID_ATTRIBUTES,
  500. DISPC_VID2_BASE + DISPC_VID_ATTRIBUTES };
  501. if ((unsigned int)plane > dispc.mem_desc.region_cnt)
  502. return -EINVAL;
  503. enable_lcd_clocks(1);
  504. MOD_REG_FLD(at_reg[plane], 1, enable ? 1 : 0);
  505. enable_lcd_clocks(0);
  506. return 0;
  507. }
  508. static int omap_dispc_set_color_key(struct omapfb_color_key *ck)
  509. {
  510. u32 df_reg, tr_reg;
  511. int shift, val;
  512. switch (ck->channel_out) {
  513. case OMAPFB_CHANNEL_OUT_LCD:
  514. df_reg = DISPC_DEFAULT_COLOR0;
  515. tr_reg = DISPC_TRANS_COLOR0;
  516. shift = 10;
  517. break;
  518. case OMAPFB_CHANNEL_OUT_DIGIT:
  519. df_reg = DISPC_DEFAULT_COLOR1;
  520. tr_reg = DISPC_TRANS_COLOR1;
  521. shift = 12;
  522. break;
  523. default:
  524. return -EINVAL;
  525. }
  526. switch (ck->key_type) {
  527. case OMAPFB_COLOR_KEY_DISABLED:
  528. val = 0;
  529. break;
  530. case OMAPFB_COLOR_KEY_GFX_DST:
  531. val = 1;
  532. break;
  533. case OMAPFB_COLOR_KEY_VID_SRC:
  534. val = 3;
  535. break;
  536. default:
  537. return -EINVAL;
  538. }
  539. enable_lcd_clocks(1);
  540. MOD_REG_FLD(DISPC_CONFIG, FLD_MASK(shift, 2), val << shift);
  541. if (val != 0)
  542. dispc_write_reg(tr_reg, ck->trans_key);
  543. dispc_write_reg(df_reg, ck->background);
  544. enable_lcd_clocks(0);
  545. dispc.color_key = *ck;
  546. return 0;
  547. }
  548. static int omap_dispc_get_color_key(struct omapfb_color_key *ck)
  549. {
  550. *ck = dispc.color_key;
  551. return 0;
  552. }
  553. static void load_palette(void)
  554. {
  555. }
  556. static int omap_dispc_set_update_mode(enum omapfb_update_mode mode)
  557. {
  558. int r = 0;
  559. if (mode != dispc.update_mode) {
  560. switch (mode) {
  561. case OMAPFB_AUTO_UPDATE:
  562. case OMAPFB_MANUAL_UPDATE:
  563. enable_lcd_clocks(1);
  564. omap_dispc_enable_lcd_out(1);
  565. dispc.update_mode = mode;
  566. break;
  567. case OMAPFB_UPDATE_DISABLED:
  568. init_completion(&dispc.frame_done);
  569. omap_dispc_enable_lcd_out(0);
  570. if (!wait_for_completion_timeout(&dispc.frame_done,
  571. msecs_to_jiffies(500))) {
  572. dev_err(dispc.fbdev->dev,
  573. "timeout waiting for FRAME DONE\n");
  574. }
  575. dispc.update_mode = mode;
  576. enable_lcd_clocks(0);
  577. break;
  578. default:
  579. r = -EINVAL;
  580. }
  581. }
  582. return r;
  583. }
  584. static void omap_dispc_get_caps(int plane, struct omapfb_caps *caps)
  585. {
  586. caps->ctrl |= OMAPFB_CAPS_PLANE_RELOCATE_MEM;
  587. if (plane > 0)
  588. caps->ctrl |= OMAPFB_CAPS_PLANE_SCALE;
  589. caps->plane_color |= (1 << OMAPFB_COLOR_RGB565) |
  590. (1 << OMAPFB_COLOR_YUV422) |
  591. (1 << OMAPFB_COLOR_YUY422);
  592. if (plane == 0)
  593. caps->plane_color |= (1 << OMAPFB_COLOR_CLUT_8BPP) |
  594. (1 << OMAPFB_COLOR_CLUT_4BPP) |
  595. (1 << OMAPFB_COLOR_CLUT_2BPP) |
  596. (1 << OMAPFB_COLOR_CLUT_1BPP) |
  597. (1 << OMAPFB_COLOR_RGB444);
  598. }
  599. static enum omapfb_update_mode omap_dispc_get_update_mode(void)
  600. {
  601. return dispc.update_mode;
  602. }
  603. static void setup_color_conv_coef(void)
  604. {
  605. u32 mask = FLD_MASK(16, 11) | FLD_MASK(0, 11);
  606. int cf1_reg = DISPC_VID1_BASE + DISPC_VID_CONV_COEF0;
  607. int cf2_reg = DISPC_VID2_BASE + DISPC_VID_CONV_COEF0;
  608. int at1_reg = DISPC_VID1_BASE + DISPC_VID_ATTRIBUTES;
  609. int at2_reg = DISPC_VID2_BASE + DISPC_VID_ATTRIBUTES;
  610. const struct color_conv_coef {
  611. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  612. int full_range;
  613. } ctbl_bt601_5 = {
  614. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  615. };
  616. const struct color_conv_coef *ct;
  617. #define CVAL(x, y) (((x & 2047) << 16) | (y & 2047))
  618. ct = &ctbl_bt601_5;
  619. MOD_REG_FLD(cf1_reg, mask, CVAL(ct->rcr, ct->ry));
  620. MOD_REG_FLD(cf1_reg + 4, mask, CVAL(ct->gy, ct->rcb));
  621. MOD_REG_FLD(cf1_reg + 8, mask, CVAL(ct->gcb, ct->gcr));
  622. MOD_REG_FLD(cf1_reg + 12, mask, CVAL(ct->bcr, ct->by));
  623. MOD_REG_FLD(cf1_reg + 16, mask, CVAL(0, ct->bcb));
  624. MOD_REG_FLD(cf2_reg, mask, CVAL(ct->rcr, ct->ry));
  625. MOD_REG_FLD(cf2_reg + 4, mask, CVAL(ct->gy, ct->rcb));
  626. MOD_REG_FLD(cf2_reg + 8, mask, CVAL(ct->gcb, ct->gcr));
  627. MOD_REG_FLD(cf2_reg + 12, mask, CVAL(ct->bcr, ct->by));
  628. MOD_REG_FLD(cf2_reg + 16, mask, CVAL(0, ct->bcb));
  629. #undef CVAL
  630. MOD_REG_FLD(at1_reg, (1 << 11), ct->full_range);
  631. MOD_REG_FLD(at2_reg, (1 << 11), ct->full_range);
  632. }
  633. static void calc_ck_div(int is_tft, int pck, int *lck_div, int *pck_div)
  634. {
  635. unsigned long fck, lck;
  636. *lck_div = 1;
  637. pck = max(1, pck);
  638. fck = clk_get_rate(dispc.dss1_fck);
  639. lck = fck;
  640. *pck_div = (lck + pck - 1) / pck;
  641. if (is_tft)
  642. *pck_div = max(2, *pck_div);
  643. else
  644. *pck_div = max(3, *pck_div);
  645. if (*pck_div > 255) {
  646. *pck_div = 255;
  647. lck = pck * *pck_div;
  648. *lck_div = fck / lck;
  649. BUG_ON(*lck_div < 1);
  650. if (*lck_div > 255) {
  651. *lck_div = 255;
  652. dev_warn(dispc.fbdev->dev, "pixclock %d kHz too low.\n",
  653. pck / 1000);
  654. }
  655. }
  656. }
  657. static void set_lcd_tft_mode(int enable)
  658. {
  659. u32 mask;
  660. mask = 1 << 3;
  661. MOD_REG_FLD(DISPC_CONTROL, mask, enable ? mask : 0);
  662. }
  663. static void set_lcd_timings(void)
  664. {
  665. u32 l;
  666. int lck_div, pck_div;
  667. struct lcd_panel *panel = dispc.fbdev->panel;
  668. int is_tft = panel->config & OMAP_LCDC_PANEL_TFT;
  669. unsigned long fck;
  670. l = dispc_read_reg(DISPC_TIMING_H);
  671. l &= ~(FLD_MASK(0, 6) | FLD_MASK(8, 8) | FLD_MASK(20, 8));
  672. l |= ( max(1, (min(64, panel->hsw))) - 1 ) << 0;
  673. l |= ( max(1, (min(256, panel->hfp))) - 1 ) << 8;
  674. l |= ( max(1, (min(256, panel->hbp))) - 1 ) << 20;
  675. dispc_write_reg(DISPC_TIMING_H, l);
  676. l = dispc_read_reg(DISPC_TIMING_V);
  677. l &= ~(FLD_MASK(0, 6) | FLD_MASK(8, 8) | FLD_MASK(20, 8));
  678. l |= ( max(1, (min(64, panel->vsw))) - 1 ) << 0;
  679. l |= ( max(0, (min(255, panel->vfp))) - 0 ) << 8;
  680. l |= ( max(0, (min(255, panel->vbp))) - 0 ) << 20;
  681. dispc_write_reg(DISPC_TIMING_V, l);
  682. l = dispc_read_reg(DISPC_POL_FREQ);
  683. l &= ~FLD_MASK(12, 6);
  684. l |= (panel->config & OMAP_LCDC_SIGNAL_MASK) << 12;
  685. l |= panel->acb & 0xff;
  686. dispc_write_reg(DISPC_POL_FREQ, l);
  687. calc_ck_div(is_tft, panel->pixel_clock * 1000, &lck_div, &pck_div);
  688. l = dispc_read_reg(DISPC_DIVISOR);
  689. l &= ~(FLD_MASK(16, 8) | FLD_MASK(0, 8));
  690. l |= (lck_div << 16) | (pck_div << 0);
  691. dispc_write_reg(DISPC_DIVISOR, l);
  692. /* update panel info with the exact clock */
  693. fck = clk_get_rate(dispc.dss1_fck);
  694. panel->pixel_clock = fck / lck_div / pck_div / 1000;
  695. }
  696. int omap_dispc_request_irq(void (*callback)(void *data), void *data)
  697. {
  698. int r = 0;
  699. BUG_ON(callback == NULL);
  700. if (dispc.irq_callback)
  701. r = -EBUSY;
  702. else {
  703. dispc.irq_callback = callback;
  704. dispc.irq_callback_data = data;
  705. }
  706. return r;
  707. }
  708. EXPORT_SYMBOL(omap_dispc_request_irq);
  709. void omap_dispc_enable_irqs(int irq_mask)
  710. {
  711. enable_lcd_clocks(1);
  712. dispc.enabled_irqs = irq_mask;
  713. irq_mask |= DISPC_IRQ_MASK_ERROR;
  714. MOD_REG_FLD(DISPC_IRQENABLE, 0x7fff, irq_mask);
  715. enable_lcd_clocks(0);
  716. }
  717. EXPORT_SYMBOL(omap_dispc_enable_irqs);
  718. void omap_dispc_disable_irqs(int irq_mask)
  719. {
  720. enable_lcd_clocks(1);
  721. dispc.enabled_irqs &= ~irq_mask;
  722. irq_mask &= ~DISPC_IRQ_MASK_ERROR;
  723. MOD_REG_FLD(DISPC_IRQENABLE, 0x7fff, irq_mask);
  724. enable_lcd_clocks(0);
  725. }
  726. EXPORT_SYMBOL(omap_dispc_disable_irqs);
  727. void omap_dispc_free_irq(void)
  728. {
  729. enable_lcd_clocks(1);
  730. omap_dispc_disable_irqs(DISPC_IRQ_MASK_ALL);
  731. dispc.irq_callback = NULL;
  732. dispc.irq_callback_data = NULL;
  733. enable_lcd_clocks(0);
  734. }
  735. EXPORT_SYMBOL(omap_dispc_free_irq);
  736. static irqreturn_t omap_dispc_irq_handler(int irq, void *dev)
  737. {
  738. u32 stat = dispc_read_reg(DISPC_IRQSTATUS);
  739. if (stat & DISPC_IRQ_FRAMEMASK)
  740. complete(&dispc.frame_done);
  741. if (stat & DISPC_IRQ_MASK_ERROR) {
  742. if (printk_ratelimit()) {
  743. dev_err(dispc.fbdev->dev, "irq error status %04x\n",
  744. stat & 0x7fff);
  745. }
  746. }
  747. if ((stat & dispc.enabled_irqs) && dispc.irq_callback)
  748. dispc.irq_callback(dispc.irq_callback_data);
  749. dispc_write_reg(DISPC_IRQSTATUS, stat);
  750. return IRQ_HANDLED;
  751. }
  752. static int get_dss_clocks(void)
  753. {
  754. if (IS_ERR((dispc.dss_ick = clk_get(dispc.fbdev->dev, "dss_ick")))) {
  755. dev_err(dispc.fbdev->dev, "can't get dss_ick\n");
  756. return PTR_ERR(dispc.dss_ick);
  757. }
  758. if (IS_ERR((dispc.dss1_fck = clk_get(dispc.fbdev->dev, "dss1_fck")))) {
  759. dev_err(dispc.fbdev->dev, "can't get dss1_fck\n");
  760. clk_put(dispc.dss_ick);
  761. return PTR_ERR(dispc.dss1_fck);
  762. }
  763. if (IS_ERR((dispc.dss_54m_fck =
  764. clk_get(dispc.fbdev->dev, "dss_54m_fck")))) {
  765. dev_err(dispc.fbdev->dev, "can't get dss_54m_fck\n");
  766. clk_put(dispc.dss_ick);
  767. clk_put(dispc.dss1_fck);
  768. return PTR_ERR(dispc.dss_54m_fck);
  769. }
  770. return 0;
  771. }
  772. static void put_dss_clocks(void)
  773. {
  774. clk_put(dispc.dss_54m_fck);
  775. clk_put(dispc.dss1_fck);
  776. clk_put(dispc.dss_ick);
  777. }
  778. static void enable_lcd_clocks(int enable)
  779. {
  780. if (enable)
  781. clk_enable(dispc.dss1_fck);
  782. else
  783. clk_disable(dispc.dss1_fck);
  784. }
  785. static void enable_interface_clocks(int enable)
  786. {
  787. if (enable)
  788. clk_enable(dispc.dss_ick);
  789. else
  790. clk_disable(dispc.dss_ick);
  791. }
  792. static void enable_digit_clocks(int enable)
  793. {
  794. if (enable)
  795. clk_enable(dispc.dss_54m_fck);
  796. else
  797. clk_disable(dispc.dss_54m_fck);
  798. }
  799. static void omap_dispc_suspend(void)
  800. {
  801. if (dispc.update_mode == OMAPFB_AUTO_UPDATE) {
  802. init_completion(&dispc.frame_done);
  803. omap_dispc_enable_lcd_out(0);
  804. if (!wait_for_completion_timeout(&dispc.frame_done,
  805. msecs_to_jiffies(500))) {
  806. dev_err(dispc.fbdev->dev,
  807. "timeout waiting for FRAME DONE\n");
  808. }
  809. enable_lcd_clocks(0);
  810. }
  811. }
  812. static void omap_dispc_resume(void)
  813. {
  814. if (dispc.update_mode == OMAPFB_AUTO_UPDATE) {
  815. enable_lcd_clocks(1);
  816. if (!dispc.ext_mode) {
  817. set_lcd_timings();
  818. load_palette();
  819. }
  820. omap_dispc_enable_lcd_out(1);
  821. }
  822. }
  823. static int omap_dispc_update_window(struct fb_info *fbi,
  824. struct omapfb_update_window *win,
  825. void (*complete_callback)(void *arg),
  826. void *complete_callback_data)
  827. {
  828. return dispc.update_mode == OMAPFB_UPDATE_DISABLED ? -ENODEV : 0;
  829. }
  830. static int mmap_kern(struct omapfb_mem_region *region)
  831. {
  832. struct vm_struct *kvma;
  833. struct vm_area_struct vma;
  834. pgprot_t pgprot;
  835. unsigned long vaddr;
  836. kvma = get_vm_area(region->size, VM_IOREMAP);
  837. if (kvma == NULL) {
  838. dev_err(dispc.fbdev->dev, "can't get kernel vm area\n");
  839. return -ENOMEM;
  840. }
  841. vma.vm_mm = &init_mm;
  842. vaddr = (unsigned long)kvma->addr;
  843. pgprot = pgprot_writecombine(pgprot_kernel);
  844. vma.vm_start = vaddr;
  845. vma.vm_end = vaddr + region->size;
  846. if (io_remap_pfn_range(&vma, vaddr, region->paddr >> PAGE_SHIFT,
  847. region->size, pgprot) < 0) {
  848. dev_err(dispc.fbdev->dev, "kernel mmap for FBMEM failed\n");
  849. return -EAGAIN;
  850. }
  851. region->vaddr = (void *)vaddr;
  852. return 0;
  853. }
  854. static void mmap_user_open(struct vm_area_struct *vma)
  855. {
  856. int plane = (int)vma->vm_private_data;
  857. atomic_inc(&dispc.map_count[plane]);
  858. }
  859. static void mmap_user_close(struct vm_area_struct *vma)
  860. {
  861. int plane = (int)vma->vm_private_data;
  862. atomic_dec(&dispc.map_count[plane]);
  863. }
  864. static struct vm_operations_struct mmap_user_ops = {
  865. .open = mmap_user_open,
  866. .close = mmap_user_close,
  867. };
  868. static int omap_dispc_mmap_user(struct fb_info *info,
  869. struct vm_area_struct *vma)
  870. {
  871. struct omapfb_plane_struct *plane = info->par;
  872. unsigned long off;
  873. unsigned long start;
  874. u32 len;
  875. if (vma->vm_end - vma->vm_start == 0)
  876. return 0;
  877. if (vma->vm_pgoff > (~0UL >> PAGE_SHIFT))
  878. return -EINVAL;
  879. off = vma->vm_pgoff << PAGE_SHIFT;
  880. start = info->fix.smem_start;
  881. len = info->fix.smem_len;
  882. if (off >= len)
  883. return -EINVAL;
  884. if ((vma->vm_end - vma->vm_start + off) > len)
  885. return -EINVAL;
  886. off += start;
  887. vma->vm_pgoff = off >> PAGE_SHIFT;
  888. vma->vm_flags |= VM_IO | VM_RESERVED;
  889. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  890. vma->vm_ops = &mmap_user_ops;
  891. vma->vm_private_data = (void *)plane->idx;
  892. if (io_remap_pfn_range(vma, vma->vm_start, off >> PAGE_SHIFT,
  893. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  894. return -EAGAIN;
  895. /* vm_ops.open won't be called for mmap itself. */
  896. atomic_inc(&dispc.map_count[plane->idx]);
  897. return 0;
  898. }
  899. static void unmap_kern(struct omapfb_mem_region *region)
  900. {
  901. vunmap(region->vaddr);
  902. }
  903. static int alloc_palette_ram(void)
  904. {
  905. dispc.palette_vaddr = dma_alloc_writecombine(dispc.fbdev->dev,
  906. MAX_PALETTE_SIZE, &dispc.palette_paddr, GFP_KERNEL);
  907. if (dispc.palette_vaddr == NULL) {
  908. dev_err(dispc.fbdev->dev, "failed to alloc palette memory\n");
  909. return -ENOMEM;
  910. }
  911. return 0;
  912. }
  913. static void free_palette_ram(void)
  914. {
  915. dma_free_writecombine(dispc.fbdev->dev, MAX_PALETTE_SIZE,
  916. dispc.palette_vaddr, dispc.palette_paddr);
  917. }
  918. static int alloc_fbmem(struct omapfb_mem_region *region)
  919. {
  920. region->vaddr = dma_alloc_writecombine(dispc.fbdev->dev,
  921. region->size, &region->paddr, GFP_KERNEL);
  922. if (region->vaddr == NULL) {
  923. dev_err(dispc.fbdev->dev, "unable to allocate FB DMA memory\n");
  924. return -ENOMEM;
  925. }
  926. return 0;
  927. }
  928. static void free_fbmem(struct omapfb_mem_region *region)
  929. {
  930. dma_free_writecombine(dispc.fbdev->dev, region->size,
  931. region->vaddr, region->paddr);
  932. }
  933. static struct resmap *init_resmap(unsigned long start, size_t size)
  934. {
  935. unsigned page_cnt;
  936. struct resmap *res_map;
  937. page_cnt = PAGE_ALIGN(size) / PAGE_SIZE;
  938. res_map =
  939. kzalloc(sizeof(struct resmap) + RESMAP_SIZE(page_cnt), GFP_KERNEL);
  940. if (res_map == NULL)
  941. return NULL;
  942. res_map->start = start;
  943. res_map->page_cnt = page_cnt;
  944. res_map->map = (unsigned long *)(res_map + 1);
  945. return res_map;
  946. }
  947. static void cleanup_resmap(struct resmap *res_map)
  948. {
  949. kfree(res_map);
  950. }
  951. static inline int resmap_mem_type(unsigned long start)
  952. {
  953. if (start >= OMAP2_SRAM_START &&
  954. start < OMAP2_SRAM_START + OMAP2_SRAM_SIZE)
  955. return OMAPFB_MEMTYPE_SRAM;
  956. else
  957. return OMAPFB_MEMTYPE_SDRAM;
  958. }
  959. static inline int resmap_page_reserved(struct resmap *res_map, unsigned page_nr)
  960. {
  961. return *RESMAP_PTR(res_map, page_nr) & RESMAP_MASK(page_nr) ? 1 : 0;
  962. }
  963. static inline void resmap_reserve_page(struct resmap *res_map, unsigned page_nr)
  964. {
  965. BUG_ON(resmap_page_reserved(res_map, page_nr));
  966. *RESMAP_PTR(res_map, page_nr) |= RESMAP_MASK(page_nr);
  967. }
  968. static inline void resmap_free_page(struct resmap *res_map, unsigned page_nr)
  969. {
  970. BUG_ON(!resmap_page_reserved(res_map, page_nr));
  971. *RESMAP_PTR(res_map, page_nr) &= ~RESMAP_MASK(page_nr);
  972. }
  973. static void resmap_reserve_region(unsigned long start, size_t size)
  974. {
  975. struct resmap *res_map;
  976. unsigned start_page;
  977. unsigned end_page;
  978. int mtype;
  979. unsigned i;
  980. mtype = resmap_mem_type(start);
  981. res_map = dispc.res_map[mtype];
  982. dev_dbg(dispc.fbdev->dev, "reserve mem type %d start %08lx size %d\n",
  983. mtype, start, size);
  984. start_page = (start - res_map->start) / PAGE_SIZE;
  985. end_page = start_page + PAGE_ALIGN(size) / PAGE_SIZE;
  986. for (i = start_page; i < end_page; i++)
  987. resmap_reserve_page(res_map, i);
  988. }
  989. static void resmap_free_region(unsigned long start, size_t size)
  990. {
  991. struct resmap *res_map;
  992. unsigned start_page;
  993. unsigned end_page;
  994. unsigned i;
  995. int mtype;
  996. mtype = resmap_mem_type(start);
  997. res_map = dispc.res_map[mtype];
  998. dev_dbg(dispc.fbdev->dev, "free mem type %d start %08lx size %d\n",
  999. mtype, start, size);
  1000. start_page = (start - res_map->start) / PAGE_SIZE;
  1001. end_page = start_page + PAGE_ALIGN(size) / PAGE_SIZE;
  1002. for (i = start_page; i < end_page; i++)
  1003. resmap_free_page(res_map, i);
  1004. }
  1005. static unsigned long resmap_alloc_region(int mtype, size_t size)
  1006. {
  1007. unsigned i;
  1008. unsigned total;
  1009. unsigned start_page;
  1010. unsigned long start;
  1011. struct resmap *res_map = dispc.res_map[mtype];
  1012. BUG_ON(mtype >= DISPC_MEMTYPE_NUM || res_map == NULL || !size);
  1013. size = PAGE_ALIGN(size) / PAGE_SIZE;
  1014. start_page = 0;
  1015. total = 0;
  1016. for (i = 0; i < res_map->page_cnt; i++) {
  1017. if (resmap_page_reserved(res_map, i)) {
  1018. start_page = i + 1;
  1019. total = 0;
  1020. } else if (++total == size)
  1021. break;
  1022. }
  1023. if (total < size)
  1024. return 0;
  1025. start = res_map->start + start_page * PAGE_SIZE;
  1026. resmap_reserve_region(start, size * PAGE_SIZE);
  1027. return start;
  1028. }
  1029. /* Note that this will only work for user mappings, we don't deal with
  1030. * kernel mappings here, so fbcon will keep using the old region.
  1031. */
  1032. static int omap_dispc_setup_mem(int plane, size_t size, int mem_type,
  1033. unsigned long *paddr)
  1034. {
  1035. struct omapfb_mem_region *rg;
  1036. unsigned long new_addr = 0;
  1037. if ((unsigned)plane > dispc.mem_desc.region_cnt)
  1038. return -EINVAL;
  1039. if (mem_type >= DISPC_MEMTYPE_NUM)
  1040. return -EINVAL;
  1041. if (dispc.res_map[mem_type] == NULL)
  1042. return -ENOMEM;
  1043. rg = &dispc.mem_desc.region[plane];
  1044. if (size == rg->size && mem_type == rg->type)
  1045. return 0;
  1046. if (atomic_read(&dispc.map_count[plane]))
  1047. return -EBUSY;
  1048. if (rg->size != 0)
  1049. resmap_free_region(rg->paddr, rg->size);
  1050. if (size != 0) {
  1051. new_addr = resmap_alloc_region(mem_type, size);
  1052. if (!new_addr) {
  1053. /* Reallocate old region. */
  1054. resmap_reserve_region(rg->paddr, rg->size);
  1055. return -ENOMEM;
  1056. }
  1057. }
  1058. rg->paddr = new_addr;
  1059. rg->size = size;
  1060. rg->type = mem_type;
  1061. *paddr = new_addr;
  1062. return 0;
  1063. }
  1064. static int setup_fbmem(struct omapfb_mem_desc *req_md)
  1065. {
  1066. struct omapfb_mem_region *rg;
  1067. int i;
  1068. int r;
  1069. unsigned long mem_start[DISPC_MEMTYPE_NUM];
  1070. unsigned long mem_end[DISPC_MEMTYPE_NUM];
  1071. if (!req_md->region_cnt) {
  1072. dev_err(dispc.fbdev->dev, "no memory regions defined\n");
  1073. return -ENOENT;
  1074. }
  1075. rg = &req_md->region[0];
  1076. memset(mem_start, 0xff, sizeof(mem_start));
  1077. memset(mem_end, 0, sizeof(mem_end));
  1078. for (i = 0; i < req_md->region_cnt; i++, rg++) {
  1079. int mtype;
  1080. if (rg->paddr) {
  1081. rg->alloc = 0;
  1082. if (rg->vaddr == NULL) {
  1083. rg->map = 1;
  1084. if ((r = mmap_kern(rg)) < 0)
  1085. return r;
  1086. }
  1087. } else {
  1088. if (rg->type != OMAPFB_MEMTYPE_SDRAM) {
  1089. dev_err(dispc.fbdev->dev,
  1090. "unsupported memory type\n");
  1091. return -EINVAL;
  1092. }
  1093. rg->alloc = rg->map = 1;
  1094. if ((r = alloc_fbmem(rg)) < 0)
  1095. return r;
  1096. }
  1097. mtype = rg->type;
  1098. if (rg->paddr < mem_start[mtype])
  1099. mem_start[mtype] = rg->paddr;
  1100. if (rg->paddr + rg->size > mem_end[mtype])
  1101. mem_end[mtype] = rg->paddr + rg->size;
  1102. }
  1103. for (i = 0; i < DISPC_MEMTYPE_NUM; i++) {
  1104. unsigned long start;
  1105. size_t size;
  1106. if (mem_end[i] == 0)
  1107. continue;
  1108. start = mem_start[i];
  1109. size = mem_end[i] - start;
  1110. dispc.res_map[i] = init_resmap(start, size);
  1111. r = -ENOMEM;
  1112. if (dispc.res_map[i] == NULL)
  1113. goto fail;
  1114. /* Initial state is that everything is reserved. This
  1115. * includes possible holes as well, which will never be
  1116. * freed.
  1117. */
  1118. resmap_reserve_region(start, size);
  1119. }
  1120. dispc.mem_desc = *req_md;
  1121. return 0;
  1122. fail:
  1123. for (i = 0; i < DISPC_MEMTYPE_NUM; i++) {
  1124. if (dispc.res_map[i] != NULL)
  1125. cleanup_resmap(dispc.res_map[i]);
  1126. }
  1127. return r;
  1128. }
  1129. static void cleanup_fbmem(void)
  1130. {
  1131. struct omapfb_mem_region *rg;
  1132. int i;
  1133. for (i = 0; i < DISPC_MEMTYPE_NUM; i++) {
  1134. if (dispc.res_map[i] != NULL)
  1135. cleanup_resmap(dispc.res_map[i]);
  1136. }
  1137. rg = &dispc.mem_desc.region[0];
  1138. for (i = 0; i < dispc.mem_desc.region_cnt; i++, rg++) {
  1139. if (rg->alloc)
  1140. free_fbmem(rg);
  1141. else {
  1142. if (rg->map)
  1143. unmap_kern(rg);
  1144. }
  1145. }
  1146. }
  1147. static int omap_dispc_init(struct omapfb_device *fbdev, int ext_mode,
  1148. struct omapfb_mem_desc *req_vram)
  1149. {
  1150. int r;
  1151. u32 l;
  1152. struct lcd_panel *panel = fbdev->panel;
  1153. int tmo = 10000;
  1154. int skip_init = 0;
  1155. int i;
  1156. memset(&dispc, 0, sizeof(dispc));
  1157. dispc.base = io_p2v(DISPC_BASE);
  1158. dispc.fbdev = fbdev;
  1159. dispc.ext_mode = ext_mode;
  1160. init_completion(&dispc.frame_done);
  1161. if ((r = get_dss_clocks()) < 0)
  1162. return r;
  1163. enable_interface_clocks(1);
  1164. enable_lcd_clocks(1);
  1165. #ifdef CONFIG_FB_OMAP_BOOTLOADER_INIT
  1166. l = dispc_read_reg(DISPC_CONTROL);
  1167. /* LCD enabled ? */
  1168. if (l & 1) {
  1169. pr_info("omapfb: skipping hardware initialization\n");
  1170. skip_init = 1;
  1171. }
  1172. #endif
  1173. if (!skip_init) {
  1174. /* Reset monitoring works only w/ the 54M clk */
  1175. enable_digit_clocks(1);
  1176. /* Soft reset */
  1177. MOD_REG_FLD(DISPC_SYSCONFIG, 1 << 1, 1 << 1);
  1178. while (!(dispc_read_reg(DISPC_SYSSTATUS) & 1)) {
  1179. if (!--tmo) {
  1180. dev_err(dispc.fbdev->dev, "soft reset failed\n");
  1181. r = -ENODEV;
  1182. enable_digit_clocks(0);
  1183. goto fail1;
  1184. }
  1185. }
  1186. enable_digit_clocks(0);
  1187. }
  1188. /* Enable smart idle and autoidle */
  1189. l = dispc_read_reg(DISPC_CONTROL);
  1190. l &= ~((3 << 12) | (3 << 3));
  1191. l |= (2 << 12) | (2 << 3) | (1 << 0);
  1192. dispc_write_reg(DISPC_SYSCONFIG, l);
  1193. omap_writel(1 << 0, DSS_BASE + DSS_SYSCONFIG);
  1194. /* Set functional clock autogating */
  1195. l = dispc_read_reg(DISPC_CONFIG);
  1196. l |= 1 << 9;
  1197. dispc_write_reg(DISPC_CONFIG, l);
  1198. l = dispc_read_reg(DISPC_IRQSTATUS);
  1199. dispc_write_reg(l, DISPC_IRQSTATUS);
  1200. /* Enable those that we handle always */
  1201. omap_dispc_enable_irqs(DISPC_IRQ_FRAMEMASK);
  1202. if ((r = request_irq(INT_24XX_DSS_IRQ, omap_dispc_irq_handler,
  1203. 0, MODULE_NAME, fbdev)) < 0) {
  1204. dev_err(dispc.fbdev->dev, "can't get DSS IRQ\n");
  1205. goto fail1;
  1206. }
  1207. /* L3 firewall setting: enable access to OCM RAM */
  1208. __raw_writel(0x402000b0, io_p2v(0x680050a0));
  1209. if ((r = alloc_palette_ram()) < 0)
  1210. goto fail2;
  1211. if ((r = setup_fbmem(req_vram)) < 0)
  1212. goto fail3;
  1213. if (!skip_init) {
  1214. for (i = 0; i < dispc.mem_desc.region_cnt; i++) {
  1215. memset(dispc.mem_desc.region[i].vaddr, 0,
  1216. dispc.mem_desc.region[i].size);
  1217. }
  1218. /* Set logic clock to fck, pixel clock to fck/2 for now */
  1219. MOD_REG_FLD(DISPC_DIVISOR, FLD_MASK(16, 8), 1 << 16);
  1220. MOD_REG_FLD(DISPC_DIVISOR, FLD_MASK(0, 8), 2 << 0);
  1221. setup_plane_fifo(0, ext_mode);
  1222. setup_plane_fifo(1, ext_mode);
  1223. setup_plane_fifo(2, ext_mode);
  1224. setup_color_conv_coef();
  1225. set_lcd_tft_mode(panel->config & OMAP_LCDC_PANEL_TFT);
  1226. set_load_mode(DISPC_LOAD_FRAME_ONLY);
  1227. if (!ext_mode) {
  1228. set_lcd_data_lines(panel->data_lines);
  1229. omap_dispc_set_lcd_size(panel->x_res, panel->y_res);
  1230. set_lcd_timings();
  1231. } else
  1232. set_lcd_data_lines(panel->bpp);
  1233. enable_rfbi_mode(ext_mode);
  1234. }
  1235. l = dispc_read_reg(DISPC_REVISION);
  1236. pr_info("omapfb: DISPC version %d.%d initialized\n",
  1237. l >> 4 & 0x0f, l & 0x0f);
  1238. enable_lcd_clocks(0);
  1239. return 0;
  1240. fail3:
  1241. free_palette_ram();
  1242. fail2:
  1243. free_irq(INT_24XX_DSS_IRQ, fbdev);
  1244. fail1:
  1245. enable_lcd_clocks(0);
  1246. enable_interface_clocks(0);
  1247. put_dss_clocks();
  1248. return r;
  1249. }
  1250. static void omap_dispc_cleanup(void)
  1251. {
  1252. int i;
  1253. omap_dispc_set_update_mode(OMAPFB_UPDATE_DISABLED);
  1254. /* This will also disable clocks that are on */
  1255. for (i = 0; i < dispc.mem_desc.region_cnt; i++)
  1256. omap_dispc_enable_plane(i, 0);
  1257. cleanup_fbmem();
  1258. free_palette_ram();
  1259. free_irq(INT_24XX_DSS_IRQ, dispc.fbdev);
  1260. enable_interface_clocks(0);
  1261. put_dss_clocks();
  1262. }
  1263. const struct lcd_ctrl omap2_int_ctrl = {
  1264. .name = "internal",
  1265. .init = omap_dispc_init,
  1266. .cleanup = omap_dispc_cleanup,
  1267. .get_caps = omap_dispc_get_caps,
  1268. .set_update_mode = omap_dispc_set_update_mode,
  1269. .get_update_mode = omap_dispc_get_update_mode,
  1270. .update_window = omap_dispc_update_window,
  1271. .suspend = omap_dispc_suspend,
  1272. .resume = omap_dispc_resume,
  1273. .setup_plane = omap_dispc_setup_plane,
  1274. .setup_mem = omap_dispc_setup_mem,
  1275. .set_scale = omap_dispc_set_scale,
  1276. .enable_plane = omap_dispc_enable_plane,
  1277. .set_color_key = omap_dispc_set_color_key,
  1278. .get_color_key = omap_dispc_get_color_key,
  1279. .mmap = omap_dispc_mmap_user,
  1280. };