atmel_usba_udc.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * Driver for the Atmel USBA high speed USB device controller
  3. *
  4. * Copyright (C) 2005-2007 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __LINUX_USB_GADGET_USBA_UDC_H__
  11. #define __LINUX_USB_GADGET_USBA_UDC_H__
  12. /* USB register offsets */
  13. #define USBA_CTRL 0x0000
  14. #define USBA_FNUM 0x0004
  15. #define USBA_INT_ENB 0x0010
  16. #define USBA_INT_STA 0x0014
  17. #define USBA_INT_CLR 0x0018
  18. #define USBA_EPT_RST 0x001c
  19. #define USBA_TST 0x00e0
  20. /* USB endpoint register offsets */
  21. #define USBA_EPT_CFG 0x0000
  22. #define USBA_EPT_CTL_ENB 0x0004
  23. #define USBA_EPT_CTL_DIS 0x0008
  24. #define USBA_EPT_CTL 0x000c
  25. #define USBA_EPT_SET_STA 0x0014
  26. #define USBA_EPT_CLR_STA 0x0018
  27. #define USBA_EPT_STA 0x001c
  28. /* USB DMA register offsets */
  29. #define USBA_DMA_NXT_DSC 0x0000
  30. #define USBA_DMA_ADDRESS 0x0004
  31. #define USBA_DMA_CONTROL 0x0008
  32. #define USBA_DMA_STATUS 0x000c
  33. /* Bitfields in CTRL */
  34. #define USBA_DEV_ADDR_OFFSET 0
  35. #define USBA_DEV_ADDR_SIZE 7
  36. #define USBA_FADDR_EN (1 << 7)
  37. #define USBA_EN_USBA (1 << 8)
  38. #define USBA_DETACH (1 << 9)
  39. #define USBA_REMOTE_WAKE_UP (1 << 10)
  40. /* Bitfields in FNUM */
  41. #define USBA_MICRO_FRAME_NUM_OFFSET 0
  42. #define USBA_MICRO_FRAME_NUM_SIZE 3
  43. #define USBA_FRAME_NUMBER_OFFSET 3
  44. #define USBA_FRAME_NUMBER_SIZE 11
  45. #define USBA_FRAME_NUM_ERROR (1 << 31)
  46. /* Bitfields in INT_ENB/INT_STA/INT_CLR */
  47. #define USBA_HIGH_SPEED (1 << 0)
  48. #define USBA_DET_SUSPEND (1 << 1)
  49. #define USBA_MICRO_SOF (1 << 2)
  50. #define USBA_SOF (1 << 3)
  51. #define USBA_END_OF_RESET (1 << 4)
  52. #define USBA_WAKE_UP (1 << 5)
  53. #define USBA_END_OF_RESUME (1 << 6)
  54. #define USBA_UPSTREAM_RESUME (1 << 7)
  55. #define USBA_EPT_INT_OFFSET 8
  56. #define USBA_EPT_INT_SIZE 16
  57. #define USBA_DMA_INT_OFFSET 24
  58. #define USBA_DMA_INT_SIZE 8
  59. /* Bitfields in EPT_RST */
  60. #define USBA_RST_OFFSET 0
  61. #define USBA_RST_SIZE 16
  62. /* Bitfields in USBA_TST */
  63. #define USBA_SPEED_CFG_OFFSET 0
  64. #define USBA_SPEED_CFG_SIZE 2
  65. #define USBA_TST_J_MODE (1 << 2)
  66. #define USBA_TST_K_MODE (1 << 3)
  67. #define USBA_TST_PKT_MODE (1 << 4)
  68. #define USBA_OPMODE2 (1 << 5)
  69. /* Bitfields in EPT_CFG */
  70. #define USBA_EPT_SIZE_OFFSET 0
  71. #define USBA_EPT_SIZE_SIZE 3
  72. #define USBA_EPT_DIR_IN (1 << 3)
  73. #define USBA_EPT_TYPE_OFFSET 4
  74. #define USBA_EPT_TYPE_SIZE 2
  75. #define USBA_BK_NUMBER_OFFSET 6
  76. #define USBA_BK_NUMBER_SIZE 2
  77. #define USBA_NB_TRANS_OFFSET 8
  78. #define USBA_NB_TRANS_SIZE 2
  79. #define USBA_EPT_MAPPED (1 << 31)
  80. /* Bitfields in EPT_CTL/EPT_CTL_ENB/EPT_CTL_DIS */
  81. #define USBA_EPT_ENABLE (1 << 0)
  82. #define USBA_AUTO_VALID (1 << 1)
  83. #define USBA_INTDIS_DMA (1 << 3)
  84. #define USBA_NYET_DIS (1 << 4)
  85. #define USBA_DATAX_RX (1 << 6)
  86. #define USBA_MDATA_RX (1 << 7)
  87. /* Bits 8-15 and 31 enable interrupts for respective bits in EPT_STA */
  88. #define USBA_BUSY_BANK_IE (1 << 18)
  89. /* Bitfields in EPT_SET_STA/EPT_CLR_STA/EPT_STA */
  90. #define USBA_FORCE_STALL (1 << 5)
  91. #define USBA_TOGGLE_CLR (1 << 6)
  92. #define USBA_TOGGLE_SEQ_OFFSET 6
  93. #define USBA_TOGGLE_SEQ_SIZE 2
  94. #define USBA_ERR_OVFLW (1 << 8)
  95. #define USBA_RX_BK_RDY (1 << 9)
  96. #define USBA_KILL_BANK (1 << 9)
  97. #define USBA_TX_COMPLETE (1 << 10)
  98. #define USBA_TX_PK_RDY (1 << 11)
  99. #define USBA_ISO_ERR_TRANS (1 << 11)
  100. #define USBA_RX_SETUP (1 << 12)
  101. #define USBA_ISO_ERR_FLOW (1 << 12)
  102. #define USBA_STALL_SENT (1 << 13)
  103. #define USBA_ISO_ERR_CRC (1 << 13)
  104. #define USBA_ISO_ERR_NBTRANS (1 << 13)
  105. #define USBA_NAK_IN (1 << 14)
  106. #define USBA_ISO_ERR_FLUSH (1 << 14)
  107. #define USBA_NAK_OUT (1 << 15)
  108. #define USBA_CURRENT_BANK_OFFSET 16
  109. #define USBA_CURRENT_BANK_SIZE 2
  110. #define USBA_BUSY_BANKS_OFFSET 18
  111. #define USBA_BUSY_BANKS_SIZE 2
  112. #define USBA_BYTE_COUNT_OFFSET 20
  113. #define USBA_BYTE_COUNT_SIZE 11
  114. #define USBA_SHORT_PACKET (1 << 31)
  115. /* Bitfields in DMA_CONTROL */
  116. #define USBA_DMA_CH_EN (1 << 0)
  117. #define USBA_DMA_LINK (1 << 1)
  118. #define USBA_DMA_END_TR_EN (1 << 2)
  119. #define USBA_DMA_END_BUF_EN (1 << 3)
  120. #define USBA_DMA_END_TR_IE (1 << 4)
  121. #define USBA_DMA_END_BUF_IE (1 << 5)
  122. #define USBA_DMA_DESC_LOAD_IE (1 << 6)
  123. #define USBA_DMA_BURST_LOCK (1 << 7)
  124. #define USBA_DMA_BUF_LEN_OFFSET 16
  125. #define USBA_DMA_BUF_LEN_SIZE 16
  126. /* Bitfields in DMA_STATUS */
  127. #define USBA_DMA_CH_ACTIVE (1 << 1)
  128. #define USBA_DMA_END_TR_ST (1 << 4)
  129. #define USBA_DMA_END_BUF_ST (1 << 5)
  130. #define USBA_DMA_DESC_LOAD_ST (1 << 6)
  131. /* Constants for SPEED_CFG */
  132. #define USBA_SPEED_CFG_NORMAL 0
  133. #define USBA_SPEED_CFG_FORCE_HIGH 2
  134. #define USBA_SPEED_CFG_FORCE_FULL 3
  135. /* Constants for EPT_SIZE */
  136. #define USBA_EPT_SIZE_8 0
  137. #define USBA_EPT_SIZE_16 1
  138. #define USBA_EPT_SIZE_32 2
  139. #define USBA_EPT_SIZE_64 3
  140. #define USBA_EPT_SIZE_128 4
  141. #define USBA_EPT_SIZE_256 5
  142. #define USBA_EPT_SIZE_512 6
  143. #define USBA_EPT_SIZE_1024 7
  144. /* Constants for EPT_TYPE */
  145. #define USBA_EPT_TYPE_CONTROL 0
  146. #define USBA_EPT_TYPE_ISO 1
  147. #define USBA_EPT_TYPE_BULK 2
  148. #define USBA_EPT_TYPE_INT 3
  149. /* Constants for BK_NUMBER */
  150. #define USBA_BK_NUMBER_ZERO 0
  151. #define USBA_BK_NUMBER_ONE 1
  152. #define USBA_BK_NUMBER_DOUBLE 2
  153. #define USBA_BK_NUMBER_TRIPLE 3
  154. /* Bit manipulation macros */
  155. #define USBA_BF(name, value) \
  156. (((value) & ((1 << USBA_##name##_SIZE) - 1)) \
  157. << USBA_##name##_OFFSET)
  158. #define USBA_BFEXT(name, value) \
  159. (((value) >> USBA_##name##_OFFSET) \
  160. & ((1 << USBA_##name##_SIZE) - 1))
  161. #define USBA_BFINS(name, value, old) \
  162. (((old) & ~(((1 << USBA_##name##_SIZE) - 1) \
  163. << USBA_##name##_OFFSET)) \
  164. | USBA_BF(name, value))
  165. /* Register access macros */
  166. #define usba_readl(udc, reg) \
  167. __raw_readl((udc)->regs + USBA_##reg)
  168. #define usba_writel(udc, reg, value) \
  169. __raw_writel((value), (udc)->regs + USBA_##reg)
  170. #define usba_ep_readl(ep, reg) \
  171. __raw_readl((ep)->ep_regs + USBA_EPT_##reg)
  172. #define usba_ep_writel(ep, reg, value) \
  173. __raw_writel((value), (ep)->ep_regs + USBA_EPT_##reg)
  174. #define usba_dma_readl(ep, reg) \
  175. __raw_readl((ep)->dma_regs + USBA_DMA_##reg)
  176. #define usba_dma_writel(ep, reg, value) \
  177. __raw_writel((value), (ep)->dma_regs + USBA_DMA_##reg)
  178. /* Calculate base address for a given endpoint or DMA controller */
  179. #define USBA_EPT_BASE(x) (0x100 + (x) * 0x20)
  180. #define USBA_DMA_BASE(x) (0x300 + (x) * 0x10)
  181. #define USBA_FIFO_BASE(x) ((x) << 16)
  182. /* Synth parameters */
  183. #define USBA_NR_ENDPOINTS 7
  184. #define EP0_FIFO_SIZE 64
  185. #define EP0_EPT_SIZE USBA_EPT_SIZE_64
  186. #define EP0_NR_BANKS 1
  187. /*
  188. * REVISIT: Try to eliminate this value. Can we rely on req->mapped to
  189. * provide this information?
  190. */
  191. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  192. #define FIFO_IOMEM_ID 0
  193. #define CTRL_IOMEM_ID 1
  194. #ifdef DEBUG
  195. #define DBG_ERR 0x0001 /* report all error returns */
  196. #define DBG_HW 0x0002 /* debug hardware initialization */
  197. #define DBG_GADGET 0x0004 /* calls to/from gadget driver */
  198. #define DBG_INT 0x0008 /* interrupts */
  199. #define DBG_BUS 0x0010 /* report changes in bus state */
  200. #define DBG_QUEUE 0x0020 /* debug request queue processing */
  201. #define DBG_FIFO 0x0040 /* debug FIFO contents */
  202. #define DBG_DMA 0x0080 /* debug DMA handling */
  203. #define DBG_REQ 0x0100 /* print out queued request length */
  204. #define DBG_ALL 0xffff
  205. #define DBG_NONE 0x0000
  206. #define DEBUG_LEVEL (DBG_ERR)
  207. #define DBG(level, fmt, ...) \
  208. do { \
  209. if ((level) & DEBUG_LEVEL) \
  210. printk(KERN_DEBUG "udc: " fmt, ## __VA_ARGS__); \
  211. } while (0)
  212. #else
  213. #define DBG(level, fmt...)
  214. #endif
  215. enum usba_ctrl_state {
  216. WAIT_FOR_SETUP,
  217. DATA_STAGE_IN,
  218. DATA_STAGE_OUT,
  219. STATUS_STAGE_IN,
  220. STATUS_STAGE_OUT,
  221. STATUS_STAGE_ADDR,
  222. STATUS_STAGE_TEST,
  223. };
  224. /*
  225. EP_STATE_IDLE,
  226. EP_STATE_SETUP,
  227. EP_STATE_IN_DATA,
  228. EP_STATE_OUT_DATA,
  229. EP_STATE_SET_ADDR_STATUS,
  230. EP_STATE_RX_STATUS,
  231. EP_STATE_TX_STATUS,
  232. EP_STATE_HALT,
  233. */
  234. struct usba_dma_desc {
  235. dma_addr_t next;
  236. dma_addr_t addr;
  237. u32 ctrl;
  238. };
  239. struct usba_ep {
  240. int state;
  241. void __iomem *ep_regs;
  242. void __iomem *dma_regs;
  243. void __iomem *fifo;
  244. struct usb_ep ep;
  245. struct usba_udc *udc;
  246. struct list_head queue;
  247. const struct usb_endpoint_descriptor *desc;
  248. u16 fifo_size;
  249. u8 nr_banks;
  250. u8 index;
  251. unsigned int can_dma:1;
  252. unsigned int can_isoc:1;
  253. unsigned int is_isoc:1;
  254. unsigned int is_in:1;
  255. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  256. u32 last_dma_status;
  257. struct dentry *debugfs_dir;
  258. struct dentry *debugfs_queue;
  259. struct dentry *debugfs_dma_status;
  260. struct dentry *debugfs_state;
  261. #endif
  262. };
  263. struct usba_request {
  264. struct usb_request req;
  265. struct list_head queue;
  266. u32 ctrl;
  267. unsigned int submitted:1;
  268. unsigned int last_transaction:1;
  269. unsigned int using_dma:1;
  270. unsigned int mapped:1;
  271. };
  272. struct usba_udc {
  273. /* Protect hw registers from concurrent modifications */
  274. spinlock_t lock;
  275. void __iomem *regs;
  276. void __iomem *fifo;
  277. struct usb_gadget gadget;
  278. struct usb_gadget_driver *driver;
  279. struct platform_device *pdev;
  280. int irq;
  281. int vbus_pin;
  282. struct clk *pclk;
  283. struct clk *hclk;
  284. u16 devstatus;
  285. u16 test_mode;
  286. int vbus_prev;
  287. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  288. struct dentry *debugfs_root;
  289. struct dentry *debugfs_regs;
  290. #endif
  291. };
  292. static inline struct usba_ep *to_usba_ep(struct usb_ep *ep)
  293. {
  294. return container_of(ep, struct usba_ep, ep);
  295. }
  296. static inline struct usba_request *to_usba_req(struct usb_request *req)
  297. {
  298. return container_of(req, struct usba_request, req);
  299. }
  300. static inline struct usba_udc *to_usba_udc(struct usb_gadget *gadget)
  301. {
  302. return container_of(gadget, struct usba_udc, gadget);
  303. }
  304. #define ep_is_control(ep) ((ep)->index == 0)
  305. #define ep_is_idle(ep) ((ep)->state == EP_STATE_IDLE)
  306. #endif /* __LINUX_USB_GADGET_USBA_UDC_H */