sh-sci.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /* $Id: sh-sci.h,v 1.4 2004/02/19 16:43:56 lethal Exp $
  2. *
  3. * linux/drivers/serial/sh-sci.h
  4. *
  5. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  6. * Copyright (C) 1999, 2000 Niibe Yutaka
  7. * Copyright (C) 2000 Greg Banks
  8. * Copyright (C) 2002, 2003 Paul Mundt
  9. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  10. * Modified to support SH7300(SH-Mobile) SCIF. Takashi Kusuda (Jun 2003).
  11. * Modified to support H8/300 Series Yoshinori Sato (Feb 2004).
  12. * Removed SH7300 support (Jul 2007).
  13. * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Aug 2007).
  14. */
  15. #include <linux/serial_core.h>
  16. #include <asm/io.h>
  17. #include <asm/gpio.h>
  18. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  19. #include <asm/regs306x.h>
  20. #endif
  21. #if defined(CONFIG_H8S2678)
  22. #include <asm/regs267x.h>
  23. #endif
  24. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  25. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  26. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  27. defined(CONFIG_CPU_SUBTYPE_SH7709)
  28. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  29. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  30. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  31. # define SCI_AND_SCIF
  32. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  33. # define SCIF0 0xA4400000
  34. # define SCIF2 0xA4410000
  35. # define SCSMR_Ir 0xA44A0000
  36. # define IRDA_SCIF SCIF0
  37. # define SCPCR 0xA4000116
  38. # define SCPDR 0xA4000136
  39. /* Set the clock source,
  40. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  41. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  42. */
  43. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  44. # define SCIF_ONLY
  45. #elif defined(CONFIG_CPU_SUBTYPE_SH7720)
  46. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  47. # define SCIF_ONLY
  48. #define SCIF_ORER 0x0200 /* overrun error bit */
  49. #elif defined(CONFIG_SH_RTS7751R2D)
  50. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  51. # define SCIF_ORER 0x0001 /* overrun error bit */
  52. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  53. # define SCIF_ONLY
  54. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  55. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  56. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  57. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  58. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  59. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  60. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  61. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  62. # define SCIF_ORER 0x0001 /* overrun error bit */
  63. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  64. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  65. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  66. # define SCI_AND_SCIF
  67. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  68. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  69. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  70. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  71. # define SCIF_ORER 0x0001 /* overrun error bit */
  72. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  73. # define SCIF_ONLY
  74. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  75. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  76. # define SCI_NPORTS 2
  77. # define SCIF_ORER 0x0001 /* overrun error bit */
  78. # define PACR 0xa4050100
  79. # define PBCR 0xa4050102
  80. # define SCSCR_INIT(port) 0x3B
  81. # define SCIF_ONLY
  82. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  83. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  84. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  85. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  86. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  87. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  88. # define SCIF_ONLY
  89. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  90. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  91. # define SCSPTR0 SCPDR0
  92. # define SCIF_ORER 0x0001 /* overrun error bit */
  93. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  94. # define SCIF_ONLY
  95. # define PORT_PSCR 0xA405011E
  96. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  97. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  98. # define SCIF_ORER 0x0001 /* overrun error bit */
  99. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  100. # define SCIF_ONLY
  101. #elif defined(CONFIG_CPU_SUBTYPE_ST40STB1)
  102. # define SCSPTR1 0xffe00020 /* 16 bit SCIF */
  103. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  104. # define SCIF_ORER 0x0001 /* overrun error bit */
  105. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  106. # define SCIF_ONLY
  107. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  108. # include <asm/hardware.h>
  109. # define SCIF_BASE_ADDR 0x01030000
  110. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  111. # define SCIF_PTR2_OFFS 0x0000020
  112. # define SCIF_LSR2_OFFS 0x0000024
  113. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  114. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  115. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,
  116. TE=1,RE=1,REIE=1 */
  117. # define SCIF_ONLY
  118. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  119. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  120. # define SCI_ONLY
  121. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  122. #elif defined(CONFIG_H8S2678)
  123. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  124. # define SCI_ONLY
  125. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  126. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  127. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  128. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  129. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  130. # define SCIF_ORER 0x0001 /* overrun error bit */
  131. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  132. # define SCIF_ONLY
  133. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  134. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  135. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  136. # define SCIF_ORER 0x0001 /* Overrun error bit */
  137. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  138. # define SCIF_ONLY
  139. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  140. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  141. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  142. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  143. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  144. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  145. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  146. # define SCIF_OPER 0x0001 /* Overrun error bit */
  147. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  148. # define SCIF_ONLY
  149. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  150. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  151. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  152. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  153. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  154. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  155. # define SCIF_ONLY
  156. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  157. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  158. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  159. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  160. # define SCIF_ORER 0x0001 /* overrun error bit */
  161. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  162. # define SCIF_ONLY
  163. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  164. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  165. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  166. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  167. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  168. # define SCIF_ORER 0x0001 /* Overrun error bit */
  169. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  170. # define SCIF_ONLY
  171. #else
  172. # error CPU subtype not defined
  173. #endif
  174. /* SCSCR */
  175. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  176. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  177. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  178. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  179. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  180. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  181. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  182. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  183. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  184. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  185. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  186. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  187. defined(CONFIG_CPU_SUBTYPE_SHX3)
  188. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  189. #else
  190. #define SCI_CTRL_FLAGS_REIE 0
  191. #endif
  192. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  193. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  194. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  195. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  196. /* SCxSR SCI */
  197. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  198. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  199. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  200. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  201. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  202. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  203. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  204. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  205. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  206. /* SCxSR SCIF */
  207. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  208. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  209. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  210. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  211. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  212. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  213. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  214. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  215. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  216. defined(CONFIG_CPU_SUBTYPE_SH7720)
  217. #define SCIF_ORER 0x0200
  218. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  219. #define SCIF_RFDC_MASK 0x007f
  220. #define SCIF_TXROOM_MAX 64
  221. #else
  222. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  223. #define SCIF_RFDC_MASK 0x001f
  224. #define SCIF_TXROOM_MAX 16
  225. #endif
  226. #if defined(SCI_ONLY)
  227. # define SCxSR_TEND(port) SCI_TEND
  228. # define SCxSR_ERRORS(port) SCI_ERRORS
  229. # define SCxSR_RDxF(port) SCI_RDRF
  230. # define SCxSR_TDxE(port) SCI_TDRE
  231. # define SCxSR_ORER(port) SCI_ORER
  232. # define SCxSR_FER(port) SCI_FER
  233. # define SCxSR_PER(port) SCI_PER
  234. # define SCxSR_BRK(port) 0x00
  235. # define SCxSR_RDxF_CLEAR(port) 0xbc
  236. # define SCxSR_ERROR_CLEAR(port) 0xc4
  237. # define SCxSR_TDxE_CLEAR(port) 0x78
  238. # define SCxSR_BREAK_CLEAR(port) 0xc4
  239. #elif defined(SCIF_ONLY)
  240. # define SCxSR_TEND(port) SCIF_TEND
  241. # define SCxSR_ERRORS(port) SCIF_ERRORS
  242. # define SCxSR_RDxF(port) SCIF_RDF
  243. # define SCxSR_TDxE(port) SCIF_TDFE
  244. #if defined(CONFIG_CPU_SUBTYPE_SH7705)
  245. # define SCxSR_ORER(port) SCIF_ORER
  246. #else
  247. # define SCxSR_ORER(port) 0x0000
  248. #endif
  249. # define SCxSR_FER(port) SCIF_FER
  250. # define SCxSR_PER(port) SCIF_PER
  251. # define SCxSR_BRK(port) SCIF_BRK
  252. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  253. defined(CONFIG_CPU_SUBTYPE_SH7720)
  254. # define SCxSR_RDxF_CLEAR(port) (sci_in(port,SCxSR)&0xfffc)
  255. # define SCxSR_ERROR_CLEAR(port) (sci_in(port,SCxSR)&0xfd73)
  256. # define SCxSR_TDxE_CLEAR(port) (sci_in(port,SCxSR)&0xffdf)
  257. # define SCxSR_BREAK_CLEAR(port) (sci_in(port,SCxSR)&0xffe3)
  258. #else
  259. /* SH7705 can also use this, clearing is same between 7705 and 7709 */
  260. # define SCxSR_RDxF_CLEAR(port) 0x00fc
  261. # define SCxSR_ERROR_CLEAR(port) 0x0073
  262. # define SCxSR_TDxE_CLEAR(port) 0x00df
  263. # define SCxSR_BREAK_CLEAR(port) 0x00e3
  264. #endif
  265. #else
  266. # define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  267. # define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  268. # define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  269. # define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  270. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
  271. # define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  272. # define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  273. # define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  274. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  275. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  276. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  277. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  278. #endif
  279. /* SCFCR */
  280. #define SCFCR_RFRST 0x0002
  281. #define SCFCR_TFRST 0x0004
  282. #define SCFCR_TCRST 0x4000
  283. #define SCFCR_MCE 0x0008
  284. #define SCI_MAJOR 204
  285. #define SCI_MINOR_START 8
  286. /* Generic serial flags */
  287. #define SCI_RX_THROTTLE 0x0000001
  288. #define SCI_MAGIC 0xbabeface
  289. /*
  290. * Events are used to schedule things to happen at timer-interrupt
  291. * time, instead of at rs interrupt time.
  292. */
  293. #define SCI_EVENT_WRITE_WAKEUP 0
  294. #define SCI_IN(size, offset) \
  295. unsigned int addr = port->mapbase + (offset); \
  296. if ((size) == 8) { \
  297. return ctrl_inb(addr); \
  298. } else { \
  299. return ctrl_inw(addr); \
  300. }
  301. #define SCI_OUT(size, offset, value) \
  302. unsigned int addr = port->mapbase + (offset); \
  303. if ((size) == 8) { \
  304. ctrl_outb(value, addr); \
  305. } else { \
  306. ctrl_outw(value, addr); \
  307. }
  308. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  309. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  310. { \
  311. if (port->type == PORT_SCI) { \
  312. SCI_IN(sci_size, sci_offset) \
  313. } else { \
  314. SCI_IN(scif_size, scif_offset); \
  315. } \
  316. } \
  317. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  318. { \
  319. if (port->type == PORT_SCI) { \
  320. SCI_OUT(sci_size, sci_offset, value) \
  321. } else { \
  322. SCI_OUT(scif_size, scif_offset, value); \
  323. } \
  324. }
  325. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  326. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  327. { \
  328. SCI_IN(scif_size, scif_offset); \
  329. } \
  330. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  331. { \
  332. SCI_OUT(scif_size, scif_offset, value); \
  333. }
  334. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  335. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  336. { \
  337. SCI_IN(sci_size, sci_offset); \
  338. } \
  339. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  340. { \
  341. SCI_OUT(sci_size, sci_offset, value); \
  342. }
  343. #ifdef CONFIG_CPU_SH3
  344. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  345. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  346. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  347. h8_sci_offset, h8_sci_size) \
  348. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  349. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  350. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  351. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  352. defined(CONFIG_CPU_SUBTYPE_SH7720)
  353. #define SCIF_FNS(name, scif_offset, scif_size) \
  354. CPU_SCIF_FNS(name, scif_offset, scif_size)
  355. #else
  356. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  357. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  358. h8_sci_offset, h8_sci_size) \
  359. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  360. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  361. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  362. #endif
  363. #elif defined(__H8300H__) || defined(__H8300S__)
  364. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  365. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  366. h8_sci_offset, h8_sci_size) \
  367. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  368. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  369. #else
  370. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  371. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  372. h8_sci_offset, h8_sci_size) \
  373. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  374. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  375. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  376. #endif
  377. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  378. defined(CONFIG_CPU_SUBTYPE_SH7720)
  379. SCIF_FNS(SCSMR, 0x00, 16)
  380. SCIF_FNS(SCBRR, 0x04, 8)
  381. SCIF_FNS(SCSCR, 0x08, 16)
  382. SCIF_FNS(SCTDSR, 0x0c, 8)
  383. SCIF_FNS(SCFER, 0x10, 16)
  384. SCIF_FNS(SCxSR, 0x14, 16)
  385. SCIF_FNS(SCFCR, 0x18, 16)
  386. SCIF_FNS(SCFDR, 0x1c, 16)
  387. SCIF_FNS(SCxTDR, 0x20, 8)
  388. SCIF_FNS(SCxRDR, 0x24, 8)
  389. SCIF_FNS(SCLSR, 0x24, 16)
  390. #else
  391. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  392. /* name off sz off sz off sz off sz off sz*/
  393. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  394. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  395. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  396. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  397. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  398. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  399. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  400. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  401. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  402. defined(CONFIG_CPU_SUBTYPE_SH7785)
  403. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  404. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  405. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  406. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  407. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  408. #else
  409. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  410. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  411. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  412. #endif
  413. #endif
  414. #define sci_in(port, reg) sci_##reg##_in(port)
  415. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  416. /* H8/300 series SCI pins assignment */
  417. #if defined(__H8300H__) || defined(__H8300S__)
  418. static const struct __attribute__((packed)) {
  419. int port; /* GPIO port no */
  420. unsigned short rx,tx; /* GPIO bit no */
  421. } h8300_sci_pins[] = {
  422. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  423. { /* SCI0 */
  424. .port = H8300_GPIO_P9,
  425. .rx = H8300_GPIO_B2,
  426. .tx = H8300_GPIO_B0,
  427. },
  428. { /* SCI1 */
  429. .port = H8300_GPIO_P9,
  430. .rx = H8300_GPIO_B3,
  431. .tx = H8300_GPIO_B1,
  432. },
  433. { /* SCI2 */
  434. .port = H8300_GPIO_PB,
  435. .rx = H8300_GPIO_B7,
  436. .tx = H8300_GPIO_B6,
  437. }
  438. #elif defined(CONFIG_H8S2678)
  439. { /* SCI0 */
  440. .port = H8300_GPIO_P3,
  441. .rx = H8300_GPIO_B2,
  442. .tx = H8300_GPIO_B0,
  443. },
  444. { /* SCI1 */
  445. .port = H8300_GPIO_P3,
  446. .rx = H8300_GPIO_B3,
  447. .tx = H8300_GPIO_B1,
  448. },
  449. { /* SCI2 */
  450. .port = H8300_GPIO_P5,
  451. .rx = H8300_GPIO_B1,
  452. .tx = H8300_GPIO_B0,
  453. }
  454. #endif
  455. };
  456. #endif
  457. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  458. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  459. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  460. defined(CONFIG_CPU_SUBTYPE_SH7709)
  461. static inline int sci_rxd_in(struct uart_port *port)
  462. {
  463. if (port->mapbase == 0xfffffe80)
  464. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  465. if (port->mapbase == 0xa4000150)
  466. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  467. if (port->mapbase == 0xa4000140)
  468. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  469. return 1;
  470. }
  471. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  472. static inline int sci_rxd_in(struct uart_port *port)
  473. {
  474. if (port->mapbase == SCIF0)
  475. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  476. if (port->mapbase == SCIF2)
  477. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  478. return 1;
  479. }
  480. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  481. static inline int sci_rxd_in(struct uart_port *port)
  482. {
  483. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  484. }
  485. static inline void set_sh771x_scif_pfc(struct uart_port *port)
  486. {
  487. if (port->mapbase == 0xA4400000){
  488. ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
  489. ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
  490. return;
  491. }
  492. if (port->mapbase == 0xA4410000){
  493. ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
  494. return;
  495. }
  496. }
  497. #elif defined(CONFIG_CPU_SUBTYPE_SH7720)
  498. static inline int sci_rxd_in(struct uart_port *port)
  499. {
  500. if (port->mapbase == 0xa4430000)
  501. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  502. else if (port->mapbase == 0xa4438000)
  503. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  504. return 1;
  505. }
  506. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  507. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  508. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  509. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  510. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  511. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  512. defined(CONFIG_CPU_SUBTYPE_SH4_202)
  513. static inline int sci_rxd_in(struct uart_port *port)
  514. {
  515. #ifndef SCIF_ONLY
  516. if (port->mapbase == 0xffe00000)
  517. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  518. #endif
  519. #ifndef SCI_ONLY
  520. if (port->mapbase == 0xffe80000)
  521. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  522. #endif
  523. return 1;
  524. }
  525. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  526. static inline int sci_rxd_in(struct uart_port *port)
  527. {
  528. if (port->mapbase == 0xfe600000)
  529. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  530. if (port->mapbase == 0xfe610000)
  531. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  532. if (port->mapbase == 0xfe620000)
  533. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  534. return 1;
  535. }
  536. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  537. static inline int sci_rxd_in(struct uart_port *port)
  538. {
  539. if (port->mapbase == 0xffe00000)
  540. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  541. if (port->mapbase == 0xffe10000)
  542. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  543. if (port->mapbase == 0xffe20000)
  544. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  545. if (port->mapbase == 0xffe30000)
  546. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  547. return 1;
  548. }
  549. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  550. static inline int sci_rxd_in(struct uart_port *port)
  551. {
  552. if (port->mapbase == 0xffe00000)
  553. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  554. return 1;
  555. }
  556. #elif defined(CONFIG_CPU_SUBTYPE_ST40STB1)
  557. static inline int sci_rxd_in(struct uart_port *port)
  558. {
  559. if (port->mapbase == 0xffe00000)
  560. return ctrl_inw(SCSPTR1)&0x0001 ? 1 : 0; /* SCIF */
  561. else
  562. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  563. }
  564. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  565. static inline int sci_rxd_in(struct uart_port *port)
  566. {
  567. return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
  568. }
  569. #elif defined(__H8300H__) || defined(__H8300S__)
  570. static inline int sci_rxd_in(struct uart_port *port)
  571. {
  572. int ch = (port->mapbase - SMR0) >> 3;
  573. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  574. }
  575. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  576. static inline int sci_rxd_in(struct uart_port *port)
  577. {
  578. if (port->mapbase == 0xff923000)
  579. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  580. if (port->mapbase == 0xff924000)
  581. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  582. if (port->mapbase == 0xff925000)
  583. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  584. return 1;
  585. }
  586. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  587. static inline int sci_rxd_in(struct uart_port *port)
  588. {
  589. if (port->mapbase == 0xffe00000)
  590. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  591. if (port->mapbase == 0xffe10000)
  592. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  593. return 1;
  594. }
  595. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  596. static inline int sci_rxd_in(struct uart_port *port)
  597. {
  598. if (port->mapbase == 0xffea0000)
  599. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  600. if (port->mapbase == 0xffeb0000)
  601. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  602. if (port->mapbase == 0xffec0000)
  603. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  604. if (port->mapbase == 0xffed0000)
  605. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  606. if (port->mapbase == 0xffee0000)
  607. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  608. if (port->mapbase == 0xffef0000)
  609. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  610. return 1;
  611. }
  612. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  613. static inline int sci_rxd_in(struct uart_port *port)
  614. {
  615. if (port->mapbase == 0xfffe8000)
  616. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  617. if (port->mapbase == 0xfffe8800)
  618. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  619. if (port->mapbase == 0xfffe9000)
  620. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  621. if (port->mapbase == 0xfffe9800)
  622. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  623. return 1;
  624. }
  625. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  626. static inline int sci_rxd_in(struct uart_port *port)
  627. {
  628. if (port->mapbase == 0xf8400000)
  629. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  630. if (port->mapbase == 0xf8410000)
  631. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  632. if (port->mapbase == 0xf8420000)
  633. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  634. return 1;
  635. }
  636. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  637. static inline int sci_rxd_in(struct uart_port *port)
  638. {
  639. if (port->mapbase == 0xffc30000)
  640. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  641. if (port->mapbase == 0xffc40000)
  642. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  643. if (port->mapbase == 0xffc50000)
  644. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  645. if (port->mapbase == 0xffc60000)
  646. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  647. return 1;
  648. }
  649. #endif
  650. /*
  651. * Values for the BitRate Register (SCBRR)
  652. *
  653. * The values are actually divisors for a frequency which can
  654. * be internal to the SH3 (14.7456MHz) or derived from an external
  655. * clock source. This driver assumes the internal clock is used;
  656. * to support using an external clock source, config options or
  657. * possibly command-line options would need to be added.
  658. *
  659. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  660. * the SCSMR register would also need to be set to non-zero values.
  661. *
  662. * -- Greg Banks 27Feb2000
  663. *
  664. * Answer: The SCBRR register is only eight bits, and the value in
  665. * it gets larger with lower baud rates. At around 2400 (depending on
  666. * the peripherial module clock) you run out of bits. However the
  667. * lower two bits of SCSMR allow the module clock to be divided down,
  668. * scaling the value which is needed in SCBRR.
  669. *
  670. * -- Stuart Menefy - 23 May 2000
  671. *
  672. * I meant, why would anyone bother with bitrates below 2400.
  673. *
  674. * -- Greg Banks - 7Jul2000
  675. *
  676. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  677. * tape reader as a console!
  678. *
  679. * -- Mitch Davis - 15 Jul 2000
  680. */
  681. #if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  682. defined(CONFIG_CPU_SUBTYPE_SH7785)
  683. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  684. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  685. defined(CONFIG_CPU_SUBTYPE_SH7720)
  686. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  687. #elif defined(__H8300H__) || defined(__H8300S__)
  688. #define SCBRR_VALUE(bps) (((CONFIG_CPU_CLOCK*1000/32)/bps)-1)
  689. #elif defined(CONFIG_SUPERH64)
  690. #define SCBRR_VALUE(bps) ((current_cpu_data.module_clock+16*bps)/(32*bps)-1)
  691. #else /* Generic SH */
  692. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  693. #endif