serial_txx9.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260
  1. /*
  2. * drivers/serial/serial_txx9.c
  3. *
  4. * Derived from many drivers using generic_serial interface,
  5. * especially serial_tx3912.c by Steven J. Hill and r39xx_serial.c
  6. * (was in Linux/VR tree) by Jim Pick.
  7. *
  8. * Copyright (C) 1999 Harald Koerfgen
  9. * Copyright (C) 2000 Jim Pick <jim@jimpick.com>
  10. * Copyright (C) 2001 Steven J. Hill (sjhill@realitydiluted.com)
  11. * Copyright (C) 2000-2002 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Serial driver for TX3927/TX4927/TX4925/TX4938 internal SIO controller
  18. */
  19. #if defined(CONFIG_SERIAL_TXX9_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  20. #define SUPPORT_SYSRQ
  21. #endif
  22. #include <linux/module.h>
  23. #include <linux/ioport.h>
  24. #include <linux/init.h>
  25. #include <linux/console.h>
  26. #include <linux/delay.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/pci.h>
  29. #include <linux/serial_core.h>
  30. #include <linux/serial.h>
  31. #include <asm/io.h>
  32. static char *serial_version = "1.11";
  33. static char *serial_name = "TX39/49 Serial driver";
  34. #define PASS_LIMIT 256
  35. #if !defined(CONFIG_SERIAL_TXX9_STDSERIAL)
  36. /* "ttyS" is used for standard serial driver */
  37. #define TXX9_TTY_NAME "ttyTX"
  38. #define TXX9_TTY_MINOR_START 196
  39. #define TXX9_TTY_MAJOR 204
  40. #else
  41. /* acts like standard serial driver */
  42. #define TXX9_TTY_NAME "ttyS"
  43. #define TXX9_TTY_MINOR_START 64
  44. #define TXX9_TTY_MAJOR TTY_MAJOR
  45. #endif
  46. /* flag aliases */
  47. #define UPF_TXX9_HAVE_CTS_LINE UPF_BUGGY_UART
  48. #define UPF_TXX9_USE_SCLK UPF_MAGIC_MULTIPLIER
  49. #ifdef CONFIG_PCI
  50. /* support for Toshiba TC86C001 SIO */
  51. #define ENABLE_SERIAL_TXX9_PCI
  52. #endif
  53. /*
  54. * Number of serial ports
  55. */
  56. #define UART_NR CONFIG_SERIAL_TXX9_NR_UARTS
  57. struct uart_txx9_port {
  58. struct uart_port port;
  59. /* No additional info for now */
  60. };
  61. #define TXX9_REGION_SIZE 0x24
  62. /* TXX9 Serial Registers */
  63. #define TXX9_SILCR 0x00
  64. #define TXX9_SIDICR 0x04
  65. #define TXX9_SIDISR 0x08
  66. #define TXX9_SICISR 0x0c
  67. #define TXX9_SIFCR 0x10
  68. #define TXX9_SIFLCR 0x14
  69. #define TXX9_SIBGR 0x18
  70. #define TXX9_SITFIFO 0x1c
  71. #define TXX9_SIRFIFO 0x20
  72. /* SILCR : Line Control */
  73. #define TXX9_SILCR_SCS_MASK 0x00000060
  74. #define TXX9_SILCR_SCS_IMCLK 0x00000000
  75. #define TXX9_SILCR_SCS_IMCLK_BG 0x00000020
  76. #define TXX9_SILCR_SCS_SCLK 0x00000040
  77. #define TXX9_SILCR_SCS_SCLK_BG 0x00000060
  78. #define TXX9_SILCR_UEPS 0x00000010
  79. #define TXX9_SILCR_UPEN 0x00000008
  80. #define TXX9_SILCR_USBL_MASK 0x00000004
  81. #define TXX9_SILCR_USBL_1BIT 0x00000000
  82. #define TXX9_SILCR_USBL_2BIT 0x00000004
  83. #define TXX9_SILCR_UMODE_MASK 0x00000003
  84. #define TXX9_SILCR_UMODE_8BIT 0x00000000
  85. #define TXX9_SILCR_UMODE_7BIT 0x00000001
  86. /* SIDICR : DMA/Int. Control */
  87. #define TXX9_SIDICR_TDE 0x00008000
  88. #define TXX9_SIDICR_RDE 0x00004000
  89. #define TXX9_SIDICR_TIE 0x00002000
  90. #define TXX9_SIDICR_RIE 0x00001000
  91. #define TXX9_SIDICR_SPIE 0x00000800
  92. #define TXX9_SIDICR_CTSAC 0x00000600
  93. #define TXX9_SIDICR_STIE_MASK 0x0000003f
  94. #define TXX9_SIDICR_STIE_OERS 0x00000020
  95. #define TXX9_SIDICR_STIE_CTSS 0x00000010
  96. #define TXX9_SIDICR_STIE_RBRKD 0x00000008
  97. #define TXX9_SIDICR_STIE_TRDY 0x00000004
  98. #define TXX9_SIDICR_STIE_TXALS 0x00000002
  99. #define TXX9_SIDICR_STIE_UBRKD 0x00000001
  100. /* SIDISR : DMA/Int. Status */
  101. #define TXX9_SIDISR_UBRK 0x00008000
  102. #define TXX9_SIDISR_UVALID 0x00004000
  103. #define TXX9_SIDISR_UFER 0x00002000
  104. #define TXX9_SIDISR_UPER 0x00001000
  105. #define TXX9_SIDISR_UOER 0x00000800
  106. #define TXX9_SIDISR_ERI 0x00000400
  107. #define TXX9_SIDISR_TOUT 0x00000200
  108. #define TXX9_SIDISR_TDIS 0x00000100
  109. #define TXX9_SIDISR_RDIS 0x00000080
  110. #define TXX9_SIDISR_STIS 0x00000040
  111. #define TXX9_SIDISR_RFDN_MASK 0x0000001f
  112. /* SICISR : Change Int. Status */
  113. #define TXX9_SICISR_OERS 0x00000020
  114. #define TXX9_SICISR_CTSS 0x00000010
  115. #define TXX9_SICISR_RBRKD 0x00000008
  116. #define TXX9_SICISR_TRDY 0x00000004
  117. #define TXX9_SICISR_TXALS 0x00000002
  118. #define TXX9_SICISR_UBRKD 0x00000001
  119. /* SIFCR : FIFO Control */
  120. #define TXX9_SIFCR_SWRST 0x00008000
  121. #define TXX9_SIFCR_RDIL_MASK 0x00000180
  122. #define TXX9_SIFCR_RDIL_1 0x00000000
  123. #define TXX9_SIFCR_RDIL_4 0x00000080
  124. #define TXX9_SIFCR_RDIL_8 0x00000100
  125. #define TXX9_SIFCR_RDIL_12 0x00000180
  126. #define TXX9_SIFCR_RDIL_MAX 0x00000180
  127. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  128. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  129. #define TXX9_SIFCR_TDIL_1 0x00000000
  130. #define TXX9_SIFCR_TDIL_4 0x00000001
  131. #define TXX9_SIFCR_TDIL_8 0x00000010
  132. #define TXX9_SIFCR_TDIL_MAX 0x00000010
  133. #define TXX9_SIFCR_TFRST 0x00000004
  134. #define TXX9_SIFCR_RFRST 0x00000002
  135. #define TXX9_SIFCR_FRSTE 0x00000001
  136. #define TXX9_SIO_TX_FIFO 8
  137. #define TXX9_SIO_RX_FIFO 16
  138. /* SIFLCR : Flow Control */
  139. #define TXX9_SIFLCR_RCS 0x00001000
  140. #define TXX9_SIFLCR_TES 0x00000800
  141. #define TXX9_SIFLCR_RTSSC 0x00000200
  142. #define TXX9_SIFLCR_RSDE 0x00000100
  143. #define TXX9_SIFLCR_TSDE 0x00000080
  144. #define TXX9_SIFLCR_RTSTL_MASK 0x0000001e
  145. #define TXX9_SIFLCR_RTSTL_MAX 0x0000001e
  146. #define TXX9_SIFLCR_TBRK 0x00000001
  147. /* SIBGR : Baudrate Control */
  148. #define TXX9_SIBGR_BCLK_MASK 0x00000300
  149. #define TXX9_SIBGR_BCLK_T0 0x00000000
  150. #define TXX9_SIBGR_BCLK_T2 0x00000100
  151. #define TXX9_SIBGR_BCLK_T4 0x00000200
  152. #define TXX9_SIBGR_BCLK_T6 0x00000300
  153. #define TXX9_SIBGR_BRD_MASK 0x000000ff
  154. static inline unsigned int sio_in(struct uart_txx9_port *up, int offset)
  155. {
  156. switch (up->port.iotype) {
  157. default:
  158. return __raw_readl(up->port.membase + offset);
  159. case UPIO_PORT:
  160. return inl(up->port.iobase + offset);
  161. }
  162. }
  163. static inline void
  164. sio_out(struct uart_txx9_port *up, int offset, int value)
  165. {
  166. switch (up->port.iotype) {
  167. default:
  168. __raw_writel(value, up->port.membase + offset);
  169. break;
  170. case UPIO_PORT:
  171. outl(value, up->port.iobase + offset);
  172. break;
  173. }
  174. }
  175. static inline void
  176. sio_mask(struct uart_txx9_port *up, int offset, unsigned int value)
  177. {
  178. sio_out(up, offset, sio_in(up, offset) & ~value);
  179. }
  180. static inline void
  181. sio_set(struct uart_txx9_port *up, int offset, unsigned int value)
  182. {
  183. sio_out(up, offset, sio_in(up, offset) | value);
  184. }
  185. static inline void
  186. sio_quot_set(struct uart_txx9_port *up, int quot)
  187. {
  188. quot >>= 1;
  189. if (quot < 256)
  190. sio_out(up, TXX9_SIBGR, quot | TXX9_SIBGR_BCLK_T0);
  191. else if (quot < (256 << 2))
  192. sio_out(up, TXX9_SIBGR, (quot >> 2) | TXX9_SIBGR_BCLK_T2);
  193. else if (quot < (256 << 4))
  194. sio_out(up, TXX9_SIBGR, (quot >> 4) | TXX9_SIBGR_BCLK_T4);
  195. else if (quot < (256 << 6))
  196. sio_out(up, TXX9_SIBGR, (quot >> 6) | TXX9_SIBGR_BCLK_T6);
  197. else
  198. sio_out(up, TXX9_SIBGR, 0xff | TXX9_SIBGR_BCLK_T6);
  199. }
  200. static void serial_txx9_stop_tx(struct uart_port *port)
  201. {
  202. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  203. sio_mask(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  204. }
  205. static void serial_txx9_start_tx(struct uart_port *port)
  206. {
  207. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  208. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  209. }
  210. static void serial_txx9_stop_rx(struct uart_port *port)
  211. {
  212. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  213. up->port.read_status_mask &= ~TXX9_SIDISR_RDIS;
  214. }
  215. static void serial_txx9_enable_ms(struct uart_port *port)
  216. {
  217. /* TXX9-SIO can not control DTR... */
  218. }
  219. static void serial_txx9_initialize(struct uart_port *port)
  220. {
  221. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  222. unsigned int tmout = 10000;
  223. sio_out(up, TXX9_SIFCR, TXX9_SIFCR_SWRST);
  224. /* TX4925 BUG WORKAROUND. Accessing SIOC register
  225. * immediately after soft reset causes bus error. */
  226. mmiowb();
  227. udelay(1);
  228. while ((sio_in(up, TXX9_SIFCR) & TXX9_SIFCR_SWRST) && --tmout)
  229. udelay(1);
  230. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  231. sio_set(up, TXX9_SIFCR,
  232. TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1);
  233. /* initial settings */
  234. sio_out(up, TXX9_SILCR,
  235. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  236. ((up->port.flags & UPF_TXX9_USE_SCLK) ?
  237. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  238. sio_quot_set(up, uart_get_divisor(port, 9600));
  239. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  240. sio_out(up, TXX9_SIDICR, 0);
  241. }
  242. static inline void
  243. receive_chars(struct uart_txx9_port *up, unsigned int *status)
  244. {
  245. struct tty_struct *tty = up->port.info->tty;
  246. unsigned char ch;
  247. unsigned int disr = *status;
  248. int max_count = 256;
  249. char flag;
  250. unsigned int next_ignore_status_mask;
  251. do {
  252. ch = sio_in(up, TXX9_SIRFIFO);
  253. flag = TTY_NORMAL;
  254. up->port.icount.rx++;
  255. /* mask out RFDN_MASK bit added by previous overrun */
  256. next_ignore_status_mask =
  257. up->port.ignore_status_mask & ~TXX9_SIDISR_RFDN_MASK;
  258. if (unlikely(disr & (TXX9_SIDISR_UBRK | TXX9_SIDISR_UPER |
  259. TXX9_SIDISR_UFER | TXX9_SIDISR_UOER))) {
  260. /*
  261. * For statistics only
  262. */
  263. if (disr & TXX9_SIDISR_UBRK) {
  264. disr &= ~(TXX9_SIDISR_UFER | TXX9_SIDISR_UPER);
  265. up->port.icount.brk++;
  266. /*
  267. * We do the SysRQ and SAK checking
  268. * here because otherwise the break
  269. * may get masked by ignore_status_mask
  270. * or read_status_mask.
  271. */
  272. if (uart_handle_break(&up->port))
  273. goto ignore_char;
  274. } else if (disr & TXX9_SIDISR_UPER)
  275. up->port.icount.parity++;
  276. else if (disr & TXX9_SIDISR_UFER)
  277. up->port.icount.frame++;
  278. if (disr & TXX9_SIDISR_UOER) {
  279. up->port.icount.overrun++;
  280. /*
  281. * The receiver read buffer still hold
  282. * a char which caused overrun.
  283. * Ignore next char by adding RFDN_MASK
  284. * to ignore_status_mask temporarily.
  285. */
  286. next_ignore_status_mask |=
  287. TXX9_SIDISR_RFDN_MASK;
  288. }
  289. /*
  290. * Mask off conditions which should be ingored.
  291. */
  292. disr &= up->port.read_status_mask;
  293. if (disr & TXX9_SIDISR_UBRK) {
  294. flag = TTY_BREAK;
  295. } else if (disr & TXX9_SIDISR_UPER)
  296. flag = TTY_PARITY;
  297. else if (disr & TXX9_SIDISR_UFER)
  298. flag = TTY_FRAME;
  299. }
  300. if (uart_handle_sysrq_char(&up->port, ch))
  301. goto ignore_char;
  302. uart_insert_char(&up->port, disr, TXX9_SIDISR_UOER, ch, flag);
  303. ignore_char:
  304. up->port.ignore_status_mask = next_ignore_status_mask;
  305. disr = sio_in(up, TXX9_SIDISR);
  306. } while (!(disr & TXX9_SIDISR_UVALID) && (max_count-- > 0));
  307. spin_unlock(&up->port.lock);
  308. tty_flip_buffer_push(tty);
  309. spin_lock(&up->port.lock);
  310. *status = disr;
  311. }
  312. static inline void transmit_chars(struct uart_txx9_port *up)
  313. {
  314. struct circ_buf *xmit = &up->port.info->xmit;
  315. int count;
  316. if (up->port.x_char) {
  317. sio_out(up, TXX9_SITFIFO, up->port.x_char);
  318. up->port.icount.tx++;
  319. up->port.x_char = 0;
  320. return;
  321. }
  322. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  323. serial_txx9_stop_tx(&up->port);
  324. return;
  325. }
  326. count = TXX9_SIO_TX_FIFO;
  327. do {
  328. sio_out(up, TXX9_SITFIFO, xmit->buf[xmit->tail]);
  329. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  330. up->port.icount.tx++;
  331. if (uart_circ_empty(xmit))
  332. break;
  333. } while (--count > 0);
  334. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  335. uart_write_wakeup(&up->port);
  336. if (uart_circ_empty(xmit))
  337. serial_txx9_stop_tx(&up->port);
  338. }
  339. static irqreturn_t serial_txx9_interrupt(int irq, void *dev_id)
  340. {
  341. int pass_counter = 0;
  342. struct uart_txx9_port *up = dev_id;
  343. unsigned int status;
  344. while (1) {
  345. spin_lock(&up->port.lock);
  346. status = sio_in(up, TXX9_SIDISR);
  347. if (!(sio_in(up, TXX9_SIDICR) & TXX9_SIDICR_TIE))
  348. status &= ~TXX9_SIDISR_TDIS;
  349. if (!(status & (TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  350. TXX9_SIDISR_TOUT))) {
  351. spin_unlock(&up->port.lock);
  352. break;
  353. }
  354. if (status & TXX9_SIDISR_RDIS)
  355. receive_chars(up, &status);
  356. if (status & TXX9_SIDISR_TDIS)
  357. transmit_chars(up);
  358. /* Clear TX/RX Int. Status */
  359. sio_mask(up, TXX9_SIDISR,
  360. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  361. TXX9_SIDISR_TOUT);
  362. spin_unlock(&up->port.lock);
  363. if (pass_counter++ > PASS_LIMIT)
  364. break;
  365. }
  366. return pass_counter ? IRQ_HANDLED : IRQ_NONE;
  367. }
  368. static unsigned int serial_txx9_tx_empty(struct uart_port *port)
  369. {
  370. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  371. unsigned long flags;
  372. unsigned int ret;
  373. spin_lock_irqsave(&up->port.lock, flags);
  374. ret = (sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS) ? TIOCSER_TEMT : 0;
  375. spin_unlock_irqrestore(&up->port.lock, flags);
  376. return ret;
  377. }
  378. static unsigned int serial_txx9_get_mctrl(struct uart_port *port)
  379. {
  380. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  381. unsigned int ret;
  382. /* no modem control lines */
  383. ret = TIOCM_CAR | TIOCM_DSR;
  384. ret |= (sio_in(up, TXX9_SIFLCR) & TXX9_SIFLCR_RTSSC) ? 0 : TIOCM_RTS;
  385. ret |= (sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS) ? 0 : TIOCM_CTS;
  386. return ret;
  387. }
  388. static void serial_txx9_set_mctrl(struct uart_port *port, unsigned int mctrl)
  389. {
  390. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  391. if (mctrl & TIOCM_RTS)
  392. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  393. else
  394. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  395. }
  396. static void serial_txx9_break_ctl(struct uart_port *port, int break_state)
  397. {
  398. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  399. unsigned long flags;
  400. spin_lock_irqsave(&up->port.lock, flags);
  401. if (break_state == -1)
  402. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  403. else
  404. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  405. spin_unlock_irqrestore(&up->port.lock, flags);
  406. }
  407. static int serial_txx9_startup(struct uart_port *port)
  408. {
  409. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  410. unsigned long flags;
  411. int retval;
  412. /*
  413. * Clear the FIFO buffers and disable them.
  414. * (they will be reenabled in set_termios())
  415. */
  416. sio_set(up, TXX9_SIFCR,
  417. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  418. /* clear reset */
  419. sio_mask(up, TXX9_SIFCR,
  420. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  421. sio_out(up, TXX9_SIDICR, 0);
  422. /*
  423. * Clear the interrupt registers.
  424. */
  425. sio_out(up, TXX9_SIDISR, 0);
  426. retval = request_irq(up->port.irq, serial_txx9_interrupt,
  427. IRQF_SHARED, "serial_txx9", up);
  428. if (retval)
  429. return retval;
  430. /*
  431. * Now, initialize the UART
  432. */
  433. spin_lock_irqsave(&up->port.lock, flags);
  434. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  435. spin_unlock_irqrestore(&up->port.lock, flags);
  436. /* Enable RX/TX */
  437. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  438. /*
  439. * Finally, enable interrupts.
  440. */
  441. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_RIE);
  442. return 0;
  443. }
  444. static void serial_txx9_shutdown(struct uart_port *port)
  445. {
  446. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  447. unsigned long flags;
  448. /*
  449. * Disable interrupts from this port
  450. */
  451. sio_out(up, TXX9_SIDICR, 0); /* disable all intrs */
  452. spin_lock_irqsave(&up->port.lock, flags);
  453. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  454. spin_unlock_irqrestore(&up->port.lock, flags);
  455. /*
  456. * Disable break condition
  457. */
  458. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  459. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  460. if (up->port.cons && up->port.line == up->port.cons->index) {
  461. free_irq(up->port.irq, up);
  462. return;
  463. }
  464. #endif
  465. /* reset FIFOs */
  466. sio_set(up, TXX9_SIFCR,
  467. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  468. /* clear reset */
  469. sio_mask(up, TXX9_SIFCR,
  470. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  471. /* Disable RX/TX */
  472. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  473. free_irq(up->port.irq, up);
  474. }
  475. static void
  476. serial_txx9_set_termios(struct uart_port *port, struct ktermios *termios,
  477. struct ktermios *old)
  478. {
  479. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  480. unsigned int cval, fcr = 0;
  481. unsigned long flags;
  482. unsigned int baud, quot;
  483. /*
  484. * We don't support modem control lines.
  485. */
  486. termios->c_cflag &= ~(HUPCL | CMSPAR);
  487. termios->c_cflag |= CLOCAL;
  488. cval = sio_in(up, TXX9_SILCR);
  489. /* byte size and parity */
  490. cval &= ~TXX9_SILCR_UMODE_MASK;
  491. switch (termios->c_cflag & CSIZE) {
  492. case CS7:
  493. cval |= TXX9_SILCR_UMODE_7BIT;
  494. break;
  495. default:
  496. case CS5: /* not supported */
  497. case CS6: /* not supported */
  498. case CS8:
  499. cval |= TXX9_SILCR_UMODE_8BIT;
  500. break;
  501. }
  502. cval &= ~TXX9_SILCR_USBL_MASK;
  503. if (termios->c_cflag & CSTOPB)
  504. cval |= TXX9_SILCR_USBL_2BIT;
  505. else
  506. cval |= TXX9_SILCR_USBL_1BIT;
  507. cval &= ~(TXX9_SILCR_UPEN | TXX9_SILCR_UEPS);
  508. if (termios->c_cflag & PARENB)
  509. cval |= TXX9_SILCR_UPEN;
  510. if (!(termios->c_cflag & PARODD))
  511. cval |= TXX9_SILCR_UEPS;
  512. /*
  513. * Ask the core to calculate the divisor for us.
  514. */
  515. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16/2);
  516. quot = uart_get_divisor(port, baud);
  517. /* Set up FIFOs */
  518. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  519. fcr = TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1;
  520. /*
  521. * Ok, we're now changing the port state. Do it with
  522. * interrupts disabled.
  523. */
  524. spin_lock_irqsave(&up->port.lock, flags);
  525. /*
  526. * Update the per-port timeout.
  527. */
  528. uart_update_timeout(port, termios->c_cflag, baud);
  529. up->port.read_status_mask = TXX9_SIDISR_UOER |
  530. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS;
  531. if (termios->c_iflag & INPCK)
  532. up->port.read_status_mask |= TXX9_SIDISR_UFER | TXX9_SIDISR_UPER;
  533. if (termios->c_iflag & (BRKINT | PARMRK))
  534. up->port.read_status_mask |= TXX9_SIDISR_UBRK;
  535. /*
  536. * Characteres to ignore
  537. */
  538. up->port.ignore_status_mask = 0;
  539. if (termios->c_iflag & IGNPAR)
  540. up->port.ignore_status_mask |= TXX9_SIDISR_UPER | TXX9_SIDISR_UFER;
  541. if (termios->c_iflag & IGNBRK) {
  542. up->port.ignore_status_mask |= TXX9_SIDISR_UBRK;
  543. /*
  544. * If we're ignoring parity and break indicators,
  545. * ignore overruns too (for real raw support).
  546. */
  547. if (termios->c_iflag & IGNPAR)
  548. up->port.ignore_status_mask |= TXX9_SIDISR_UOER;
  549. }
  550. /*
  551. * ignore all characters if CREAD is not set
  552. */
  553. if ((termios->c_cflag & CREAD) == 0)
  554. up->port.ignore_status_mask |= TXX9_SIDISR_RDIS;
  555. /* CTS flow control flag */
  556. if ((termios->c_cflag & CRTSCTS) &&
  557. (up->port.flags & UPF_TXX9_HAVE_CTS_LINE)) {
  558. sio_set(up, TXX9_SIFLCR,
  559. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  560. } else {
  561. sio_mask(up, TXX9_SIFLCR,
  562. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  563. }
  564. sio_out(up, TXX9_SILCR, cval);
  565. sio_quot_set(up, quot);
  566. sio_out(up, TXX9_SIFCR, fcr);
  567. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  568. spin_unlock_irqrestore(&up->port.lock, flags);
  569. }
  570. static void
  571. serial_txx9_pm(struct uart_port *port, unsigned int state,
  572. unsigned int oldstate)
  573. {
  574. if (state == 0)
  575. serial_txx9_initialize(port);
  576. }
  577. static int serial_txx9_request_resource(struct uart_txx9_port *up)
  578. {
  579. unsigned int size = TXX9_REGION_SIZE;
  580. int ret = 0;
  581. switch (up->port.iotype) {
  582. default:
  583. if (!up->port.mapbase)
  584. break;
  585. if (!request_mem_region(up->port.mapbase, size, "serial_txx9")) {
  586. ret = -EBUSY;
  587. break;
  588. }
  589. if (up->port.flags & UPF_IOREMAP) {
  590. up->port.membase = ioremap(up->port.mapbase, size);
  591. if (!up->port.membase) {
  592. release_mem_region(up->port.mapbase, size);
  593. ret = -ENOMEM;
  594. }
  595. }
  596. break;
  597. case UPIO_PORT:
  598. if (!request_region(up->port.iobase, size, "serial_txx9"))
  599. ret = -EBUSY;
  600. break;
  601. }
  602. return ret;
  603. }
  604. static void serial_txx9_release_resource(struct uart_txx9_port *up)
  605. {
  606. unsigned int size = TXX9_REGION_SIZE;
  607. switch (up->port.iotype) {
  608. default:
  609. if (!up->port.mapbase)
  610. break;
  611. if (up->port.flags & UPF_IOREMAP) {
  612. iounmap(up->port.membase);
  613. up->port.membase = NULL;
  614. }
  615. release_mem_region(up->port.mapbase, size);
  616. break;
  617. case UPIO_PORT:
  618. release_region(up->port.iobase, size);
  619. break;
  620. }
  621. }
  622. static void serial_txx9_release_port(struct uart_port *port)
  623. {
  624. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  625. serial_txx9_release_resource(up);
  626. }
  627. static int serial_txx9_request_port(struct uart_port *port)
  628. {
  629. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  630. return serial_txx9_request_resource(up);
  631. }
  632. static void serial_txx9_config_port(struct uart_port *port, int uflags)
  633. {
  634. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  635. int ret;
  636. /*
  637. * Find the region that we can probe for. This in turn
  638. * tells us whether we can probe for the type of port.
  639. */
  640. ret = serial_txx9_request_resource(up);
  641. if (ret < 0)
  642. return;
  643. port->type = PORT_TXX9;
  644. up->port.fifosize = TXX9_SIO_TX_FIFO;
  645. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  646. if (up->port.line == up->port.cons->index)
  647. return;
  648. #endif
  649. serial_txx9_initialize(port);
  650. }
  651. static const char *
  652. serial_txx9_type(struct uart_port *port)
  653. {
  654. return "txx9";
  655. }
  656. static struct uart_ops serial_txx9_pops = {
  657. .tx_empty = serial_txx9_tx_empty,
  658. .set_mctrl = serial_txx9_set_mctrl,
  659. .get_mctrl = serial_txx9_get_mctrl,
  660. .stop_tx = serial_txx9_stop_tx,
  661. .start_tx = serial_txx9_start_tx,
  662. .stop_rx = serial_txx9_stop_rx,
  663. .enable_ms = serial_txx9_enable_ms,
  664. .break_ctl = serial_txx9_break_ctl,
  665. .startup = serial_txx9_startup,
  666. .shutdown = serial_txx9_shutdown,
  667. .set_termios = serial_txx9_set_termios,
  668. .pm = serial_txx9_pm,
  669. .type = serial_txx9_type,
  670. .release_port = serial_txx9_release_port,
  671. .request_port = serial_txx9_request_port,
  672. .config_port = serial_txx9_config_port,
  673. };
  674. static struct uart_txx9_port serial_txx9_ports[UART_NR];
  675. static void __init serial_txx9_register_ports(struct uart_driver *drv,
  676. struct device *dev)
  677. {
  678. int i;
  679. for (i = 0; i < UART_NR; i++) {
  680. struct uart_txx9_port *up = &serial_txx9_ports[i];
  681. up->port.line = i;
  682. up->port.ops = &serial_txx9_pops;
  683. up->port.dev = dev;
  684. if (up->port.iobase || up->port.mapbase)
  685. uart_add_one_port(drv, &up->port);
  686. }
  687. }
  688. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  689. /*
  690. * Wait for transmitter & holding register to empty
  691. */
  692. static inline void wait_for_xmitr(struct uart_txx9_port *up)
  693. {
  694. unsigned int tmout = 10000;
  695. /* Wait up to 10ms for the character(s) to be sent. */
  696. while (--tmout &&
  697. !(sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS))
  698. udelay(1);
  699. /* Wait up to 1s for flow control if necessary */
  700. if (up->port.flags & UPF_CONS_FLOW) {
  701. tmout = 1000000;
  702. while (--tmout &&
  703. (sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS))
  704. udelay(1);
  705. }
  706. }
  707. static void serial_txx9_console_putchar(struct uart_port *port, int ch)
  708. {
  709. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  710. wait_for_xmitr(up);
  711. sio_out(up, TXX9_SITFIFO, ch);
  712. }
  713. /*
  714. * Print a string to the serial port trying not to disturb
  715. * any possible real use of the port...
  716. *
  717. * The console_lock must be held when we get here.
  718. */
  719. static void
  720. serial_txx9_console_write(struct console *co, const char *s, unsigned int count)
  721. {
  722. struct uart_txx9_port *up = &serial_txx9_ports[co->index];
  723. unsigned int ier, flcr;
  724. /*
  725. * First save the UER then disable the interrupts
  726. */
  727. ier = sio_in(up, TXX9_SIDICR);
  728. sio_out(up, TXX9_SIDICR, 0);
  729. /*
  730. * Disable flow-control if enabled (and unnecessary)
  731. */
  732. flcr = sio_in(up, TXX9_SIFLCR);
  733. if (!(up->port.flags & UPF_CONS_FLOW) && (flcr & TXX9_SIFLCR_TES))
  734. sio_out(up, TXX9_SIFLCR, flcr & ~TXX9_SIFLCR_TES);
  735. uart_console_write(&up->port, s, count, serial_txx9_console_putchar);
  736. /*
  737. * Finally, wait for transmitter to become empty
  738. * and restore the IER
  739. */
  740. wait_for_xmitr(up);
  741. sio_out(up, TXX9_SIFLCR, flcr);
  742. sio_out(up, TXX9_SIDICR, ier);
  743. }
  744. static int __init serial_txx9_console_setup(struct console *co, char *options)
  745. {
  746. struct uart_port *port;
  747. struct uart_txx9_port *up;
  748. int baud = 9600;
  749. int bits = 8;
  750. int parity = 'n';
  751. int flow = 'n';
  752. /*
  753. * Check whether an invalid uart number has been specified, and
  754. * if so, search for the first available port that does have
  755. * console support.
  756. */
  757. if (co->index >= UART_NR)
  758. co->index = 0;
  759. up = &serial_txx9_ports[co->index];
  760. port = &up->port;
  761. if (!port->ops)
  762. return -ENODEV;
  763. serial_txx9_initialize(&up->port);
  764. if (options)
  765. uart_parse_options(options, &baud, &parity, &bits, &flow);
  766. return uart_set_options(port, co, baud, parity, bits, flow);
  767. }
  768. static struct uart_driver serial_txx9_reg;
  769. static struct console serial_txx9_console = {
  770. .name = TXX9_TTY_NAME,
  771. .write = serial_txx9_console_write,
  772. .device = uart_console_device,
  773. .setup = serial_txx9_console_setup,
  774. .flags = CON_PRINTBUFFER,
  775. .index = -1,
  776. .data = &serial_txx9_reg,
  777. };
  778. static int __init serial_txx9_console_init(void)
  779. {
  780. register_console(&serial_txx9_console);
  781. return 0;
  782. }
  783. console_initcall(serial_txx9_console_init);
  784. #define SERIAL_TXX9_CONSOLE &serial_txx9_console
  785. #else
  786. #define SERIAL_TXX9_CONSOLE NULL
  787. #endif
  788. static struct uart_driver serial_txx9_reg = {
  789. .owner = THIS_MODULE,
  790. .driver_name = "serial_txx9",
  791. .dev_name = TXX9_TTY_NAME,
  792. .major = TXX9_TTY_MAJOR,
  793. .minor = TXX9_TTY_MINOR_START,
  794. .nr = UART_NR,
  795. .cons = SERIAL_TXX9_CONSOLE,
  796. };
  797. int __init early_serial_txx9_setup(struct uart_port *port)
  798. {
  799. if (port->line >= ARRAY_SIZE(serial_txx9_ports))
  800. return -ENODEV;
  801. serial_txx9_ports[port->line].port = *port;
  802. serial_txx9_ports[port->line].port.ops = &serial_txx9_pops;
  803. serial_txx9_ports[port->line].port.flags |=
  804. UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  805. return 0;
  806. }
  807. static DEFINE_MUTEX(serial_txx9_mutex);
  808. /**
  809. * serial_txx9_register_port - register a serial port
  810. * @port: serial port template
  811. *
  812. * Configure the serial port specified by the request.
  813. *
  814. * The port is then probed and if necessary the IRQ is autodetected
  815. * If this fails an error is returned.
  816. *
  817. * On success the port is ready to use and the line number is returned.
  818. */
  819. static int __devinit serial_txx9_register_port(struct uart_port *port)
  820. {
  821. int i;
  822. struct uart_txx9_port *uart;
  823. int ret = -ENOSPC;
  824. mutex_lock(&serial_txx9_mutex);
  825. for (i = 0; i < UART_NR; i++) {
  826. uart = &serial_txx9_ports[i];
  827. if (uart_match_port(&uart->port, port)) {
  828. uart_remove_one_port(&serial_txx9_reg, &uart->port);
  829. break;
  830. }
  831. }
  832. if (i == UART_NR) {
  833. /* Find unused port */
  834. for (i = 0; i < UART_NR; i++) {
  835. uart = &serial_txx9_ports[i];
  836. if (!(uart->port.iobase || uart->port.mapbase))
  837. break;
  838. }
  839. }
  840. if (i < UART_NR) {
  841. uart->port.iobase = port->iobase;
  842. uart->port.membase = port->membase;
  843. uart->port.irq = port->irq;
  844. uart->port.uartclk = port->uartclk;
  845. uart->port.iotype = port->iotype;
  846. uart->port.flags = port->flags
  847. | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  848. uart->port.mapbase = port->mapbase;
  849. if (port->dev)
  850. uart->port.dev = port->dev;
  851. ret = uart_add_one_port(&serial_txx9_reg, &uart->port);
  852. if (ret == 0)
  853. ret = uart->port.line;
  854. }
  855. mutex_unlock(&serial_txx9_mutex);
  856. return ret;
  857. }
  858. /**
  859. * serial_txx9_unregister_port - remove a txx9 serial port at runtime
  860. * @line: serial line number
  861. *
  862. * Remove one serial port. This may not be called from interrupt
  863. * context. We hand the port back to the our control.
  864. */
  865. static void __devexit serial_txx9_unregister_port(int line)
  866. {
  867. struct uart_txx9_port *uart = &serial_txx9_ports[line];
  868. mutex_lock(&serial_txx9_mutex);
  869. uart_remove_one_port(&serial_txx9_reg, &uart->port);
  870. uart->port.flags = 0;
  871. uart->port.type = PORT_UNKNOWN;
  872. uart->port.iobase = 0;
  873. uart->port.mapbase = 0;
  874. uart->port.membase = NULL;
  875. uart->port.dev = NULL;
  876. mutex_unlock(&serial_txx9_mutex);
  877. }
  878. /*
  879. * Register a set of serial devices attached to a platform device.
  880. */
  881. static int __devinit serial_txx9_probe(struct platform_device *dev)
  882. {
  883. struct uart_port *p = dev->dev.platform_data;
  884. struct uart_port port;
  885. int ret, i;
  886. memset(&port, 0, sizeof(struct uart_port));
  887. for (i = 0; p && p->uartclk != 0; p++, i++) {
  888. port.iobase = p->iobase;
  889. port.membase = p->membase;
  890. port.irq = p->irq;
  891. port.uartclk = p->uartclk;
  892. port.iotype = p->iotype;
  893. port.flags = p->flags;
  894. port.mapbase = p->mapbase;
  895. port.dev = &dev->dev;
  896. ret = serial_txx9_register_port(&port);
  897. if (ret < 0) {
  898. dev_err(&dev->dev, "unable to register port at index %d "
  899. "(IO%x MEM%llx IRQ%d): %d\n", i,
  900. p->iobase, (unsigned long long)p->mapbase,
  901. p->irq, ret);
  902. }
  903. }
  904. return 0;
  905. }
  906. /*
  907. * Remove serial ports registered against a platform device.
  908. */
  909. static int __devexit serial_txx9_remove(struct platform_device *dev)
  910. {
  911. int i;
  912. for (i = 0; i < UART_NR; i++) {
  913. struct uart_txx9_port *up = &serial_txx9_ports[i];
  914. if (up->port.dev == &dev->dev)
  915. serial_txx9_unregister_port(i);
  916. }
  917. return 0;
  918. }
  919. #ifdef CONFIG_PM
  920. static int serial_txx9_suspend(struct platform_device *dev, pm_message_t state)
  921. {
  922. int i;
  923. for (i = 0; i < UART_NR; i++) {
  924. struct uart_txx9_port *up = &serial_txx9_ports[i];
  925. if (up->port.type != PORT_UNKNOWN && up->port.dev == &dev->dev)
  926. uart_suspend_port(&serial_txx9_reg, &up->port);
  927. }
  928. return 0;
  929. }
  930. static int serial_txx9_resume(struct platform_device *dev)
  931. {
  932. int i;
  933. for (i = 0; i < UART_NR; i++) {
  934. struct uart_txx9_port *up = &serial_txx9_ports[i];
  935. if (up->port.type != PORT_UNKNOWN && up->port.dev == &dev->dev)
  936. uart_resume_port(&serial_txx9_reg, &up->port);
  937. }
  938. return 0;
  939. }
  940. #endif
  941. static struct platform_driver serial_txx9_plat_driver = {
  942. .probe = serial_txx9_probe,
  943. .remove = __devexit_p(serial_txx9_remove),
  944. #ifdef CONFIG_PM
  945. .suspend = serial_txx9_suspend,
  946. .resume = serial_txx9_resume,
  947. #endif
  948. .driver = {
  949. .name = "serial_txx9",
  950. .owner = THIS_MODULE,
  951. },
  952. };
  953. #ifdef ENABLE_SERIAL_TXX9_PCI
  954. /*
  955. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  956. * to the arrangement of serial ports on a PCI card.
  957. */
  958. static int __devinit
  959. pciserial_txx9_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  960. {
  961. struct uart_port port;
  962. int line;
  963. int rc;
  964. rc = pci_enable_device(dev);
  965. if (rc)
  966. return rc;
  967. memset(&port, 0, sizeof(port));
  968. port.ops = &serial_txx9_pops;
  969. port.flags |= UPF_TXX9_HAVE_CTS_LINE;
  970. port.uartclk = 66670000;
  971. port.irq = dev->irq;
  972. port.iotype = UPIO_PORT;
  973. port.iobase = pci_resource_start(dev, 1);
  974. port.dev = &dev->dev;
  975. line = serial_txx9_register_port(&port);
  976. if (line < 0) {
  977. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), line);
  978. pci_disable_device(dev);
  979. return line;
  980. }
  981. pci_set_drvdata(dev, &serial_txx9_ports[line]);
  982. return 0;
  983. }
  984. static void __devexit pciserial_txx9_remove_one(struct pci_dev *dev)
  985. {
  986. struct uart_txx9_port *up = pci_get_drvdata(dev);
  987. pci_set_drvdata(dev, NULL);
  988. if (up) {
  989. serial_txx9_unregister_port(up->port.line);
  990. pci_disable_device(dev);
  991. }
  992. }
  993. #ifdef CONFIG_PM
  994. static int pciserial_txx9_suspend_one(struct pci_dev *dev, pm_message_t state)
  995. {
  996. struct uart_txx9_port *up = pci_get_drvdata(dev);
  997. if (up)
  998. uart_suspend_port(&serial_txx9_reg, &up->port);
  999. pci_save_state(dev);
  1000. pci_set_power_state(dev, pci_choose_state(dev, state));
  1001. return 0;
  1002. }
  1003. static int pciserial_txx9_resume_one(struct pci_dev *dev)
  1004. {
  1005. struct uart_txx9_port *up = pci_get_drvdata(dev);
  1006. pci_set_power_state(dev, PCI_D0);
  1007. pci_restore_state(dev);
  1008. if (up)
  1009. uart_resume_port(&serial_txx9_reg, &up->port);
  1010. return 0;
  1011. }
  1012. #endif
  1013. static const struct pci_device_id serial_txx9_pci_tbl[] = {
  1014. { PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_MISC) },
  1015. { 0, }
  1016. };
  1017. static struct pci_driver serial_txx9_pci_driver = {
  1018. .name = "serial_txx9",
  1019. .probe = pciserial_txx9_init_one,
  1020. .remove = __devexit_p(pciserial_txx9_remove_one),
  1021. #ifdef CONFIG_PM
  1022. .suspend = pciserial_txx9_suspend_one,
  1023. .resume = pciserial_txx9_resume_one,
  1024. #endif
  1025. .id_table = serial_txx9_pci_tbl,
  1026. };
  1027. MODULE_DEVICE_TABLE(pci, serial_txx9_pci_tbl);
  1028. #endif /* ENABLE_SERIAL_TXX9_PCI */
  1029. static struct platform_device *serial_txx9_plat_devs;
  1030. static int __init serial_txx9_init(void)
  1031. {
  1032. int ret;
  1033. printk(KERN_INFO "%s version %s\n", serial_name, serial_version);
  1034. ret = uart_register_driver(&serial_txx9_reg);
  1035. if (ret)
  1036. goto out;
  1037. serial_txx9_plat_devs = platform_device_alloc("serial_txx9", -1);
  1038. if (!serial_txx9_plat_devs) {
  1039. ret = -ENOMEM;
  1040. goto unreg_uart_drv;
  1041. }
  1042. ret = platform_device_add(serial_txx9_plat_devs);
  1043. if (ret)
  1044. goto put_dev;
  1045. serial_txx9_register_ports(&serial_txx9_reg,
  1046. &serial_txx9_plat_devs->dev);
  1047. ret = platform_driver_register(&serial_txx9_plat_driver);
  1048. if (ret)
  1049. goto del_dev;
  1050. #ifdef ENABLE_SERIAL_TXX9_PCI
  1051. ret = pci_register_driver(&serial_txx9_pci_driver);
  1052. #endif
  1053. if (ret == 0)
  1054. goto out;
  1055. del_dev:
  1056. platform_device_del(serial_txx9_plat_devs);
  1057. put_dev:
  1058. platform_device_put(serial_txx9_plat_devs);
  1059. unreg_uart_drv:
  1060. uart_unregister_driver(&serial_txx9_reg);
  1061. out:
  1062. return ret;
  1063. }
  1064. static void __exit serial_txx9_exit(void)
  1065. {
  1066. int i;
  1067. #ifdef ENABLE_SERIAL_TXX9_PCI
  1068. pci_unregister_driver(&serial_txx9_pci_driver);
  1069. #endif
  1070. platform_driver_unregister(&serial_txx9_plat_driver);
  1071. platform_device_unregister(serial_txx9_plat_devs);
  1072. for (i = 0; i < UART_NR; i++) {
  1073. struct uart_txx9_port *up = &serial_txx9_ports[i];
  1074. if (up->port.iobase || up->port.mapbase)
  1075. uart_remove_one_port(&serial_txx9_reg, &up->port);
  1076. }
  1077. uart_unregister_driver(&serial_txx9_reg);
  1078. }
  1079. module_init(serial_txx9_init);
  1080. module_exit(serial_txx9_exit);
  1081. MODULE_LICENSE("GPL");
  1082. MODULE_DESCRIPTION("TX39/49 serial driver");
  1083. MODULE_ALIAS_CHARDEV_MAJOR(TXX9_TTY_MAJOR);