mpsc.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008
  1. /*
  2. * Generic driver for the MPSC (UART mode) on Marvell parts (e.g., GT64240,
  3. * GT64260, MV64340, MV64360, GT96100, ... ).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * Based on an old MPSC driver that was in the linuxppc tree. It appears to
  8. * have been created by Chris Zankel (formerly of MontaVista) but there
  9. * is no proper Copyright so I'm not sure. Apparently, parts were also
  10. * taken from PPCBoot (now U-Boot). Also based on drivers/serial/8250.c
  11. * by Russell King.
  12. *
  13. * 2004 (c) MontaVista, Software, Inc. This file is licensed under
  14. * the terms of the GNU General Public License version 2. This program
  15. * is licensed "as is" without any warranty of any kind, whether express
  16. * or implied.
  17. */
  18. /*
  19. * The MPSC interface is much like a typical network controller's interface.
  20. * That is, you set up separate rings of descriptors for transmitting and
  21. * receiving data. There is also a pool of buffers with (one buffer per
  22. * descriptor) that incoming data are dma'd into or outgoing data are dma'd
  23. * out of.
  24. *
  25. * The MPSC requires two other controllers to be able to work. The Baud Rate
  26. * Generator (BRG) provides a clock at programmable frequencies which determines
  27. * the baud rate. The Serial DMA Controller (SDMA) takes incoming data from the
  28. * MPSC and DMA's it into memory or DMA's outgoing data and passes it to the
  29. * MPSC. It is actually the SDMA interrupt that the driver uses to keep the
  30. * transmit and receive "engines" going (i.e., indicate data has been
  31. * transmitted or received).
  32. *
  33. * NOTES:
  34. *
  35. * 1) Some chips have an erratum where several regs cannot be
  36. * read. To work around that, we keep a local copy of those regs in
  37. * 'mpsc_port_info'.
  38. *
  39. * 2) Some chips have an erratum where the ctlr will hang when the SDMA ctlr
  40. * accesses system mem with coherency enabled. For that reason, the driver
  41. * assumes that coherency for that ctlr has been disabled. This means
  42. * that when in a cache coherent system, the driver has to manually manage
  43. * the data cache on the areas that it touches because the dma_* macro are
  44. * basically no-ops.
  45. *
  46. * 3) There is an erratum (on PPC) where you can't use the instruction to do
  47. * a DMA_TO_DEVICE/cache clean so DMA_BIDIRECTIONAL/flushes are used in places
  48. * where a DMA_TO_DEVICE/clean would have [otherwise] sufficed.
  49. *
  50. * 4) AFAICT, hardware flow control isn't supported by the controller --MAG.
  51. */
  52. #if defined(CONFIG_SERIAL_MPSC_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  53. #define SUPPORT_SYSRQ
  54. #endif
  55. #include <linux/module.h>
  56. #include <linux/moduleparam.h>
  57. #include <linux/tty.h>
  58. #include <linux/tty_flip.h>
  59. #include <linux/ioport.h>
  60. #include <linux/init.h>
  61. #include <linux/console.h>
  62. #include <linux/sysrq.h>
  63. #include <linux/serial.h>
  64. #include <linux/serial_core.h>
  65. #include <linux/delay.h>
  66. #include <linux/device.h>
  67. #include <linux/dma-mapping.h>
  68. #include <linux/mv643xx.h>
  69. #include <linux/platform_device.h>
  70. #include <asm/io.h>
  71. #include <asm/irq.h>
  72. #define MPSC_NUM_CTLRS 2
  73. /*
  74. * Descriptors and buffers must be cache line aligned.
  75. * Buffers lengths must be multiple of cache line size.
  76. * Number of Tx & Rx descriptors must be powers of 2.
  77. */
  78. #define MPSC_RXR_ENTRIES 32
  79. #define MPSC_RXRE_SIZE dma_get_cache_alignment()
  80. #define MPSC_RXR_SIZE (MPSC_RXR_ENTRIES * MPSC_RXRE_SIZE)
  81. #define MPSC_RXBE_SIZE dma_get_cache_alignment()
  82. #define MPSC_RXB_SIZE (MPSC_RXR_ENTRIES * MPSC_RXBE_SIZE)
  83. #define MPSC_TXR_ENTRIES 32
  84. #define MPSC_TXRE_SIZE dma_get_cache_alignment()
  85. #define MPSC_TXR_SIZE (MPSC_TXR_ENTRIES * MPSC_TXRE_SIZE)
  86. #define MPSC_TXBE_SIZE dma_get_cache_alignment()
  87. #define MPSC_TXB_SIZE (MPSC_TXR_ENTRIES * MPSC_TXBE_SIZE)
  88. #define MPSC_DMA_ALLOC_SIZE (MPSC_RXR_SIZE + MPSC_RXB_SIZE + MPSC_TXR_SIZE \
  89. + MPSC_TXB_SIZE + dma_get_cache_alignment() /* for alignment */)
  90. /* Rx and Tx Ring entry descriptors -- assume entry size is <= cacheline size */
  91. struct mpsc_rx_desc {
  92. u16 bufsize;
  93. u16 bytecnt;
  94. u32 cmdstat;
  95. u32 link;
  96. u32 buf_ptr;
  97. } __attribute((packed));
  98. struct mpsc_tx_desc {
  99. u16 bytecnt;
  100. u16 shadow;
  101. u32 cmdstat;
  102. u32 link;
  103. u32 buf_ptr;
  104. } __attribute((packed));
  105. /*
  106. * Some regs that have the erratum that you can't read them are are shared
  107. * between the two MPSC controllers. This struct contains those shared regs.
  108. */
  109. struct mpsc_shared_regs {
  110. phys_addr_t mpsc_routing_base_p;
  111. phys_addr_t sdma_intr_base_p;
  112. void __iomem *mpsc_routing_base;
  113. void __iomem *sdma_intr_base;
  114. u32 MPSC_MRR_m;
  115. u32 MPSC_RCRR_m;
  116. u32 MPSC_TCRR_m;
  117. u32 SDMA_INTR_CAUSE_m;
  118. u32 SDMA_INTR_MASK_m;
  119. };
  120. /* The main driver data structure */
  121. struct mpsc_port_info {
  122. struct uart_port port; /* Overlay uart_port structure */
  123. /* Internal driver state for this ctlr */
  124. u8 ready;
  125. u8 rcv_data;
  126. tcflag_t c_iflag; /* save termios->c_iflag */
  127. tcflag_t c_cflag; /* save termios->c_cflag */
  128. /* Info passed in from platform */
  129. u8 mirror_regs; /* Need to mirror regs? */
  130. u8 cache_mgmt; /* Need manual cache mgmt? */
  131. u8 brg_can_tune; /* BRG has baud tuning? */
  132. u32 brg_clk_src;
  133. u16 mpsc_max_idle;
  134. int default_baud;
  135. int default_bits;
  136. int default_parity;
  137. int default_flow;
  138. /* Physical addresses of various blocks of registers (from platform) */
  139. phys_addr_t mpsc_base_p;
  140. phys_addr_t sdma_base_p;
  141. phys_addr_t brg_base_p;
  142. /* Virtual addresses of various blocks of registers (from platform) */
  143. void __iomem *mpsc_base;
  144. void __iomem *sdma_base;
  145. void __iomem *brg_base;
  146. /* Descriptor ring and buffer allocations */
  147. void *dma_region;
  148. dma_addr_t dma_region_p;
  149. dma_addr_t rxr; /* Rx descriptor ring */
  150. dma_addr_t rxr_p; /* Phys addr of rxr */
  151. u8 *rxb; /* Rx Ring I/O buf */
  152. u8 *rxb_p; /* Phys addr of rxb */
  153. u32 rxr_posn; /* First desc w/ Rx data */
  154. dma_addr_t txr; /* Tx descriptor ring */
  155. dma_addr_t txr_p; /* Phys addr of txr */
  156. u8 *txb; /* Tx Ring I/O buf */
  157. u8 *txb_p; /* Phys addr of txb */
  158. int txr_head; /* Where new data goes */
  159. int txr_tail; /* Where sent data comes off */
  160. spinlock_t tx_lock; /* transmit lock */
  161. /* Mirrored values of regs we can't read (if 'mirror_regs' set) */
  162. u32 MPSC_MPCR_m;
  163. u32 MPSC_CHR_1_m;
  164. u32 MPSC_CHR_2_m;
  165. u32 MPSC_CHR_10_m;
  166. u32 BRG_BCR_m;
  167. struct mpsc_shared_regs *shared_regs;
  168. };
  169. /* Hooks to platform-specific code */
  170. int mpsc_platform_register_driver(void);
  171. void mpsc_platform_unregister_driver(void);
  172. /* Hooks back in to mpsc common to be called by platform-specific code */
  173. struct mpsc_port_info *mpsc_device_probe(int index);
  174. struct mpsc_port_info *mpsc_device_remove(int index);
  175. /* Main MPSC Configuration Register Offsets */
  176. #define MPSC_MMCRL 0x0000
  177. #define MPSC_MMCRH 0x0004
  178. #define MPSC_MPCR 0x0008
  179. #define MPSC_CHR_1 0x000c
  180. #define MPSC_CHR_2 0x0010
  181. #define MPSC_CHR_3 0x0014
  182. #define MPSC_CHR_4 0x0018
  183. #define MPSC_CHR_5 0x001c
  184. #define MPSC_CHR_6 0x0020
  185. #define MPSC_CHR_7 0x0024
  186. #define MPSC_CHR_8 0x0028
  187. #define MPSC_CHR_9 0x002c
  188. #define MPSC_CHR_10 0x0030
  189. #define MPSC_CHR_11 0x0034
  190. #define MPSC_MPCR_FRZ (1 << 9)
  191. #define MPSC_MPCR_CL_5 0
  192. #define MPSC_MPCR_CL_6 1
  193. #define MPSC_MPCR_CL_7 2
  194. #define MPSC_MPCR_CL_8 3
  195. #define MPSC_MPCR_SBL_1 0
  196. #define MPSC_MPCR_SBL_2 1
  197. #define MPSC_CHR_2_TEV (1<<1)
  198. #define MPSC_CHR_2_TA (1<<7)
  199. #define MPSC_CHR_2_TTCS (1<<9)
  200. #define MPSC_CHR_2_REV (1<<17)
  201. #define MPSC_CHR_2_RA (1<<23)
  202. #define MPSC_CHR_2_CRD (1<<25)
  203. #define MPSC_CHR_2_EH (1<<31)
  204. #define MPSC_CHR_2_PAR_ODD 0
  205. #define MPSC_CHR_2_PAR_SPACE 1
  206. #define MPSC_CHR_2_PAR_EVEN 2
  207. #define MPSC_CHR_2_PAR_MARK 3
  208. /* MPSC Signal Routing */
  209. #define MPSC_MRR 0x0000
  210. #define MPSC_RCRR 0x0004
  211. #define MPSC_TCRR 0x0008
  212. /* Serial DMA Controller Interface Registers */
  213. #define SDMA_SDC 0x0000
  214. #define SDMA_SDCM 0x0008
  215. #define SDMA_RX_DESC 0x0800
  216. #define SDMA_RX_BUF_PTR 0x0808
  217. #define SDMA_SCRDP 0x0810
  218. #define SDMA_TX_DESC 0x0c00
  219. #define SDMA_SCTDP 0x0c10
  220. #define SDMA_SFTDP 0x0c14
  221. #define SDMA_DESC_CMDSTAT_PE (1<<0)
  222. #define SDMA_DESC_CMDSTAT_CDL (1<<1)
  223. #define SDMA_DESC_CMDSTAT_FR (1<<3)
  224. #define SDMA_DESC_CMDSTAT_OR (1<<6)
  225. #define SDMA_DESC_CMDSTAT_BR (1<<9)
  226. #define SDMA_DESC_CMDSTAT_MI (1<<10)
  227. #define SDMA_DESC_CMDSTAT_A (1<<11)
  228. #define SDMA_DESC_CMDSTAT_AM (1<<12)
  229. #define SDMA_DESC_CMDSTAT_CT (1<<13)
  230. #define SDMA_DESC_CMDSTAT_C (1<<14)
  231. #define SDMA_DESC_CMDSTAT_ES (1<<15)
  232. #define SDMA_DESC_CMDSTAT_L (1<<16)
  233. #define SDMA_DESC_CMDSTAT_F (1<<17)
  234. #define SDMA_DESC_CMDSTAT_P (1<<18)
  235. #define SDMA_DESC_CMDSTAT_EI (1<<23)
  236. #define SDMA_DESC_CMDSTAT_O (1<<31)
  237. #define SDMA_DESC_DFLT (SDMA_DESC_CMDSTAT_O \
  238. | SDMA_DESC_CMDSTAT_EI)
  239. #define SDMA_SDC_RFT (1<<0)
  240. #define SDMA_SDC_SFM (1<<1)
  241. #define SDMA_SDC_BLMR (1<<6)
  242. #define SDMA_SDC_BLMT (1<<7)
  243. #define SDMA_SDC_POVR (1<<8)
  244. #define SDMA_SDC_RIFB (1<<9)
  245. #define SDMA_SDCM_ERD (1<<7)
  246. #define SDMA_SDCM_AR (1<<15)
  247. #define SDMA_SDCM_STD (1<<16)
  248. #define SDMA_SDCM_TXD (1<<23)
  249. #define SDMA_SDCM_AT (1<<31)
  250. #define SDMA_0_CAUSE_RXBUF (1<<0)
  251. #define SDMA_0_CAUSE_RXERR (1<<1)
  252. #define SDMA_0_CAUSE_TXBUF (1<<2)
  253. #define SDMA_0_CAUSE_TXEND (1<<3)
  254. #define SDMA_1_CAUSE_RXBUF (1<<8)
  255. #define SDMA_1_CAUSE_RXERR (1<<9)
  256. #define SDMA_1_CAUSE_TXBUF (1<<10)
  257. #define SDMA_1_CAUSE_TXEND (1<<11)
  258. #define SDMA_CAUSE_RX_MASK (SDMA_0_CAUSE_RXBUF | SDMA_0_CAUSE_RXERR \
  259. | SDMA_1_CAUSE_RXBUF | SDMA_1_CAUSE_RXERR)
  260. #define SDMA_CAUSE_TX_MASK (SDMA_0_CAUSE_TXBUF | SDMA_0_CAUSE_TXEND \
  261. | SDMA_1_CAUSE_TXBUF | SDMA_1_CAUSE_TXEND)
  262. /* SDMA Interrupt registers */
  263. #define SDMA_INTR_CAUSE 0x0000
  264. #define SDMA_INTR_MASK 0x0080
  265. /* Baud Rate Generator Interface Registers */
  266. #define BRG_BCR 0x0000
  267. #define BRG_BTR 0x0004
  268. /*
  269. * Define how this driver is known to the outside (we've been assigned a
  270. * range on the "Low-density serial ports" major).
  271. */
  272. #define MPSC_MAJOR 204
  273. #define MPSC_MINOR_START 44
  274. #define MPSC_DRIVER_NAME "MPSC"
  275. #define MPSC_DEV_NAME "ttyMM"
  276. #define MPSC_VERSION "1.00"
  277. static struct mpsc_port_info mpsc_ports[MPSC_NUM_CTLRS];
  278. static struct mpsc_shared_regs mpsc_shared_regs;
  279. static struct uart_driver mpsc_reg;
  280. static void mpsc_start_rx(struct mpsc_port_info *pi);
  281. static void mpsc_free_ring_mem(struct mpsc_port_info *pi);
  282. static void mpsc_release_port(struct uart_port *port);
  283. /*
  284. ******************************************************************************
  285. *
  286. * Baud Rate Generator Routines (BRG)
  287. *
  288. ******************************************************************************
  289. */
  290. static void mpsc_brg_init(struct mpsc_port_info *pi, u32 clk_src)
  291. {
  292. u32 v;
  293. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  294. v = (v & ~(0xf << 18)) | ((clk_src & 0xf) << 18);
  295. if (pi->brg_can_tune)
  296. v &= ~(1 << 25);
  297. if (pi->mirror_regs)
  298. pi->BRG_BCR_m = v;
  299. writel(v, pi->brg_base + BRG_BCR);
  300. writel(readl(pi->brg_base + BRG_BTR) & 0xffff0000,
  301. pi->brg_base + BRG_BTR);
  302. }
  303. static void mpsc_brg_enable(struct mpsc_port_info *pi)
  304. {
  305. u32 v;
  306. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  307. v |= (1 << 16);
  308. if (pi->mirror_regs)
  309. pi->BRG_BCR_m = v;
  310. writel(v, pi->brg_base + BRG_BCR);
  311. }
  312. static void mpsc_brg_disable(struct mpsc_port_info *pi)
  313. {
  314. u32 v;
  315. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  316. v &= ~(1 << 16);
  317. if (pi->mirror_regs)
  318. pi->BRG_BCR_m = v;
  319. writel(v, pi->brg_base + BRG_BCR);
  320. }
  321. /*
  322. * To set the baud, we adjust the CDV field in the BRG_BCR reg.
  323. * From manual: Baud = clk / ((CDV+1)*2) ==> CDV = (clk / (baud*2)) - 1.
  324. * However, the input clock is divided by 16 in the MPSC b/c of how
  325. * 'MPSC_MMCRH' was set up so we have to divide the 'clk' used in our
  326. * calculation by 16 to account for that. So the real calculation
  327. * that accounts for the way the mpsc is set up is:
  328. * CDV = (clk / (baud*2*16)) - 1 ==> CDV = (clk / (baud << 5)) - 1.
  329. */
  330. static void mpsc_set_baudrate(struct mpsc_port_info *pi, u32 baud)
  331. {
  332. u32 cdv = (pi->port.uartclk / (baud << 5)) - 1;
  333. u32 v;
  334. mpsc_brg_disable(pi);
  335. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  336. v = (v & 0xffff0000) | (cdv & 0xffff);
  337. if (pi->mirror_regs)
  338. pi->BRG_BCR_m = v;
  339. writel(v, pi->brg_base + BRG_BCR);
  340. mpsc_brg_enable(pi);
  341. }
  342. /*
  343. ******************************************************************************
  344. *
  345. * Serial DMA Routines (SDMA)
  346. *
  347. ******************************************************************************
  348. */
  349. static void mpsc_sdma_burstsize(struct mpsc_port_info *pi, u32 burst_size)
  350. {
  351. u32 v;
  352. pr_debug("mpsc_sdma_burstsize[%d]: burst_size: %d\n",
  353. pi->port.line, burst_size);
  354. burst_size >>= 3; /* Divide by 8 b/c reg values are 8-byte chunks */
  355. if (burst_size < 2)
  356. v = 0x0; /* 1 64-bit word */
  357. else if (burst_size < 4)
  358. v = 0x1; /* 2 64-bit words */
  359. else if (burst_size < 8)
  360. v = 0x2; /* 4 64-bit words */
  361. else
  362. v = 0x3; /* 8 64-bit words */
  363. writel((readl(pi->sdma_base + SDMA_SDC) & (0x3 << 12)) | (v << 12),
  364. pi->sdma_base + SDMA_SDC);
  365. }
  366. static void mpsc_sdma_init(struct mpsc_port_info *pi, u32 burst_size)
  367. {
  368. pr_debug("mpsc_sdma_init[%d]: burst_size: %d\n", pi->port.line,
  369. burst_size);
  370. writel((readl(pi->sdma_base + SDMA_SDC) & 0x3ff) | 0x03f,
  371. pi->sdma_base + SDMA_SDC);
  372. mpsc_sdma_burstsize(pi, burst_size);
  373. }
  374. static u32 mpsc_sdma_intr_mask(struct mpsc_port_info *pi, u32 mask)
  375. {
  376. u32 old, v;
  377. pr_debug("mpsc_sdma_intr_mask[%d]: mask: 0x%x\n", pi->port.line, mask);
  378. old = v = (pi->mirror_regs) ? pi->shared_regs->SDMA_INTR_MASK_m :
  379. readl(pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  380. mask &= 0xf;
  381. if (pi->port.line)
  382. mask <<= 8;
  383. v &= ~mask;
  384. if (pi->mirror_regs)
  385. pi->shared_regs->SDMA_INTR_MASK_m = v;
  386. writel(v, pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  387. if (pi->port.line)
  388. old >>= 8;
  389. return old & 0xf;
  390. }
  391. static void mpsc_sdma_intr_unmask(struct mpsc_port_info *pi, u32 mask)
  392. {
  393. u32 v;
  394. pr_debug("mpsc_sdma_intr_unmask[%d]: mask: 0x%x\n", pi->port.line,mask);
  395. v = (pi->mirror_regs) ? pi->shared_regs->SDMA_INTR_MASK_m
  396. : readl(pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  397. mask &= 0xf;
  398. if (pi->port.line)
  399. mask <<= 8;
  400. v |= mask;
  401. if (pi->mirror_regs)
  402. pi->shared_regs->SDMA_INTR_MASK_m = v;
  403. writel(v, pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  404. }
  405. static void mpsc_sdma_intr_ack(struct mpsc_port_info *pi)
  406. {
  407. pr_debug("mpsc_sdma_intr_ack[%d]: Acknowledging IRQ\n", pi->port.line);
  408. if (pi->mirror_regs)
  409. pi->shared_regs->SDMA_INTR_CAUSE_m = 0;
  410. writeb(0x00, pi->shared_regs->sdma_intr_base + SDMA_INTR_CAUSE
  411. + pi->port.line);
  412. }
  413. static void mpsc_sdma_set_rx_ring(struct mpsc_port_info *pi,
  414. struct mpsc_rx_desc *rxre_p)
  415. {
  416. pr_debug("mpsc_sdma_set_rx_ring[%d]: rxre_p: 0x%x\n",
  417. pi->port.line, (u32)rxre_p);
  418. writel((u32)rxre_p, pi->sdma_base + SDMA_SCRDP);
  419. }
  420. static void mpsc_sdma_set_tx_ring(struct mpsc_port_info *pi,
  421. struct mpsc_tx_desc *txre_p)
  422. {
  423. writel((u32)txre_p, pi->sdma_base + SDMA_SFTDP);
  424. writel((u32)txre_p, pi->sdma_base + SDMA_SCTDP);
  425. }
  426. static void mpsc_sdma_cmd(struct mpsc_port_info *pi, u32 val)
  427. {
  428. u32 v;
  429. v = readl(pi->sdma_base + SDMA_SDCM);
  430. if (val)
  431. v |= val;
  432. else
  433. v = 0;
  434. wmb();
  435. writel(v, pi->sdma_base + SDMA_SDCM);
  436. wmb();
  437. }
  438. static uint mpsc_sdma_tx_active(struct mpsc_port_info *pi)
  439. {
  440. return readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_TXD;
  441. }
  442. static void mpsc_sdma_start_tx(struct mpsc_port_info *pi)
  443. {
  444. struct mpsc_tx_desc *txre, *txre_p;
  445. /* If tx isn't running & there's a desc ready to go, start it */
  446. if (!mpsc_sdma_tx_active(pi)) {
  447. txre = (struct mpsc_tx_desc *)(pi->txr
  448. + (pi->txr_tail * MPSC_TXRE_SIZE));
  449. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  450. DMA_FROM_DEVICE);
  451. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  452. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  453. invalidate_dcache_range((ulong)txre,
  454. (ulong)txre + MPSC_TXRE_SIZE);
  455. #endif
  456. if (be32_to_cpu(txre->cmdstat) & SDMA_DESC_CMDSTAT_O) {
  457. txre_p = (struct mpsc_tx_desc *)
  458. (pi->txr_p + (pi->txr_tail * MPSC_TXRE_SIZE));
  459. mpsc_sdma_set_tx_ring(pi, txre_p);
  460. mpsc_sdma_cmd(pi, SDMA_SDCM_STD | SDMA_SDCM_TXD);
  461. }
  462. }
  463. }
  464. static void mpsc_sdma_stop(struct mpsc_port_info *pi)
  465. {
  466. pr_debug("mpsc_sdma_stop[%d]: Stopping SDMA\n", pi->port.line);
  467. /* Abort any SDMA transfers */
  468. mpsc_sdma_cmd(pi, 0);
  469. mpsc_sdma_cmd(pi, SDMA_SDCM_AR | SDMA_SDCM_AT);
  470. /* Clear the SDMA current and first TX and RX pointers */
  471. mpsc_sdma_set_tx_ring(pi, NULL);
  472. mpsc_sdma_set_rx_ring(pi, NULL);
  473. /* Disable interrupts */
  474. mpsc_sdma_intr_mask(pi, 0xf);
  475. mpsc_sdma_intr_ack(pi);
  476. }
  477. /*
  478. ******************************************************************************
  479. *
  480. * Multi-Protocol Serial Controller Routines (MPSC)
  481. *
  482. ******************************************************************************
  483. */
  484. static void mpsc_hw_init(struct mpsc_port_info *pi)
  485. {
  486. u32 v;
  487. pr_debug("mpsc_hw_init[%d]: Initializing hardware\n", pi->port.line);
  488. /* Set up clock routing */
  489. if (pi->mirror_regs) {
  490. v = pi->shared_regs->MPSC_MRR_m;
  491. v &= ~0x1c7;
  492. pi->shared_regs->MPSC_MRR_m = v;
  493. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  494. v = pi->shared_regs->MPSC_RCRR_m;
  495. v = (v & ~0xf0f) | 0x100;
  496. pi->shared_regs->MPSC_RCRR_m = v;
  497. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  498. v = pi->shared_regs->MPSC_TCRR_m;
  499. v = (v & ~0xf0f) | 0x100;
  500. pi->shared_regs->MPSC_TCRR_m = v;
  501. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  502. } else {
  503. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  504. v &= ~0x1c7;
  505. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  506. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  507. v = (v & ~0xf0f) | 0x100;
  508. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  509. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  510. v = (v & ~0xf0f) | 0x100;
  511. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  512. }
  513. /* Put MPSC in UART mode & enabel Tx/Rx egines */
  514. writel(0x000004c4, pi->mpsc_base + MPSC_MMCRL);
  515. /* No preamble, 16x divider, low-latency, */
  516. writel(0x04400400, pi->mpsc_base + MPSC_MMCRH);
  517. if (pi->mirror_regs) {
  518. pi->MPSC_CHR_1_m = 0;
  519. pi->MPSC_CHR_2_m = 0;
  520. }
  521. writel(0, pi->mpsc_base + MPSC_CHR_1);
  522. writel(0, pi->mpsc_base + MPSC_CHR_2);
  523. writel(pi->mpsc_max_idle, pi->mpsc_base + MPSC_CHR_3);
  524. writel(0, pi->mpsc_base + MPSC_CHR_4);
  525. writel(0, pi->mpsc_base + MPSC_CHR_5);
  526. writel(0, pi->mpsc_base + MPSC_CHR_6);
  527. writel(0, pi->mpsc_base + MPSC_CHR_7);
  528. writel(0, pi->mpsc_base + MPSC_CHR_8);
  529. writel(0, pi->mpsc_base + MPSC_CHR_9);
  530. writel(0, pi->mpsc_base + MPSC_CHR_10);
  531. }
  532. static void mpsc_enter_hunt(struct mpsc_port_info *pi)
  533. {
  534. pr_debug("mpsc_enter_hunt[%d]: Hunting...\n", pi->port.line);
  535. if (pi->mirror_regs) {
  536. writel(pi->MPSC_CHR_2_m | MPSC_CHR_2_EH,
  537. pi->mpsc_base + MPSC_CHR_2);
  538. /* Erratum prevents reading CHR_2 so just delay for a while */
  539. udelay(100);
  540. } else {
  541. writel(readl(pi->mpsc_base + MPSC_CHR_2) | MPSC_CHR_2_EH,
  542. pi->mpsc_base + MPSC_CHR_2);
  543. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_EH)
  544. udelay(10);
  545. }
  546. }
  547. static void mpsc_freeze(struct mpsc_port_info *pi)
  548. {
  549. u32 v;
  550. pr_debug("mpsc_freeze[%d]: Freezing\n", pi->port.line);
  551. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  552. readl(pi->mpsc_base + MPSC_MPCR);
  553. v |= MPSC_MPCR_FRZ;
  554. if (pi->mirror_regs)
  555. pi->MPSC_MPCR_m = v;
  556. writel(v, pi->mpsc_base + MPSC_MPCR);
  557. }
  558. static void mpsc_unfreeze(struct mpsc_port_info *pi)
  559. {
  560. u32 v;
  561. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  562. readl(pi->mpsc_base + MPSC_MPCR);
  563. v &= ~MPSC_MPCR_FRZ;
  564. if (pi->mirror_regs)
  565. pi->MPSC_MPCR_m = v;
  566. writel(v, pi->mpsc_base + MPSC_MPCR);
  567. pr_debug("mpsc_unfreeze[%d]: Unfrozen\n", pi->port.line);
  568. }
  569. static void mpsc_set_char_length(struct mpsc_port_info *pi, u32 len)
  570. {
  571. u32 v;
  572. pr_debug("mpsc_set_char_length[%d]: char len: %d\n", pi->port.line,len);
  573. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  574. readl(pi->mpsc_base + MPSC_MPCR);
  575. v = (v & ~(0x3 << 12)) | ((len & 0x3) << 12);
  576. if (pi->mirror_regs)
  577. pi->MPSC_MPCR_m = v;
  578. writel(v, pi->mpsc_base + MPSC_MPCR);
  579. }
  580. static void mpsc_set_stop_bit_length(struct mpsc_port_info *pi, u32 len)
  581. {
  582. u32 v;
  583. pr_debug("mpsc_set_stop_bit_length[%d]: stop bits: %d\n",
  584. pi->port.line, len);
  585. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  586. readl(pi->mpsc_base + MPSC_MPCR);
  587. v = (v & ~(1 << 14)) | ((len & 0x1) << 14);
  588. if (pi->mirror_regs)
  589. pi->MPSC_MPCR_m = v;
  590. writel(v, pi->mpsc_base + MPSC_MPCR);
  591. }
  592. static void mpsc_set_parity(struct mpsc_port_info *pi, u32 p)
  593. {
  594. u32 v;
  595. pr_debug("mpsc_set_parity[%d]: parity bits: 0x%x\n", pi->port.line, p);
  596. v = (pi->mirror_regs) ? pi->MPSC_CHR_2_m :
  597. readl(pi->mpsc_base + MPSC_CHR_2);
  598. p &= 0x3;
  599. v = (v & ~0xc000c) | (p << 18) | (p << 2);
  600. if (pi->mirror_regs)
  601. pi->MPSC_CHR_2_m = v;
  602. writel(v, pi->mpsc_base + MPSC_CHR_2);
  603. }
  604. /*
  605. ******************************************************************************
  606. *
  607. * Driver Init Routines
  608. *
  609. ******************************************************************************
  610. */
  611. static void mpsc_init_hw(struct mpsc_port_info *pi)
  612. {
  613. pr_debug("mpsc_init_hw[%d]: Initializing\n", pi->port.line);
  614. mpsc_brg_init(pi, pi->brg_clk_src);
  615. mpsc_brg_enable(pi);
  616. mpsc_sdma_init(pi, dma_get_cache_alignment()); /* burst a cacheline */
  617. mpsc_sdma_stop(pi);
  618. mpsc_hw_init(pi);
  619. }
  620. static int mpsc_alloc_ring_mem(struct mpsc_port_info *pi)
  621. {
  622. int rc = 0;
  623. pr_debug("mpsc_alloc_ring_mem[%d]: Allocating ring mem\n",
  624. pi->port.line);
  625. if (!pi->dma_region) {
  626. if (!dma_supported(pi->port.dev, 0xffffffff)) {
  627. printk(KERN_ERR "MPSC: Inadequate DMA support\n");
  628. rc = -ENXIO;
  629. } else if ((pi->dma_region = dma_alloc_noncoherent(pi->port.dev,
  630. MPSC_DMA_ALLOC_SIZE,
  631. &pi->dma_region_p, GFP_KERNEL))
  632. == NULL) {
  633. printk(KERN_ERR "MPSC: Can't alloc Desc region\n");
  634. rc = -ENOMEM;
  635. }
  636. }
  637. return rc;
  638. }
  639. static void mpsc_free_ring_mem(struct mpsc_port_info *pi)
  640. {
  641. pr_debug("mpsc_free_ring_mem[%d]: Freeing ring mem\n", pi->port.line);
  642. if (pi->dma_region) {
  643. dma_free_noncoherent(pi->port.dev, MPSC_DMA_ALLOC_SIZE,
  644. pi->dma_region, pi->dma_region_p);
  645. pi->dma_region = NULL;
  646. pi->dma_region_p = (dma_addr_t)NULL;
  647. }
  648. }
  649. static void mpsc_init_rings(struct mpsc_port_info *pi)
  650. {
  651. struct mpsc_rx_desc *rxre;
  652. struct mpsc_tx_desc *txre;
  653. dma_addr_t dp, dp_p;
  654. u8 *bp, *bp_p;
  655. int i;
  656. pr_debug("mpsc_init_rings[%d]: Initializing rings\n", pi->port.line);
  657. BUG_ON(pi->dma_region == NULL);
  658. memset(pi->dma_region, 0, MPSC_DMA_ALLOC_SIZE);
  659. /*
  660. * Descriptors & buffers are multiples of cacheline size and must be
  661. * cacheline aligned.
  662. */
  663. dp = ALIGN((u32)pi->dma_region, dma_get_cache_alignment());
  664. dp_p = ALIGN((u32)pi->dma_region_p, dma_get_cache_alignment());
  665. /*
  666. * Partition dma region into rx ring descriptor, rx buffers,
  667. * tx ring descriptors, and tx buffers.
  668. */
  669. pi->rxr = dp;
  670. pi->rxr_p = dp_p;
  671. dp += MPSC_RXR_SIZE;
  672. dp_p += MPSC_RXR_SIZE;
  673. pi->rxb = (u8 *)dp;
  674. pi->rxb_p = (u8 *)dp_p;
  675. dp += MPSC_RXB_SIZE;
  676. dp_p += MPSC_RXB_SIZE;
  677. pi->rxr_posn = 0;
  678. pi->txr = dp;
  679. pi->txr_p = dp_p;
  680. dp += MPSC_TXR_SIZE;
  681. dp_p += MPSC_TXR_SIZE;
  682. pi->txb = (u8 *)dp;
  683. pi->txb_p = (u8 *)dp_p;
  684. pi->txr_head = 0;
  685. pi->txr_tail = 0;
  686. /* Init rx ring descriptors */
  687. dp = pi->rxr;
  688. dp_p = pi->rxr_p;
  689. bp = pi->rxb;
  690. bp_p = pi->rxb_p;
  691. for (i = 0; i < MPSC_RXR_ENTRIES; i++) {
  692. rxre = (struct mpsc_rx_desc *)dp;
  693. rxre->bufsize = cpu_to_be16(MPSC_RXBE_SIZE);
  694. rxre->bytecnt = cpu_to_be16(0);
  695. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O
  696. | SDMA_DESC_CMDSTAT_EI | SDMA_DESC_CMDSTAT_F
  697. | SDMA_DESC_CMDSTAT_L);
  698. rxre->link = cpu_to_be32(dp_p + MPSC_RXRE_SIZE);
  699. rxre->buf_ptr = cpu_to_be32(bp_p);
  700. dp += MPSC_RXRE_SIZE;
  701. dp_p += MPSC_RXRE_SIZE;
  702. bp += MPSC_RXBE_SIZE;
  703. bp_p += MPSC_RXBE_SIZE;
  704. }
  705. rxre->link = cpu_to_be32(pi->rxr_p); /* Wrap last back to first */
  706. /* Init tx ring descriptors */
  707. dp = pi->txr;
  708. dp_p = pi->txr_p;
  709. bp = pi->txb;
  710. bp_p = pi->txb_p;
  711. for (i = 0; i < MPSC_TXR_ENTRIES; i++) {
  712. txre = (struct mpsc_tx_desc *)dp;
  713. txre->link = cpu_to_be32(dp_p + MPSC_TXRE_SIZE);
  714. txre->buf_ptr = cpu_to_be32(bp_p);
  715. dp += MPSC_TXRE_SIZE;
  716. dp_p += MPSC_TXRE_SIZE;
  717. bp += MPSC_TXBE_SIZE;
  718. bp_p += MPSC_TXBE_SIZE;
  719. }
  720. txre->link = cpu_to_be32(pi->txr_p); /* Wrap last back to first */
  721. dma_cache_sync(pi->port.dev, (void *)pi->dma_region,
  722. MPSC_DMA_ALLOC_SIZE, DMA_BIDIRECTIONAL);
  723. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  724. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  725. flush_dcache_range((ulong)pi->dma_region,
  726. (ulong)pi->dma_region
  727. + MPSC_DMA_ALLOC_SIZE);
  728. #endif
  729. return;
  730. }
  731. static void mpsc_uninit_rings(struct mpsc_port_info *pi)
  732. {
  733. pr_debug("mpsc_uninit_rings[%d]: Uninitializing rings\n",pi->port.line);
  734. BUG_ON(pi->dma_region == NULL);
  735. pi->rxr = 0;
  736. pi->rxr_p = 0;
  737. pi->rxb = NULL;
  738. pi->rxb_p = NULL;
  739. pi->rxr_posn = 0;
  740. pi->txr = 0;
  741. pi->txr_p = 0;
  742. pi->txb = NULL;
  743. pi->txb_p = NULL;
  744. pi->txr_head = 0;
  745. pi->txr_tail = 0;
  746. }
  747. static int mpsc_make_ready(struct mpsc_port_info *pi)
  748. {
  749. int rc;
  750. pr_debug("mpsc_make_ready[%d]: Making cltr ready\n", pi->port.line);
  751. if (!pi->ready) {
  752. mpsc_init_hw(pi);
  753. if ((rc = mpsc_alloc_ring_mem(pi)))
  754. return rc;
  755. mpsc_init_rings(pi);
  756. pi->ready = 1;
  757. }
  758. return 0;
  759. }
  760. /*
  761. ******************************************************************************
  762. *
  763. * Interrupt Handling Routines
  764. *
  765. ******************************************************************************
  766. */
  767. static int mpsc_rx_intr(struct mpsc_port_info *pi)
  768. {
  769. struct mpsc_rx_desc *rxre;
  770. struct tty_struct *tty = pi->port.info->tty;
  771. u32 cmdstat, bytes_in, i;
  772. int rc = 0;
  773. u8 *bp;
  774. char flag = TTY_NORMAL;
  775. pr_debug("mpsc_rx_intr[%d]: Handling Rx intr\n", pi->port.line);
  776. rxre = (struct mpsc_rx_desc *)(pi->rxr + (pi->rxr_posn*MPSC_RXRE_SIZE));
  777. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  778. DMA_FROM_DEVICE);
  779. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  780. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  781. invalidate_dcache_range((ulong)rxre,
  782. (ulong)rxre + MPSC_RXRE_SIZE);
  783. #endif
  784. /*
  785. * Loop through Rx descriptors handling ones that have been completed.
  786. */
  787. while (!((cmdstat = be32_to_cpu(rxre->cmdstat))
  788. & SDMA_DESC_CMDSTAT_O)) {
  789. bytes_in = be16_to_cpu(rxre->bytecnt);
  790. /* Following use of tty struct directly is deprecated */
  791. if (unlikely(tty_buffer_request_room(tty, bytes_in)
  792. < bytes_in)) {
  793. if (tty->low_latency)
  794. tty_flip_buffer_push(tty);
  795. /*
  796. * If this failed then we will throw away the bytes
  797. * but must do so to clear interrupts.
  798. */
  799. }
  800. bp = pi->rxb + (pi->rxr_posn * MPSC_RXBE_SIZE);
  801. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_RXBE_SIZE,
  802. DMA_FROM_DEVICE);
  803. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  804. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  805. invalidate_dcache_range((ulong)bp,
  806. (ulong)bp + MPSC_RXBE_SIZE);
  807. #endif
  808. /*
  809. * Other than for parity error, the manual provides little
  810. * info on what data will be in a frame flagged by any of
  811. * these errors. For parity error, it is the last byte in
  812. * the buffer that had the error. As for the rest, I guess
  813. * we'll assume there is no data in the buffer.
  814. * If there is...it gets lost.
  815. */
  816. if (unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR
  817. | SDMA_DESC_CMDSTAT_FR
  818. | SDMA_DESC_CMDSTAT_OR))) {
  819. pi->port.icount.rx++;
  820. if (cmdstat & SDMA_DESC_CMDSTAT_BR) { /* Break */
  821. pi->port.icount.brk++;
  822. if (uart_handle_break(&pi->port))
  823. goto next_frame;
  824. } else if (cmdstat & SDMA_DESC_CMDSTAT_FR) {
  825. pi->port.icount.frame++;
  826. } else if (cmdstat & SDMA_DESC_CMDSTAT_OR) {
  827. pi->port.icount.overrun++;
  828. }
  829. cmdstat &= pi->port.read_status_mask;
  830. if (cmdstat & SDMA_DESC_CMDSTAT_BR)
  831. flag = TTY_BREAK;
  832. else if (cmdstat & SDMA_DESC_CMDSTAT_FR)
  833. flag = TTY_FRAME;
  834. else if (cmdstat & SDMA_DESC_CMDSTAT_OR)
  835. flag = TTY_OVERRUN;
  836. else if (cmdstat & SDMA_DESC_CMDSTAT_PE)
  837. flag = TTY_PARITY;
  838. }
  839. if (uart_handle_sysrq_char(&pi->port, *bp)) {
  840. bp++;
  841. bytes_in--;
  842. goto next_frame;
  843. }
  844. if ((unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR
  845. | SDMA_DESC_CMDSTAT_FR
  846. | SDMA_DESC_CMDSTAT_OR)))
  847. && !(cmdstat & pi->port.ignore_status_mask)) {
  848. tty_insert_flip_char(tty, *bp, flag);
  849. } else {
  850. for (i=0; i<bytes_in; i++)
  851. tty_insert_flip_char(tty, *bp++, TTY_NORMAL);
  852. pi->port.icount.rx += bytes_in;
  853. }
  854. next_frame:
  855. rxre->bytecnt = cpu_to_be16(0);
  856. wmb();
  857. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O
  858. | SDMA_DESC_CMDSTAT_EI | SDMA_DESC_CMDSTAT_F
  859. | SDMA_DESC_CMDSTAT_L);
  860. wmb();
  861. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  862. DMA_BIDIRECTIONAL);
  863. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  864. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  865. flush_dcache_range((ulong)rxre,
  866. (ulong)rxre + MPSC_RXRE_SIZE);
  867. #endif
  868. /* Advance to next descriptor */
  869. pi->rxr_posn = (pi->rxr_posn + 1) & (MPSC_RXR_ENTRIES - 1);
  870. rxre = (struct mpsc_rx_desc *)
  871. (pi->rxr + (pi->rxr_posn * MPSC_RXRE_SIZE));
  872. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  873. DMA_FROM_DEVICE);
  874. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  875. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  876. invalidate_dcache_range((ulong)rxre,
  877. (ulong)rxre + MPSC_RXRE_SIZE);
  878. #endif
  879. rc = 1;
  880. }
  881. /* Restart rx engine, if its stopped */
  882. if ((readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_ERD) == 0)
  883. mpsc_start_rx(pi);
  884. tty_flip_buffer_push(tty);
  885. return rc;
  886. }
  887. static void mpsc_setup_tx_desc(struct mpsc_port_info *pi, u32 count, u32 intr)
  888. {
  889. struct mpsc_tx_desc *txre;
  890. txre = (struct mpsc_tx_desc *)(pi->txr
  891. + (pi->txr_head * MPSC_TXRE_SIZE));
  892. txre->bytecnt = cpu_to_be16(count);
  893. txre->shadow = txre->bytecnt;
  894. wmb(); /* ensure cmdstat is last field updated */
  895. txre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O | SDMA_DESC_CMDSTAT_F
  896. | SDMA_DESC_CMDSTAT_L
  897. | ((intr) ? SDMA_DESC_CMDSTAT_EI : 0));
  898. wmb();
  899. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  900. DMA_BIDIRECTIONAL);
  901. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  902. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  903. flush_dcache_range((ulong)txre,
  904. (ulong)txre + MPSC_TXRE_SIZE);
  905. #endif
  906. }
  907. static void mpsc_copy_tx_data(struct mpsc_port_info *pi)
  908. {
  909. struct circ_buf *xmit = &pi->port.info->xmit;
  910. u8 *bp;
  911. u32 i;
  912. /* Make sure the desc ring isn't full */
  913. while (CIRC_CNT(pi->txr_head, pi->txr_tail, MPSC_TXR_ENTRIES)
  914. < (MPSC_TXR_ENTRIES - 1)) {
  915. if (pi->port.x_char) {
  916. /*
  917. * Ideally, we should use the TCS field in
  918. * CHR_1 to put the x_char out immediately but
  919. * errata prevents us from being able to read
  920. * CHR_2 to know that its safe to write to
  921. * CHR_1. Instead, just put it in-band with
  922. * all the other Tx data.
  923. */
  924. bp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  925. *bp = pi->port.x_char;
  926. pi->port.x_char = 0;
  927. i = 1;
  928. } else if (!uart_circ_empty(xmit)
  929. && !uart_tx_stopped(&pi->port)) {
  930. i = min((u32)MPSC_TXBE_SIZE,
  931. (u32)uart_circ_chars_pending(xmit));
  932. i = min(i, (u32)CIRC_CNT_TO_END(xmit->head, xmit->tail,
  933. UART_XMIT_SIZE));
  934. bp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  935. memcpy(bp, &xmit->buf[xmit->tail], i);
  936. xmit->tail = (xmit->tail + i) & (UART_XMIT_SIZE - 1);
  937. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  938. uart_write_wakeup(&pi->port);
  939. } else { /* All tx data copied into ring bufs */
  940. return;
  941. }
  942. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_TXBE_SIZE,
  943. DMA_BIDIRECTIONAL);
  944. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  945. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  946. flush_dcache_range((ulong)bp,
  947. (ulong)bp + MPSC_TXBE_SIZE);
  948. #endif
  949. mpsc_setup_tx_desc(pi, i, 1);
  950. /* Advance to next descriptor */
  951. pi->txr_head = (pi->txr_head + 1) & (MPSC_TXR_ENTRIES - 1);
  952. }
  953. }
  954. static int mpsc_tx_intr(struct mpsc_port_info *pi)
  955. {
  956. struct mpsc_tx_desc *txre;
  957. int rc = 0;
  958. unsigned long iflags;
  959. spin_lock_irqsave(&pi->tx_lock, iflags);
  960. if (!mpsc_sdma_tx_active(pi)) {
  961. txre = (struct mpsc_tx_desc *)(pi->txr
  962. + (pi->txr_tail * MPSC_TXRE_SIZE));
  963. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  964. DMA_FROM_DEVICE);
  965. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  966. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  967. invalidate_dcache_range((ulong)txre,
  968. (ulong)txre + MPSC_TXRE_SIZE);
  969. #endif
  970. while (!(be32_to_cpu(txre->cmdstat) & SDMA_DESC_CMDSTAT_O)) {
  971. rc = 1;
  972. pi->port.icount.tx += be16_to_cpu(txre->bytecnt);
  973. pi->txr_tail = (pi->txr_tail+1) & (MPSC_TXR_ENTRIES-1);
  974. /* If no more data to tx, fall out of loop */
  975. if (pi->txr_head == pi->txr_tail)
  976. break;
  977. txre = (struct mpsc_tx_desc *)(pi->txr
  978. + (pi->txr_tail * MPSC_TXRE_SIZE));
  979. dma_cache_sync(pi->port.dev, (void *)txre,
  980. MPSC_TXRE_SIZE, DMA_FROM_DEVICE);
  981. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  982. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  983. invalidate_dcache_range((ulong)txre,
  984. (ulong)txre + MPSC_TXRE_SIZE);
  985. #endif
  986. }
  987. mpsc_copy_tx_data(pi);
  988. mpsc_sdma_start_tx(pi); /* start next desc if ready */
  989. }
  990. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  991. return rc;
  992. }
  993. /*
  994. * This is the driver's interrupt handler. To avoid a race, we first clear
  995. * the interrupt, then handle any completed Rx/Tx descriptors. When done
  996. * handling those descriptors, we restart the Rx/Tx engines if they're stopped.
  997. */
  998. static irqreturn_t mpsc_sdma_intr(int irq, void *dev_id)
  999. {
  1000. struct mpsc_port_info *pi = dev_id;
  1001. ulong iflags;
  1002. int rc = IRQ_NONE;
  1003. pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Received\n",pi->port.line);
  1004. spin_lock_irqsave(&pi->port.lock, iflags);
  1005. mpsc_sdma_intr_ack(pi);
  1006. if (mpsc_rx_intr(pi))
  1007. rc = IRQ_HANDLED;
  1008. if (mpsc_tx_intr(pi))
  1009. rc = IRQ_HANDLED;
  1010. spin_unlock_irqrestore(&pi->port.lock, iflags);
  1011. pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Handled\n", pi->port.line);
  1012. return rc;
  1013. }
  1014. /*
  1015. ******************************************************************************
  1016. *
  1017. * serial_core.c Interface routines
  1018. *
  1019. ******************************************************************************
  1020. */
  1021. static uint mpsc_tx_empty(struct uart_port *port)
  1022. {
  1023. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1024. ulong iflags;
  1025. uint rc;
  1026. spin_lock_irqsave(&pi->port.lock, iflags);
  1027. rc = mpsc_sdma_tx_active(pi) ? 0 : TIOCSER_TEMT;
  1028. spin_unlock_irqrestore(&pi->port.lock, iflags);
  1029. return rc;
  1030. }
  1031. static void mpsc_set_mctrl(struct uart_port *port, uint mctrl)
  1032. {
  1033. /* Have no way to set modem control lines AFAICT */
  1034. }
  1035. static uint mpsc_get_mctrl(struct uart_port *port)
  1036. {
  1037. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1038. u32 mflags, status;
  1039. status = (pi->mirror_regs) ? pi->MPSC_CHR_10_m
  1040. : readl(pi->mpsc_base + MPSC_CHR_10);
  1041. mflags = 0;
  1042. if (status & 0x1)
  1043. mflags |= TIOCM_CTS;
  1044. if (status & 0x2)
  1045. mflags |= TIOCM_CAR;
  1046. return mflags | TIOCM_DSR; /* No way to tell if DSR asserted */
  1047. }
  1048. static void mpsc_stop_tx(struct uart_port *port)
  1049. {
  1050. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1051. pr_debug("mpsc_stop_tx[%d]\n", port->line);
  1052. mpsc_freeze(pi);
  1053. }
  1054. static void mpsc_start_tx(struct uart_port *port)
  1055. {
  1056. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1057. unsigned long iflags;
  1058. spin_lock_irqsave(&pi->tx_lock, iflags);
  1059. mpsc_unfreeze(pi);
  1060. mpsc_copy_tx_data(pi);
  1061. mpsc_sdma_start_tx(pi);
  1062. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1063. pr_debug("mpsc_start_tx[%d]\n", port->line);
  1064. }
  1065. static void mpsc_start_rx(struct mpsc_port_info *pi)
  1066. {
  1067. pr_debug("mpsc_start_rx[%d]: Starting...\n", pi->port.line);
  1068. if (pi->rcv_data) {
  1069. mpsc_enter_hunt(pi);
  1070. mpsc_sdma_cmd(pi, SDMA_SDCM_ERD);
  1071. }
  1072. }
  1073. static void mpsc_stop_rx(struct uart_port *port)
  1074. {
  1075. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1076. pr_debug("mpsc_stop_rx[%d]: Stopping...\n", port->line);
  1077. if (pi->mirror_regs) {
  1078. writel(pi->MPSC_CHR_2_m | MPSC_CHR_2_RA,
  1079. pi->mpsc_base + MPSC_CHR_2);
  1080. /* Erratum prevents reading CHR_2 so just delay for a while */
  1081. udelay(100);
  1082. } else {
  1083. writel(readl(pi->mpsc_base + MPSC_CHR_2) | MPSC_CHR_2_RA,
  1084. pi->mpsc_base + MPSC_CHR_2);
  1085. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_RA)
  1086. udelay(10);
  1087. }
  1088. mpsc_sdma_cmd(pi, SDMA_SDCM_AR);
  1089. }
  1090. static void mpsc_enable_ms(struct uart_port *port)
  1091. {
  1092. }
  1093. static void mpsc_break_ctl(struct uart_port *port, int ctl)
  1094. {
  1095. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1096. ulong flags;
  1097. u32 v;
  1098. v = ctl ? 0x00ff0000 : 0;
  1099. spin_lock_irqsave(&pi->port.lock, flags);
  1100. if (pi->mirror_regs)
  1101. pi->MPSC_CHR_1_m = v;
  1102. writel(v, pi->mpsc_base + MPSC_CHR_1);
  1103. spin_unlock_irqrestore(&pi->port.lock, flags);
  1104. }
  1105. static int mpsc_startup(struct uart_port *port)
  1106. {
  1107. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1108. u32 flag = 0;
  1109. int rc;
  1110. pr_debug("mpsc_startup[%d]: Starting up MPSC, irq: %d\n",
  1111. port->line, pi->port.irq);
  1112. if ((rc = mpsc_make_ready(pi)) == 0) {
  1113. /* Setup IRQ handler */
  1114. mpsc_sdma_intr_ack(pi);
  1115. /* If irq's are shared, need to set flag */
  1116. if (mpsc_ports[0].port.irq == mpsc_ports[1].port.irq)
  1117. flag = IRQF_SHARED;
  1118. if (request_irq(pi->port.irq, mpsc_sdma_intr, flag,
  1119. "mpsc-sdma", pi))
  1120. printk(KERN_ERR "MPSC: Can't get SDMA IRQ %d\n",
  1121. pi->port.irq);
  1122. mpsc_sdma_intr_unmask(pi, 0xf);
  1123. mpsc_sdma_set_rx_ring(pi, (struct mpsc_rx_desc *)(pi->rxr_p
  1124. + (pi->rxr_posn * MPSC_RXRE_SIZE)));
  1125. }
  1126. return rc;
  1127. }
  1128. static void mpsc_shutdown(struct uart_port *port)
  1129. {
  1130. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1131. pr_debug("mpsc_shutdown[%d]: Shutting down MPSC\n", port->line);
  1132. mpsc_sdma_stop(pi);
  1133. free_irq(pi->port.irq, pi);
  1134. }
  1135. static void mpsc_set_termios(struct uart_port *port, struct ktermios *termios,
  1136. struct ktermios *old)
  1137. {
  1138. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1139. u32 baud;
  1140. ulong flags;
  1141. u32 chr_bits, stop_bits, par;
  1142. pi->c_iflag = termios->c_iflag;
  1143. pi->c_cflag = termios->c_cflag;
  1144. switch (termios->c_cflag & CSIZE) {
  1145. case CS5:
  1146. chr_bits = MPSC_MPCR_CL_5;
  1147. break;
  1148. case CS6:
  1149. chr_bits = MPSC_MPCR_CL_6;
  1150. break;
  1151. case CS7:
  1152. chr_bits = MPSC_MPCR_CL_7;
  1153. break;
  1154. case CS8:
  1155. default:
  1156. chr_bits = MPSC_MPCR_CL_8;
  1157. break;
  1158. }
  1159. if (termios->c_cflag & CSTOPB)
  1160. stop_bits = MPSC_MPCR_SBL_2;
  1161. else
  1162. stop_bits = MPSC_MPCR_SBL_1;
  1163. par = MPSC_CHR_2_PAR_EVEN;
  1164. if (termios->c_cflag & PARENB)
  1165. if (termios->c_cflag & PARODD)
  1166. par = MPSC_CHR_2_PAR_ODD;
  1167. #ifdef CMSPAR
  1168. if (termios->c_cflag & CMSPAR) {
  1169. if (termios->c_cflag & PARODD)
  1170. par = MPSC_CHR_2_PAR_MARK;
  1171. else
  1172. par = MPSC_CHR_2_PAR_SPACE;
  1173. }
  1174. #endif
  1175. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk);
  1176. spin_lock_irqsave(&pi->port.lock, flags);
  1177. uart_update_timeout(port, termios->c_cflag, baud);
  1178. mpsc_set_char_length(pi, chr_bits);
  1179. mpsc_set_stop_bit_length(pi, stop_bits);
  1180. mpsc_set_parity(pi, par);
  1181. mpsc_set_baudrate(pi, baud);
  1182. /* Characters/events to read */
  1183. pi->port.read_status_mask = SDMA_DESC_CMDSTAT_OR;
  1184. if (termios->c_iflag & INPCK)
  1185. pi->port.read_status_mask |= SDMA_DESC_CMDSTAT_PE
  1186. | SDMA_DESC_CMDSTAT_FR;
  1187. if (termios->c_iflag & (BRKINT | PARMRK))
  1188. pi->port.read_status_mask |= SDMA_DESC_CMDSTAT_BR;
  1189. /* Characters/events to ignore */
  1190. pi->port.ignore_status_mask = 0;
  1191. if (termios->c_iflag & IGNPAR)
  1192. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_PE
  1193. | SDMA_DESC_CMDSTAT_FR;
  1194. if (termios->c_iflag & IGNBRK) {
  1195. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_BR;
  1196. if (termios->c_iflag & IGNPAR)
  1197. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_OR;
  1198. }
  1199. if ((termios->c_cflag & CREAD)) {
  1200. if (!pi->rcv_data) {
  1201. pi->rcv_data = 1;
  1202. mpsc_start_rx(pi);
  1203. }
  1204. } else if (pi->rcv_data) {
  1205. mpsc_stop_rx(port);
  1206. pi->rcv_data = 0;
  1207. }
  1208. spin_unlock_irqrestore(&pi->port.lock, flags);
  1209. }
  1210. static const char *mpsc_type(struct uart_port *port)
  1211. {
  1212. pr_debug("mpsc_type[%d]: port type: %s\n", port->line,MPSC_DRIVER_NAME);
  1213. return MPSC_DRIVER_NAME;
  1214. }
  1215. static int mpsc_request_port(struct uart_port *port)
  1216. {
  1217. /* Should make chip/platform specific call */
  1218. return 0;
  1219. }
  1220. static void mpsc_release_port(struct uart_port *port)
  1221. {
  1222. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1223. if (pi->ready) {
  1224. mpsc_uninit_rings(pi);
  1225. mpsc_free_ring_mem(pi);
  1226. pi->ready = 0;
  1227. }
  1228. }
  1229. static void mpsc_config_port(struct uart_port *port, int flags)
  1230. {
  1231. }
  1232. static int mpsc_verify_port(struct uart_port *port, struct serial_struct *ser)
  1233. {
  1234. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1235. int rc = 0;
  1236. pr_debug("mpsc_verify_port[%d]: Verifying port data\n", pi->port.line);
  1237. if (ser->type != PORT_UNKNOWN && ser->type != PORT_MPSC)
  1238. rc = -EINVAL;
  1239. else if (pi->port.irq != ser->irq)
  1240. rc = -EINVAL;
  1241. else if (ser->io_type != SERIAL_IO_MEM)
  1242. rc = -EINVAL;
  1243. else if (pi->port.uartclk / 16 != ser->baud_base) /* Not sure */
  1244. rc = -EINVAL;
  1245. else if ((void *)pi->port.mapbase != ser->iomem_base)
  1246. rc = -EINVAL;
  1247. else if (pi->port.iobase != ser->port)
  1248. rc = -EINVAL;
  1249. else if (ser->hub6 != 0)
  1250. rc = -EINVAL;
  1251. return rc;
  1252. }
  1253. static struct uart_ops mpsc_pops = {
  1254. .tx_empty = mpsc_tx_empty,
  1255. .set_mctrl = mpsc_set_mctrl,
  1256. .get_mctrl = mpsc_get_mctrl,
  1257. .stop_tx = mpsc_stop_tx,
  1258. .start_tx = mpsc_start_tx,
  1259. .stop_rx = mpsc_stop_rx,
  1260. .enable_ms = mpsc_enable_ms,
  1261. .break_ctl = mpsc_break_ctl,
  1262. .startup = mpsc_startup,
  1263. .shutdown = mpsc_shutdown,
  1264. .set_termios = mpsc_set_termios,
  1265. .type = mpsc_type,
  1266. .release_port = mpsc_release_port,
  1267. .request_port = mpsc_request_port,
  1268. .config_port = mpsc_config_port,
  1269. .verify_port = mpsc_verify_port,
  1270. };
  1271. /*
  1272. ******************************************************************************
  1273. *
  1274. * Console Interface Routines
  1275. *
  1276. ******************************************************************************
  1277. */
  1278. #ifdef CONFIG_SERIAL_MPSC_CONSOLE
  1279. static void mpsc_console_write(struct console *co, const char *s, uint count)
  1280. {
  1281. struct mpsc_port_info *pi = &mpsc_ports[co->index];
  1282. u8 *bp, *dp, add_cr = 0;
  1283. int i;
  1284. unsigned long iflags;
  1285. spin_lock_irqsave(&pi->tx_lock, iflags);
  1286. while (pi->txr_head != pi->txr_tail) {
  1287. while (mpsc_sdma_tx_active(pi))
  1288. udelay(100);
  1289. mpsc_sdma_intr_ack(pi);
  1290. mpsc_tx_intr(pi);
  1291. }
  1292. while (mpsc_sdma_tx_active(pi))
  1293. udelay(100);
  1294. while (count > 0) {
  1295. bp = dp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  1296. for (i = 0; i < MPSC_TXBE_SIZE; i++) {
  1297. if (count == 0)
  1298. break;
  1299. if (add_cr) {
  1300. *(dp++) = '\r';
  1301. add_cr = 0;
  1302. } else {
  1303. *(dp++) = *s;
  1304. if (*(s++) == '\n') { /* add '\r' after '\n' */
  1305. add_cr = 1;
  1306. count++;
  1307. }
  1308. }
  1309. count--;
  1310. }
  1311. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_TXBE_SIZE,
  1312. DMA_BIDIRECTIONAL);
  1313. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1314. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1315. flush_dcache_range((ulong)bp,
  1316. (ulong)bp + MPSC_TXBE_SIZE);
  1317. #endif
  1318. mpsc_setup_tx_desc(pi, i, 0);
  1319. pi->txr_head = (pi->txr_head + 1) & (MPSC_TXR_ENTRIES - 1);
  1320. mpsc_sdma_start_tx(pi);
  1321. while (mpsc_sdma_tx_active(pi))
  1322. udelay(100);
  1323. pi->txr_tail = (pi->txr_tail + 1) & (MPSC_TXR_ENTRIES - 1);
  1324. }
  1325. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1326. }
  1327. static int __init mpsc_console_setup(struct console *co, char *options)
  1328. {
  1329. struct mpsc_port_info *pi;
  1330. int baud, bits, parity, flow;
  1331. pr_debug("mpsc_console_setup[%d]: options: %s\n", co->index, options);
  1332. if (co->index >= MPSC_NUM_CTLRS)
  1333. co->index = 0;
  1334. pi = &mpsc_ports[co->index];
  1335. baud = pi->default_baud;
  1336. bits = pi->default_bits;
  1337. parity = pi->default_parity;
  1338. flow = pi->default_flow;
  1339. if (!pi->port.ops)
  1340. return -ENODEV;
  1341. spin_lock_init(&pi->port.lock); /* Temporary fix--copied from 8250.c */
  1342. if (options)
  1343. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1344. return uart_set_options(&pi->port, co, baud, parity, bits, flow);
  1345. }
  1346. static struct console mpsc_console = {
  1347. .name = MPSC_DEV_NAME,
  1348. .write = mpsc_console_write,
  1349. .device = uart_console_device,
  1350. .setup = mpsc_console_setup,
  1351. .flags = CON_PRINTBUFFER,
  1352. .index = -1,
  1353. .data = &mpsc_reg,
  1354. };
  1355. static int __init mpsc_late_console_init(void)
  1356. {
  1357. pr_debug("mpsc_late_console_init: Enter\n");
  1358. if (!(mpsc_console.flags & CON_ENABLED))
  1359. register_console(&mpsc_console);
  1360. return 0;
  1361. }
  1362. late_initcall(mpsc_late_console_init);
  1363. #define MPSC_CONSOLE &mpsc_console
  1364. #else
  1365. #define MPSC_CONSOLE NULL
  1366. #endif
  1367. /*
  1368. ******************************************************************************
  1369. *
  1370. * Dummy Platform Driver to extract & map shared register regions
  1371. *
  1372. ******************************************************************************
  1373. */
  1374. static void mpsc_resource_err(char *s)
  1375. {
  1376. printk(KERN_WARNING "MPSC: Platform device resource error in %s\n", s);
  1377. }
  1378. static int mpsc_shared_map_regs(struct platform_device *pd)
  1379. {
  1380. struct resource *r;
  1381. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1382. MPSC_ROUTING_BASE_ORDER))
  1383. && request_mem_region(r->start,
  1384. MPSC_ROUTING_REG_BLOCK_SIZE,
  1385. "mpsc_routing_regs")) {
  1386. mpsc_shared_regs.mpsc_routing_base = ioremap(r->start,
  1387. MPSC_ROUTING_REG_BLOCK_SIZE);
  1388. mpsc_shared_regs.mpsc_routing_base_p = r->start;
  1389. } else {
  1390. mpsc_resource_err("MPSC routing base");
  1391. return -ENOMEM;
  1392. }
  1393. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1394. MPSC_SDMA_INTR_BASE_ORDER))
  1395. && request_mem_region(r->start,
  1396. MPSC_SDMA_INTR_REG_BLOCK_SIZE,
  1397. "sdma_intr_regs")) {
  1398. mpsc_shared_regs.sdma_intr_base = ioremap(r->start,
  1399. MPSC_SDMA_INTR_REG_BLOCK_SIZE);
  1400. mpsc_shared_regs.sdma_intr_base_p = r->start;
  1401. } else {
  1402. iounmap(mpsc_shared_regs.mpsc_routing_base);
  1403. release_mem_region(mpsc_shared_regs.mpsc_routing_base_p,
  1404. MPSC_ROUTING_REG_BLOCK_SIZE);
  1405. mpsc_resource_err("SDMA intr base");
  1406. return -ENOMEM;
  1407. }
  1408. return 0;
  1409. }
  1410. static void mpsc_shared_unmap_regs(void)
  1411. {
  1412. if (!mpsc_shared_regs.mpsc_routing_base) {
  1413. iounmap(mpsc_shared_regs.mpsc_routing_base);
  1414. release_mem_region(mpsc_shared_regs.mpsc_routing_base_p,
  1415. MPSC_ROUTING_REG_BLOCK_SIZE);
  1416. }
  1417. if (!mpsc_shared_regs.sdma_intr_base) {
  1418. iounmap(mpsc_shared_regs.sdma_intr_base);
  1419. release_mem_region(mpsc_shared_regs.sdma_intr_base_p,
  1420. MPSC_SDMA_INTR_REG_BLOCK_SIZE);
  1421. }
  1422. mpsc_shared_regs.mpsc_routing_base = NULL;
  1423. mpsc_shared_regs.sdma_intr_base = NULL;
  1424. mpsc_shared_regs.mpsc_routing_base_p = 0;
  1425. mpsc_shared_regs.sdma_intr_base_p = 0;
  1426. }
  1427. static int mpsc_shared_drv_probe(struct platform_device *dev)
  1428. {
  1429. struct mpsc_shared_pdata *pdata;
  1430. int rc = -ENODEV;
  1431. if (dev->id == 0) {
  1432. if (!(rc = mpsc_shared_map_regs(dev))) {
  1433. pdata = (struct mpsc_shared_pdata *)
  1434. dev->dev.platform_data;
  1435. mpsc_shared_regs.MPSC_MRR_m = pdata->mrr_val;
  1436. mpsc_shared_regs.MPSC_RCRR_m= pdata->rcrr_val;
  1437. mpsc_shared_regs.MPSC_TCRR_m= pdata->tcrr_val;
  1438. mpsc_shared_regs.SDMA_INTR_CAUSE_m =
  1439. pdata->intr_cause_val;
  1440. mpsc_shared_regs.SDMA_INTR_MASK_m =
  1441. pdata->intr_mask_val;
  1442. rc = 0;
  1443. }
  1444. }
  1445. return rc;
  1446. }
  1447. static int mpsc_shared_drv_remove(struct platform_device *dev)
  1448. {
  1449. int rc = -ENODEV;
  1450. if (dev->id == 0) {
  1451. mpsc_shared_unmap_regs();
  1452. mpsc_shared_regs.MPSC_MRR_m = 0;
  1453. mpsc_shared_regs.MPSC_RCRR_m = 0;
  1454. mpsc_shared_regs.MPSC_TCRR_m = 0;
  1455. mpsc_shared_regs.SDMA_INTR_CAUSE_m = 0;
  1456. mpsc_shared_regs.SDMA_INTR_MASK_m = 0;
  1457. rc = 0;
  1458. }
  1459. return rc;
  1460. }
  1461. static struct platform_driver mpsc_shared_driver = {
  1462. .probe = mpsc_shared_drv_probe,
  1463. .remove = mpsc_shared_drv_remove,
  1464. .driver = {
  1465. .name = MPSC_SHARED_NAME,
  1466. },
  1467. };
  1468. /*
  1469. ******************************************************************************
  1470. *
  1471. * Driver Interface Routines
  1472. *
  1473. ******************************************************************************
  1474. */
  1475. static struct uart_driver mpsc_reg = {
  1476. .owner = THIS_MODULE,
  1477. .driver_name = MPSC_DRIVER_NAME,
  1478. .dev_name = MPSC_DEV_NAME,
  1479. .major = MPSC_MAJOR,
  1480. .minor = MPSC_MINOR_START,
  1481. .nr = MPSC_NUM_CTLRS,
  1482. .cons = MPSC_CONSOLE,
  1483. };
  1484. static int mpsc_drv_map_regs(struct mpsc_port_info *pi,
  1485. struct platform_device *pd)
  1486. {
  1487. struct resource *r;
  1488. if ((r = platform_get_resource(pd, IORESOURCE_MEM, MPSC_BASE_ORDER))
  1489. && request_mem_region(r->start, MPSC_REG_BLOCK_SIZE,
  1490. "mpsc_regs")) {
  1491. pi->mpsc_base = ioremap(r->start, MPSC_REG_BLOCK_SIZE);
  1492. pi->mpsc_base_p = r->start;
  1493. } else {
  1494. mpsc_resource_err("MPSC base");
  1495. goto err;
  1496. }
  1497. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1498. MPSC_SDMA_BASE_ORDER))
  1499. && request_mem_region(r->start,
  1500. MPSC_SDMA_REG_BLOCK_SIZE, "sdma_regs")) {
  1501. pi->sdma_base = ioremap(r->start,MPSC_SDMA_REG_BLOCK_SIZE);
  1502. pi->sdma_base_p = r->start;
  1503. } else {
  1504. mpsc_resource_err("SDMA base");
  1505. if (pi->mpsc_base) {
  1506. iounmap(pi->mpsc_base);
  1507. pi->mpsc_base = NULL;
  1508. }
  1509. goto err;
  1510. }
  1511. if ((r = platform_get_resource(pd,IORESOURCE_MEM,MPSC_BRG_BASE_ORDER))
  1512. && request_mem_region(r->start,
  1513. MPSC_BRG_REG_BLOCK_SIZE, "brg_regs")) {
  1514. pi->brg_base = ioremap(r->start, MPSC_BRG_REG_BLOCK_SIZE);
  1515. pi->brg_base_p = r->start;
  1516. } else {
  1517. mpsc_resource_err("BRG base");
  1518. if (pi->mpsc_base) {
  1519. iounmap(pi->mpsc_base);
  1520. pi->mpsc_base = NULL;
  1521. }
  1522. if (pi->sdma_base) {
  1523. iounmap(pi->sdma_base);
  1524. pi->sdma_base = NULL;
  1525. }
  1526. goto err;
  1527. }
  1528. return 0;
  1529. err:
  1530. return -ENOMEM;
  1531. }
  1532. static void mpsc_drv_unmap_regs(struct mpsc_port_info *pi)
  1533. {
  1534. if (!pi->mpsc_base) {
  1535. iounmap(pi->mpsc_base);
  1536. release_mem_region(pi->mpsc_base_p, MPSC_REG_BLOCK_SIZE);
  1537. }
  1538. if (!pi->sdma_base) {
  1539. iounmap(pi->sdma_base);
  1540. release_mem_region(pi->sdma_base_p, MPSC_SDMA_REG_BLOCK_SIZE);
  1541. }
  1542. if (!pi->brg_base) {
  1543. iounmap(pi->brg_base);
  1544. release_mem_region(pi->brg_base_p, MPSC_BRG_REG_BLOCK_SIZE);
  1545. }
  1546. pi->mpsc_base = NULL;
  1547. pi->sdma_base = NULL;
  1548. pi->brg_base = NULL;
  1549. pi->mpsc_base_p = 0;
  1550. pi->sdma_base_p = 0;
  1551. pi->brg_base_p = 0;
  1552. }
  1553. static void mpsc_drv_get_platform_data(struct mpsc_port_info *pi,
  1554. struct platform_device *pd, int num)
  1555. {
  1556. struct mpsc_pdata *pdata;
  1557. pdata = (struct mpsc_pdata *)pd->dev.platform_data;
  1558. pi->port.uartclk = pdata->brg_clk_freq;
  1559. pi->port.iotype = UPIO_MEM;
  1560. pi->port.line = num;
  1561. pi->port.type = PORT_MPSC;
  1562. pi->port.fifosize = MPSC_TXBE_SIZE;
  1563. pi->port.membase = pi->mpsc_base;
  1564. pi->port.mapbase = (ulong)pi->mpsc_base;
  1565. pi->port.ops = &mpsc_pops;
  1566. pi->mirror_regs = pdata->mirror_regs;
  1567. pi->cache_mgmt = pdata->cache_mgmt;
  1568. pi->brg_can_tune = pdata->brg_can_tune;
  1569. pi->brg_clk_src = pdata->brg_clk_src;
  1570. pi->mpsc_max_idle = pdata->max_idle;
  1571. pi->default_baud = pdata->default_baud;
  1572. pi->default_bits = pdata->default_bits;
  1573. pi->default_parity = pdata->default_parity;
  1574. pi->default_flow = pdata->default_flow;
  1575. /* Initial values of mirrored regs */
  1576. pi->MPSC_CHR_1_m = pdata->chr_1_val;
  1577. pi->MPSC_CHR_2_m = pdata->chr_2_val;
  1578. pi->MPSC_CHR_10_m = pdata->chr_10_val;
  1579. pi->MPSC_MPCR_m = pdata->mpcr_val;
  1580. pi->BRG_BCR_m = pdata->bcr_val;
  1581. pi->shared_regs = &mpsc_shared_regs;
  1582. pi->port.irq = platform_get_irq(pd, 0);
  1583. }
  1584. static int mpsc_drv_probe(struct platform_device *dev)
  1585. {
  1586. struct mpsc_port_info *pi;
  1587. int rc = -ENODEV;
  1588. pr_debug("mpsc_drv_probe: Adding MPSC %d\n", dev->id);
  1589. if (dev->id < MPSC_NUM_CTLRS) {
  1590. pi = &mpsc_ports[dev->id];
  1591. if (!(rc = mpsc_drv_map_regs(pi, dev))) {
  1592. mpsc_drv_get_platform_data(pi, dev, dev->id);
  1593. if (!(rc = mpsc_make_ready(pi))) {
  1594. spin_lock_init(&pi->tx_lock);
  1595. if (!(rc = uart_add_one_port(&mpsc_reg,
  1596. &pi->port))) {
  1597. rc = 0;
  1598. } else {
  1599. mpsc_release_port((struct uart_port *)
  1600. pi);
  1601. mpsc_drv_unmap_regs(pi);
  1602. }
  1603. } else {
  1604. mpsc_drv_unmap_regs(pi);
  1605. }
  1606. }
  1607. }
  1608. return rc;
  1609. }
  1610. static int mpsc_drv_remove(struct platform_device *dev)
  1611. {
  1612. pr_debug("mpsc_drv_exit: Removing MPSC %d\n", dev->id);
  1613. if (dev->id < MPSC_NUM_CTLRS) {
  1614. uart_remove_one_port(&mpsc_reg, &mpsc_ports[dev->id].port);
  1615. mpsc_release_port((struct uart_port *)
  1616. &mpsc_ports[dev->id].port);
  1617. mpsc_drv_unmap_regs(&mpsc_ports[dev->id]);
  1618. return 0;
  1619. } else {
  1620. return -ENODEV;
  1621. }
  1622. }
  1623. static struct platform_driver mpsc_driver = {
  1624. .probe = mpsc_drv_probe,
  1625. .remove = mpsc_drv_remove,
  1626. .driver = {
  1627. .name = MPSC_CTLR_NAME,
  1628. },
  1629. };
  1630. static int __init mpsc_drv_init(void)
  1631. {
  1632. int rc;
  1633. printk(KERN_INFO "Serial: MPSC driver $Revision: 1.00 $\n");
  1634. memset(mpsc_ports, 0, sizeof(mpsc_ports));
  1635. memset(&mpsc_shared_regs, 0, sizeof(mpsc_shared_regs));
  1636. if (!(rc = uart_register_driver(&mpsc_reg))) {
  1637. if (!(rc = platform_driver_register(&mpsc_shared_driver))) {
  1638. if ((rc = platform_driver_register(&mpsc_driver))) {
  1639. platform_driver_unregister(&mpsc_shared_driver);
  1640. uart_unregister_driver(&mpsc_reg);
  1641. }
  1642. } else {
  1643. uart_unregister_driver(&mpsc_reg);
  1644. }
  1645. }
  1646. return rc;
  1647. }
  1648. static void __exit mpsc_drv_exit(void)
  1649. {
  1650. platform_driver_unregister(&mpsc_driver);
  1651. platform_driver_unregister(&mpsc_shared_driver);
  1652. uart_unregister_driver(&mpsc_reg);
  1653. memset(mpsc_ports, 0, sizeof(mpsc_ports));
  1654. memset(&mpsc_shared_regs, 0, sizeof(mpsc_shared_regs));
  1655. }
  1656. module_init(mpsc_drv_init);
  1657. module_exit(mpsc_drv_exit);
  1658. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  1659. MODULE_DESCRIPTION("Generic Marvell MPSC serial/UART driver $Revision: 1.00 $");
  1660. MODULE_VERSION(MPSC_VERSION);
  1661. MODULE_LICENSE("GPL");
  1662. MODULE_ALIAS_CHARDEV_MAJOR(MPSC_MAJOR);