amba-pl011.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * linux/drivers/char/amba.c
  3. *
  4. * Driver for AMBA serial ports
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright 1999 ARM Limited
  9. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * $Id: amba.c,v 1.41 2002/07/28 10:03:27 rmk Exp $
  26. *
  27. * This is a generic driver for ARM AMBA-type serial ports. They
  28. * have a lot of 16550-like features, but are not register compatible.
  29. * Note that although they do have CTS, DCD and DSR inputs, they do
  30. * not have an RI input, nor do they have DTR or RTS outputs. If
  31. * required, these have to be supplied via some other means (eg, GPIO)
  32. * and hooked into this driver.
  33. */
  34. #if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  35. #define SUPPORT_SYSRQ
  36. #endif
  37. #include <linux/module.h>
  38. #include <linux/ioport.h>
  39. #include <linux/init.h>
  40. #include <linux/console.h>
  41. #include <linux/sysrq.h>
  42. #include <linux/device.h>
  43. #include <linux/tty.h>
  44. #include <linux/tty_flip.h>
  45. #include <linux/serial_core.h>
  46. #include <linux/serial.h>
  47. #include <linux/amba/bus.h>
  48. #include <linux/amba/serial.h>
  49. #include <linux/clk.h>
  50. #include <asm/io.h>
  51. #include <asm/sizes.h>
  52. #define UART_NR 14
  53. #define SERIAL_AMBA_MAJOR 204
  54. #define SERIAL_AMBA_MINOR 64
  55. #define SERIAL_AMBA_NR UART_NR
  56. #define AMBA_ISR_PASS_LIMIT 256
  57. #define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
  58. #define UART_DUMMY_DR_RX (1 << 16)
  59. /*
  60. * We wrap our port structure around the generic uart_port.
  61. */
  62. struct uart_amba_port {
  63. struct uart_port port;
  64. struct clk *clk;
  65. unsigned int im; /* interrupt mask */
  66. unsigned int old_status;
  67. };
  68. static void pl011_stop_tx(struct uart_port *port)
  69. {
  70. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  71. uap->im &= ~UART011_TXIM;
  72. writew(uap->im, uap->port.membase + UART011_IMSC);
  73. }
  74. static void pl011_start_tx(struct uart_port *port)
  75. {
  76. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  77. uap->im |= UART011_TXIM;
  78. writew(uap->im, uap->port.membase + UART011_IMSC);
  79. }
  80. static void pl011_stop_rx(struct uart_port *port)
  81. {
  82. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  83. uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
  84. UART011_PEIM|UART011_BEIM|UART011_OEIM);
  85. writew(uap->im, uap->port.membase + UART011_IMSC);
  86. }
  87. static void pl011_enable_ms(struct uart_port *port)
  88. {
  89. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  90. uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
  91. writew(uap->im, uap->port.membase + UART011_IMSC);
  92. }
  93. static void pl011_rx_chars(struct uart_amba_port *uap)
  94. {
  95. struct tty_struct *tty = uap->port.info->tty;
  96. unsigned int status, ch, flag, max_count = 256;
  97. status = readw(uap->port.membase + UART01x_FR);
  98. while ((status & UART01x_FR_RXFE) == 0 && max_count--) {
  99. ch = readw(uap->port.membase + UART01x_DR) | UART_DUMMY_DR_RX;
  100. flag = TTY_NORMAL;
  101. uap->port.icount.rx++;
  102. /*
  103. * Note that the error handling code is
  104. * out of the main execution path
  105. */
  106. if (unlikely(ch & UART_DR_ERROR)) {
  107. if (ch & UART011_DR_BE) {
  108. ch &= ~(UART011_DR_FE | UART011_DR_PE);
  109. uap->port.icount.brk++;
  110. if (uart_handle_break(&uap->port))
  111. goto ignore_char;
  112. } else if (ch & UART011_DR_PE)
  113. uap->port.icount.parity++;
  114. else if (ch & UART011_DR_FE)
  115. uap->port.icount.frame++;
  116. if (ch & UART011_DR_OE)
  117. uap->port.icount.overrun++;
  118. ch &= uap->port.read_status_mask;
  119. if (ch & UART011_DR_BE)
  120. flag = TTY_BREAK;
  121. else if (ch & UART011_DR_PE)
  122. flag = TTY_PARITY;
  123. else if (ch & UART011_DR_FE)
  124. flag = TTY_FRAME;
  125. }
  126. if (uart_handle_sysrq_char(&uap->port, ch & 255))
  127. goto ignore_char;
  128. uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
  129. ignore_char:
  130. status = readw(uap->port.membase + UART01x_FR);
  131. }
  132. spin_unlock(&uap->port.lock);
  133. tty_flip_buffer_push(tty);
  134. spin_lock(&uap->port.lock);
  135. }
  136. static void pl011_tx_chars(struct uart_amba_port *uap)
  137. {
  138. struct circ_buf *xmit = &uap->port.info->xmit;
  139. int count;
  140. if (uap->port.x_char) {
  141. writew(uap->port.x_char, uap->port.membase + UART01x_DR);
  142. uap->port.icount.tx++;
  143. uap->port.x_char = 0;
  144. return;
  145. }
  146. if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
  147. pl011_stop_tx(&uap->port);
  148. return;
  149. }
  150. count = uap->port.fifosize >> 1;
  151. do {
  152. writew(xmit->buf[xmit->tail], uap->port.membase + UART01x_DR);
  153. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  154. uap->port.icount.tx++;
  155. if (uart_circ_empty(xmit))
  156. break;
  157. } while (--count > 0);
  158. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  159. uart_write_wakeup(&uap->port);
  160. if (uart_circ_empty(xmit))
  161. pl011_stop_tx(&uap->port);
  162. }
  163. static void pl011_modem_status(struct uart_amba_port *uap)
  164. {
  165. unsigned int status, delta;
  166. status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
  167. delta = status ^ uap->old_status;
  168. uap->old_status = status;
  169. if (!delta)
  170. return;
  171. if (delta & UART01x_FR_DCD)
  172. uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
  173. if (delta & UART01x_FR_DSR)
  174. uap->port.icount.dsr++;
  175. if (delta & UART01x_FR_CTS)
  176. uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
  177. wake_up_interruptible(&uap->port.info->delta_msr_wait);
  178. }
  179. static irqreturn_t pl011_int(int irq, void *dev_id)
  180. {
  181. struct uart_amba_port *uap = dev_id;
  182. unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
  183. int handled = 0;
  184. spin_lock(&uap->port.lock);
  185. status = readw(uap->port.membase + UART011_MIS);
  186. if (status) {
  187. do {
  188. writew(status & ~(UART011_TXIS|UART011_RTIS|
  189. UART011_RXIS),
  190. uap->port.membase + UART011_ICR);
  191. if (status & (UART011_RTIS|UART011_RXIS))
  192. pl011_rx_chars(uap);
  193. if (status & (UART011_DSRMIS|UART011_DCDMIS|
  194. UART011_CTSMIS|UART011_RIMIS))
  195. pl011_modem_status(uap);
  196. if (status & UART011_TXIS)
  197. pl011_tx_chars(uap);
  198. if (pass_counter-- == 0)
  199. break;
  200. status = readw(uap->port.membase + UART011_MIS);
  201. } while (status != 0);
  202. handled = 1;
  203. }
  204. spin_unlock(&uap->port.lock);
  205. return IRQ_RETVAL(handled);
  206. }
  207. static unsigned int pl01x_tx_empty(struct uart_port *port)
  208. {
  209. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  210. unsigned int status = readw(uap->port.membase + UART01x_FR);
  211. return status & (UART01x_FR_BUSY|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
  212. }
  213. static unsigned int pl01x_get_mctrl(struct uart_port *port)
  214. {
  215. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  216. unsigned int result = 0;
  217. unsigned int status = readw(uap->port.membase + UART01x_FR);
  218. #define TIOCMBIT(uartbit, tiocmbit) \
  219. if (status & uartbit) \
  220. result |= tiocmbit
  221. TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
  222. TIOCMBIT(UART01x_FR_DSR, TIOCM_DSR);
  223. TIOCMBIT(UART01x_FR_CTS, TIOCM_CTS);
  224. TIOCMBIT(UART011_FR_RI, TIOCM_RNG);
  225. #undef TIOCMBIT
  226. return result;
  227. }
  228. static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
  229. {
  230. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  231. unsigned int cr;
  232. cr = readw(uap->port.membase + UART011_CR);
  233. #define TIOCMBIT(tiocmbit, uartbit) \
  234. if (mctrl & tiocmbit) \
  235. cr |= uartbit; \
  236. else \
  237. cr &= ~uartbit
  238. TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
  239. TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
  240. TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
  241. TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
  242. TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
  243. #undef TIOCMBIT
  244. writew(cr, uap->port.membase + UART011_CR);
  245. }
  246. static void pl011_break_ctl(struct uart_port *port, int break_state)
  247. {
  248. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  249. unsigned long flags;
  250. unsigned int lcr_h;
  251. spin_lock_irqsave(&uap->port.lock, flags);
  252. lcr_h = readw(uap->port.membase + UART011_LCRH);
  253. if (break_state == -1)
  254. lcr_h |= UART01x_LCRH_BRK;
  255. else
  256. lcr_h &= ~UART01x_LCRH_BRK;
  257. writew(lcr_h, uap->port.membase + UART011_LCRH);
  258. spin_unlock_irqrestore(&uap->port.lock, flags);
  259. }
  260. static int pl011_startup(struct uart_port *port)
  261. {
  262. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  263. unsigned int cr;
  264. int retval;
  265. /*
  266. * Try to enable the clock producer.
  267. */
  268. retval = clk_enable(uap->clk);
  269. if (retval)
  270. goto out;
  271. uap->port.uartclk = clk_get_rate(uap->clk);
  272. /*
  273. * Allocate the IRQ
  274. */
  275. retval = request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
  276. if (retval)
  277. goto clk_dis;
  278. writew(UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
  279. uap->port.membase + UART011_IFLS);
  280. /*
  281. * Provoke TX FIFO interrupt into asserting.
  282. */
  283. cr = UART01x_CR_UARTEN | UART011_CR_TXE | UART011_CR_LBE;
  284. writew(cr, uap->port.membase + UART011_CR);
  285. writew(0, uap->port.membase + UART011_FBRD);
  286. writew(1, uap->port.membase + UART011_IBRD);
  287. writew(0, uap->port.membase + UART011_LCRH);
  288. writew(0, uap->port.membase + UART01x_DR);
  289. while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_BUSY)
  290. barrier();
  291. cr = UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
  292. writew(cr, uap->port.membase + UART011_CR);
  293. /*
  294. * initialise the old status of the modem signals
  295. */
  296. uap->old_status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
  297. /*
  298. * Finally, enable interrupts
  299. */
  300. spin_lock_irq(&uap->port.lock);
  301. uap->im = UART011_RXIM | UART011_RTIM;
  302. writew(uap->im, uap->port.membase + UART011_IMSC);
  303. spin_unlock_irq(&uap->port.lock);
  304. return 0;
  305. clk_dis:
  306. clk_disable(uap->clk);
  307. out:
  308. return retval;
  309. }
  310. static void pl011_shutdown(struct uart_port *port)
  311. {
  312. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  313. unsigned long val;
  314. /*
  315. * disable all interrupts
  316. */
  317. spin_lock_irq(&uap->port.lock);
  318. uap->im = 0;
  319. writew(uap->im, uap->port.membase + UART011_IMSC);
  320. writew(0xffff, uap->port.membase + UART011_ICR);
  321. spin_unlock_irq(&uap->port.lock);
  322. /*
  323. * Free the interrupt
  324. */
  325. free_irq(uap->port.irq, uap);
  326. /*
  327. * disable the port
  328. */
  329. writew(UART01x_CR_UARTEN | UART011_CR_TXE, uap->port.membase + UART011_CR);
  330. /*
  331. * disable break condition and fifos
  332. */
  333. val = readw(uap->port.membase + UART011_LCRH);
  334. val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
  335. writew(val, uap->port.membase + UART011_LCRH);
  336. /*
  337. * Shut down the clock producer
  338. */
  339. clk_disable(uap->clk);
  340. }
  341. static void
  342. pl011_set_termios(struct uart_port *port, struct ktermios *termios,
  343. struct ktermios *old)
  344. {
  345. unsigned int lcr_h, old_cr;
  346. unsigned long flags;
  347. unsigned int baud, quot;
  348. /*
  349. * Ask the core to calculate the divisor for us.
  350. */
  351. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  352. quot = port->uartclk * 4 / baud;
  353. switch (termios->c_cflag & CSIZE) {
  354. case CS5:
  355. lcr_h = UART01x_LCRH_WLEN_5;
  356. break;
  357. case CS6:
  358. lcr_h = UART01x_LCRH_WLEN_6;
  359. break;
  360. case CS7:
  361. lcr_h = UART01x_LCRH_WLEN_7;
  362. break;
  363. default: // CS8
  364. lcr_h = UART01x_LCRH_WLEN_8;
  365. break;
  366. }
  367. if (termios->c_cflag & CSTOPB)
  368. lcr_h |= UART01x_LCRH_STP2;
  369. if (termios->c_cflag & PARENB) {
  370. lcr_h |= UART01x_LCRH_PEN;
  371. if (!(termios->c_cflag & PARODD))
  372. lcr_h |= UART01x_LCRH_EPS;
  373. }
  374. if (port->fifosize > 1)
  375. lcr_h |= UART01x_LCRH_FEN;
  376. spin_lock_irqsave(&port->lock, flags);
  377. /*
  378. * Update the per-port timeout.
  379. */
  380. uart_update_timeout(port, termios->c_cflag, baud);
  381. port->read_status_mask = UART011_DR_OE | 255;
  382. if (termios->c_iflag & INPCK)
  383. port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
  384. if (termios->c_iflag & (BRKINT | PARMRK))
  385. port->read_status_mask |= UART011_DR_BE;
  386. /*
  387. * Characters to ignore
  388. */
  389. port->ignore_status_mask = 0;
  390. if (termios->c_iflag & IGNPAR)
  391. port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
  392. if (termios->c_iflag & IGNBRK) {
  393. port->ignore_status_mask |= UART011_DR_BE;
  394. /*
  395. * If we're ignoring parity and break indicators,
  396. * ignore overruns too (for real raw support).
  397. */
  398. if (termios->c_iflag & IGNPAR)
  399. port->ignore_status_mask |= UART011_DR_OE;
  400. }
  401. /*
  402. * Ignore all characters if CREAD is not set.
  403. */
  404. if ((termios->c_cflag & CREAD) == 0)
  405. port->ignore_status_mask |= UART_DUMMY_DR_RX;
  406. if (UART_ENABLE_MS(port, termios->c_cflag))
  407. pl011_enable_ms(port);
  408. /* first, disable everything */
  409. old_cr = readw(port->membase + UART011_CR);
  410. writew(0, port->membase + UART011_CR);
  411. /* Set baud rate */
  412. writew(quot & 0x3f, port->membase + UART011_FBRD);
  413. writew(quot >> 6, port->membase + UART011_IBRD);
  414. /*
  415. * ----------v----------v----------v----------v-----
  416. * NOTE: MUST BE WRITTEN AFTER UARTLCR_M & UARTLCR_L
  417. * ----------^----------^----------^----------^-----
  418. */
  419. writew(lcr_h, port->membase + UART011_LCRH);
  420. writew(old_cr, port->membase + UART011_CR);
  421. spin_unlock_irqrestore(&port->lock, flags);
  422. }
  423. static const char *pl011_type(struct uart_port *port)
  424. {
  425. return port->type == PORT_AMBA ? "AMBA/PL011" : NULL;
  426. }
  427. /*
  428. * Release the memory region(s) being used by 'port'
  429. */
  430. static void pl010_release_port(struct uart_port *port)
  431. {
  432. release_mem_region(port->mapbase, SZ_4K);
  433. }
  434. /*
  435. * Request the memory region(s) being used by 'port'
  436. */
  437. static int pl010_request_port(struct uart_port *port)
  438. {
  439. return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
  440. != NULL ? 0 : -EBUSY;
  441. }
  442. /*
  443. * Configure/autoconfigure the port.
  444. */
  445. static void pl010_config_port(struct uart_port *port, int flags)
  446. {
  447. if (flags & UART_CONFIG_TYPE) {
  448. port->type = PORT_AMBA;
  449. pl010_request_port(port);
  450. }
  451. }
  452. /*
  453. * verify the new serial_struct (for TIOCSSERIAL).
  454. */
  455. static int pl010_verify_port(struct uart_port *port, struct serial_struct *ser)
  456. {
  457. int ret = 0;
  458. if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
  459. ret = -EINVAL;
  460. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  461. ret = -EINVAL;
  462. if (ser->baud_base < 9600)
  463. ret = -EINVAL;
  464. return ret;
  465. }
  466. static struct uart_ops amba_pl011_pops = {
  467. .tx_empty = pl01x_tx_empty,
  468. .set_mctrl = pl011_set_mctrl,
  469. .get_mctrl = pl01x_get_mctrl,
  470. .stop_tx = pl011_stop_tx,
  471. .start_tx = pl011_start_tx,
  472. .stop_rx = pl011_stop_rx,
  473. .enable_ms = pl011_enable_ms,
  474. .break_ctl = pl011_break_ctl,
  475. .startup = pl011_startup,
  476. .shutdown = pl011_shutdown,
  477. .set_termios = pl011_set_termios,
  478. .type = pl011_type,
  479. .release_port = pl010_release_port,
  480. .request_port = pl010_request_port,
  481. .config_port = pl010_config_port,
  482. .verify_port = pl010_verify_port,
  483. };
  484. static struct uart_amba_port *amba_ports[UART_NR];
  485. #ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
  486. static void pl011_console_putchar(struct uart_port *port, int ch)
  487. {
  488. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  489. while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
  490. barrier();
  491. writew(ch, uap->port.membase + UART01x_DR);
  492. }
  493. static void
  494. pl011_console_write(struct console *co, const char *s, unsigned int count)
  495. {
  496. struct uart_amba_port *uap = amba_ports[co->index];
  497. unsigned int status, old_cr, new_cr;
  498. clk_enable(uap->clk);
  499. /*
  500. * First save the CR then disable the interrupts
  501. */
  502. old_cr = readw(uap->port.membase + UART011_CR);
  503. new_cr = old_cr & ~UART011_CR_CTSEN;
  504. new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
  505. writew(new_cr, uap->port.membase + UART011_CR);
  506. uart_console_write(&uap->port, s, count, pl011_console_putchar);
  507. /*
  508. * Finally, wait for transmitter to become empty
  509. * and restore the TCR
  510. */
  511. do {
  512. status = readw(uap->port.membase + UART01x_FR);
  513. } while (status & UART01x_FR_BUSY);
  514. writew(old_cr, uap->port.membase + UART011_CR);
  515. clk_disable(uap->clk);
  516. }
  517. static void __init
  518. pl011_console_get_options(struct uart_amba_port *uap, int *baud,
  519. int *parity, int *bits)
  520. {
  521. if (readw(uap->port.membase + UART011_CR) & UART01x_CR_UARTEN) {
  522. unsigned int lcr_h, ibrd, fbrd;
  523. lcr_h = readw(uap->port.membase + UART011_LCRH);
  524. *parity = 'n';
  525. if (lcr_h & UART01x_LCRH_PEN) {
  526. if (lcr_h & UART01x_LCRH_EPS)
  527. *parity = 'e';
  528. else
  529. *parity = 'o';
  530. }
  531. if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
  532. *bits = 7;
  533. else
  534. *bits = 8;
  535. ibrd = readw(uap->port.membase + UART011_IBRD);
  536. fbrd = readw(uap->port.membase + UART011_FBRD);
  537. *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
  538. }
  539. }
  540. static int __init pl011_console_setup(struct console *co, char *options)
  541. {
  542. struct uart_amba_port *uap;
  543. int baud = 38400;
  544. int bits = 8;
  545. int parity = 'n';
  546. int flow = 'n';
  547. /*
  548. * Check whether an invalid uart number has been specified, and
  549. * if so, search for the first available port that does have
  550. * console support.
  551. */
  552. if (co->index >= UART_NR)
  553. co->index = 0;
  554. uap = amba_ports[co->index];
  555. if (!uap)
  556. return -ENODEV;
  557. uap->port.uartclk = clk_get_rate(uap->clk);
  558. if (options)
  559. uart_parse_options(options, &baud, &parity, &bits, &flow);
  560. else
  561. pl011_console_get_options(uap, &baud, &parity, &bits);
  562. return uart_set_options(&uap->port, co, baud, parity, bits, flow);
  563. }
  564. static struct uart_driver amba_reg;
  565. static struct console amba_console = {
  566. .name = "ttyAMA",
  567. .write = pl011_console_write,
  568. .device = uart_console_device,
  569. .setup = pl011_console_setup,
  570. .flags = CON_PRINTBUFFER,
  571. .index = -1,
  572. .data = &amba_reg,
  573. };
  574. #define AMBA_CONSOLE (&amba_console)
  575. #else
  576. #define AMBA_CONSOLE NULL
  577. #endif
  578. static struct uart_driver amba_reg = {
  579. .owner = THIS_MODULE,
  580. .driver_name = "ttyAMA",
  581. .dev_name = "ttyAMA",
  582. .major = SERIAL_AMBA_MAJOR,
  583. .minor = SERIAL_AMBA_MINOR,
  584. .nr = UART_NR,
  585. .cons = AMBA_CONSOLE,
  586. };
  587. static int pl011_probe(struct amba_device *dev, void *id)
  588. {
  589. struct uart_amba_port *uap;
  590. void __iomem *base;
  591. int i, ret;
  592. for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
  593. if (amba_ports[i] == NULL)
  594. break;
  595. if (i == ARRAY_SIZE(amba_ports)) {
  596. ret = -EBUSY;
  597. goto out;
  598. }
  599. uap = kzalloc(sizeof(struct uart_amba_port), GFP_KERNEL);
  600. if (uap == NULL) {
  601. ret = -ENOMEM;
  602. goto out;
  603. }
  604. base = ioremap(dev->res.start, PAGE_SIZE);
  605. if (!base) {
  606. ret = -ENOMEM;
  607. goto free;
  608. }
  609. uap->clk = clk_get(&dev->dev, "UARTCLK");
  610. if (IS_ERR(uap->clk)) {
  611. ret = PTR_ERR(uap->clk);
  612. goto unmap;
  613. }
  614. uap->port.dev = &dev->dev;
  615. uap->port.mapbase = dev->res.start;
  616. uap->port.membase = base;
  617. uap->port.iotype = UPIO_MEM;
  618. uap->port.irq = dev->irq[0];
  619. uap->port.fifosize = 16;
  620. uap->port.ops = &amba_pl011_pops;
  621. uap->port.flags = UPF_BOOT_AUTOCONF;
  622. uap->port.line = i;
  623. amba_ports[i] = uap;
  624. amba_set_drvdata(dev, uap);
  625. ret = uart_add_one_port(&amba_reg, &uap->port);
  626. if (ret) {
  627. amba_set_drvdata(dev, NULL);
  628. amba_ports[i] = NULL;
  629. clk_put(uap->clk);
  630. unmap:
  631. iounmap(base);
  632. free:
  633. kfree(uap);
  634. }
  635. out:
  636. return ret;
  637. }
  638. static int pl011_remove(struct amba_device *dev)
  639. {
  640. struct uart_amba_port *uap = amba_get_drvdata(dev);
  641. int i;
  642. amba_set_drvdata(dev, NULL);
  643. uart_remove_one_port(&amba_reg, &uap->port);
  644. for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
  645. if (amba_ports[i] == uap)
  646. amba_ports[i] = NULL;
  647. iounmap(uap->port.membase);
  648. clk_put(uap->clk);
  649. kfree(uap);
  650. return 0;
  651. }
  652. static struct amba_id pl011_ids[] __initdata = {
  653. {
  654. .id = 0x00041011,
  655. .mask = 0x000fffff,
  656. },
  657. { 0, 0 },
  658. };
  659. static struct amba_driver pl011_driver = {
  660. .drv = {
  661. .name = "uart-pl011",
  662. },
  663. .id_table = pl011_ids,
  664. .probe = pl011_probe,
  665. .remove = pl011_remove,
  666. };
  667. static int __init pl011_init(void)
  668. {
  669. int ret;
  670. printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
  671. ret = uart_register_driver(&amba_reg);
  672. if (ret == 0) {
  673. ret = amba_driver_register(&pl011_driver);
  674. if (ret)
  675. uart_unregister_driver(&amba_reg);
  676. }
  677. return ret;
  678. }
  679. static void __exit pl011_exit(void)
  680. {
  681. amba_driver_unregister(&pl011_driver);
  682. uart_unregister_driver(&amba_reg);
  683. }
  684. module_init(pl011_init);
  685. module_exit(pl011_exit);
  686. MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
  687. MODULE_DESCRIPTION("ARM AMBA serial port driver");
  688. MODULE_LICENSE("GPL");