uli526x.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define DRV_NAME "uli526x"
  12. #define DRV_VERSION "0.9.3"
  13. #define DRV_RELDATE "2005-7-29"
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/string.h>
  17. #include <linux/timer.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <asm/uaccess.h>
  36. /* Board/System/Debug information/definition ---------------- */
  37. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  38. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  39. #define ULI526X_IO_SIZE 0x100
  40. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  41. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  42. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  43. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  44. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  45. #define TX_BUF_ALLOC 0x600
  46. #define RX_ALLOC_SIZE 0x620
  47. #define ULI526X_RESET 1
  48. #define CR0_DEFAULT 0
  49. #define CR6_DEFAULT 0x22200000
  50. #define CR7_DEFAULT 0x180c1
  51. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  52. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  53. #define MAX_PACKET_SIZE 1514
  54. #define ULI5261_MAX_MULTICAST 14
  55. #define RX_COPY_SIZE 100
  56. #define MAX_CHECK_PACKET 0x8000
  57. #define ULI526X_10MHF 0
  58. #define ULI526X_100MHF 1
  59. #define ULI526X_10MFD 4
  60. #define ULI526X_100MFD 5
  61. #define ULI526X_AUTO 8
  62. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  63. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  64. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  65. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  66. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  67. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  68. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  69. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  70. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  71. #define ULI526X_DBUG(dbug_now, msg, value) if (uli526x_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))
  72. #define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");
  73. /* CR9 definition: SROM/MII */
  74. #define CR9_SROM_READ 0x4800
  75. #define CR9_SRCS 0x1
  76. #define CR9_SRCLK 0x2
  77. #define CR9_CRDOUT 0x8
  78. #define SROM_DATA_0 0x0
  79. #define SROM_DATA_1 0x4
  80. #define PHY_DATA_1 0x20000
  81. #define PHY_DATA_0 0x00000
  82. #define MDCLKH 0x10000
  83. #define PHY_POWER_DOWN 0x800
  84. #define SROM_V41_CODE 0x14
  85. #define SROM_CLK_WRITE(data, ioaddr) \
  86. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  87. udelay(5); \
  88. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
  89. udelay(5); \
  90. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  91. udelay(5);
  92. /* Structure/enum declaration ------------------------------- */
  93. struct tx_desc {
  94. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  95. char *tx_buf_ptr; /* Data for us */
  96. struct tx_desc *next_tx_desc;
  97. } __attribute__(( aligned(32) ));
  98. struct rx_desc {
  99. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  100. struct sk_buff *rx_skb_ptr; /* Data for us */
  101. struct rx_desc *next_rx_desc;
  102. } __attribute__(( aligned(32) ));
  103. struct uli526x_board_info {
  104. u32 chip_id; /* Chip vendor/Device ID */
  105. struct net_device *next_dev; /* next device */
  106. struct pci_dev *pdev; /* PCI device */
  107. spinlock_t lock;
  108. long ioaddr; /* I/O base address */
  109. u32 cr0_data;
  110. u32 cr5_data;
  111. u32 cr6_data;
  112. u32 cr7_data;
  113. u32 cr15_data;
  114. /* pointer for memory physical address */
  115. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  116. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  117. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  118. dma_addr_t first_tx_desc_dma;
  119. dma_addr_t first_rx_desc_dma;
  120. /* descriptor pointer */
  121. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  122. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  123. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  124. struct tx_desc *first_tx_desc;
  125. struct tx_desc *tx_insert_ptr;
  126. struct tx_desc *tx_remove_ptr;
  127. struct rx_desc *first_rx_desc;
  128. struct rx_desc *rx_insert_ptr;
  129. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  130. unsigned long tx_packet_cnt; /* transmitted packet count */
  131. unsigned long rx_avail_cnt; /* available rx descriptor count */
  132. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  133. u16 dbug_cnt;
  134. u16 NIC_capability; /* NIC media capability */
  135. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  136. u8 media_mode; /* user specify media mode */
  137. u8 op_mode; /* real work media mode */
  138. u8 phy_addr;
  139. u8 link_failed; /* Ever link failed */
  140. u8 wait_reset; /* Hardware failed, need to reset */
  141. struct timer_list timer;
  142. /* System defined statistic counter */
  143. struct net_device_stats stats;
  144. /* Driver defined statistic counter */
  145. unsigned long tx_fifo_underrun;
  146. unsigned long tx_loss_carrier;
  147. unsigned long tx_no_carrier;
  148. unsigned long tx_late_collision;
  149. unsigned long tx_excessive_collision;
  150. unsigned long tx_jabber_timeout;
  151. unsigned long reset_count;
  152. unsigned long reset_cr8;
  153. unsigned long reset_fatal;
  154. unsigned long reset_TXtimeout;
  155. /* NIC SROM data */
  156. unsigned char srom[128];
  157. u8 init;
  158. };
  159. enum uli526x_offsets {
  160. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  161. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  162. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  163. DCR15 = 0x78
  164. };
  165. enum uli526x_CR6_bits {
  166. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  167. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  168. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  169. };
  170. /* Global variable declaration ----------------------------- */
  171. static int __devinitdata printed_version;
  172. static char version[] __devinitdata =
  173. KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version "
  174. DRV_VERSION " (" DRV_RELDATE ")\n";
  175. static int uli526x_debug;
  176. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  177. static u32 uli526x_cr6_user_set;
  178. /* For module input parameter */
  179. static int debug;
  180. static u32 cr6set;
  181. static int mode = 8;
  182. /* function declaration ------------------------------------- */
  183. static int uli526x_open(struct net_device *);
  184. static int uli526x_start_xmit(struct sk_buff *, struct net_device *);
  185. static int uli526x_stop(struct net_device *);
  186. static struct net_device_stats * uli526x_get_stats(struct net_device *);
  187. static void uli526x_set_filter_mode(struct net_device *);
  188. static const struct ethtool_ops netdev_ethtool_ops;
  189. static u16 read_srom_word(long, int);
  190. static irqreturn_t uli526x_interrupt(int, void *);
  191. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  192. static void allocate_rx_buffer(struct uli526x_board_info *);
  193. static void update_cr6(u32, unsigned long);
  194. static void send_filter_frame(struct net_device *, int);
  195. static u16 phy_read(unsigned long, u8, u8, u32);
  196. static u16 phy_readby_cr10(unsigned long, u8, u8);
  197. static void phy_write(unsigned long, u8, u8, u16, u32);
  198. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  199. static void phy_write_1bit(unsigned long, u32, u32);
  200. static u16 phy_read_1bit(unsigned long, u32);
  201. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  202. static void uli526x_process_mode(struct uli526x_board_info *);
  203. static void uli526x_timer(unsigned long);
  204. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  205. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  206. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  207. static void uli526x_dynamic_reset(struct net_device *);
  208. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  209. static void uli526x_init(struct net_device *);
  210. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  211. /* ULI526X network board routine ---------------------------- */
  212. /*
  213. * Search ULI526X board, allocate space and register it
  214. */
  215. static int __devinit uli526x_init_one (struct pci_dev *pdev,
  216. const struct pci_device_id *ent)
  217. {
  218. struct uli526x_board_info *db; /* board information structure */
  219. struct net_device *dev;
  220. int i, err;
  221. DECLARE_MAC_BUF(mac);
  222. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  223. if (!printed_version++)
  224. printk(version);
  225. /* Init network device */
  226. dev = alloc_etherdev(sizeof(*db));
  227. if (dev == NULL)
  228. return -ENOMEM;
  229. SET_NETDEV_DEV(dev, &pdev->dev);
  230. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  231. printk(KERN_WARNING DRV_NAME ": 32-bit PCI DMA not available.\n");
  232. err = -ENODEV;
  233. goto err_out_free;
  234. }
  235. /* Enable Master/IO access, Disable memory access */
  236. err = pci_enable_device(pdev);
  237. if (err)
  238. goto err_out_free;
  239. if (!pci_resource_start(pdev, 0)) {
  240. printk(KERN_ERR DRV_NAME ": I/O base is zero\n");
  241. err = -ENODEV;
  242. goto err_out_disable;
  243. }
  244. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  245. printk(KERN_ERR DRV_NAME ": Allocated I/O size too small\n");
  246. err = -ENODEV;
  247. goto err_out_disable;
  248. }
  249. if (pci_request_regions(pdev, DRV_NAME)) {
  250. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  251. err = -ENODEV;
  252. goto err_out_disable;
  253. }
  254. /* Init system & device */
  255. db = netdev_priv(dev);
  256. /* Allocate Tx/Rx descriptor memory */
  257. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  258. if(db->desc_pool_ptr == NULL)
  259. {
  260. err = -ENOMEM;
  261. goto err_out_nomem;
  262. }
  263. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  264. if(db->buf_pool_ptr == NULL)
  265. {
  266. err = -ENOMEM;
  267. goto err_out_nomem;
  268. }
  269. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  270. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  271. db->buf_pool_start = db->buf_pool_ptr;
  272. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  273. db->chip_id = ent->driver_data;
  274. db->ioaddr = pci_resource_start(pdev, 0);
  275. db->pdev = pdev;
  276. db->init = 1;
  277. dev->base_addr = db->ioaddr;
  278. dev->irq = pdev->irq;
  279. pci_set_drvdata(pdev, dev);
  280. /* Register some necessary functions */
  281. dev->open = &uli526x_open;
  282. dev->hard_start_xmit = &uli526x_start_xmit;
  283. dev->stop = &uli526x_stop;
  284. dev->get_stats = &uli526x_get_stats;
  285. dev->set_multicast_list = &uli526x_set_filter_mode;
  286. dev->ethtool_ops = &netdev_ethtool_ops;
  287. spin_lock_init(&db->lock);
  288. /* read 64 word srom data */
  289. for (i = 0; i < 64; i++)
  290. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
  291. /* Set Node address */
  292. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  293. {
  294. outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
  295. outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
  296. outl(0, db->ioaddr + DCR14); //Clear reset port
  297. outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
  298. outl(0, db->ioaddr + DCR14); //Clear reset port
  299. outl(0, db->ioaddr + DCR13); //Clear CR13
  300. outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
  301. //Read MAC address from CR14
  302. for (i = 0; i < 6; i++)
  303. dev->dev_addr[i] = inl(db->ioaddr + DCR14);
  304. //Read end
  305. outl(0, db->ioaddr + DCR13); //Clear CR13
  306. outl(0, db->ioaddr + DCR0); //Clear CR0
  307. udelay(10);
  308. }
  309. else /*Exist SROM*/
  310. {
  311. for (i = 0; i < 6; i++)
  312. dev->dev_addr[i] = db->srom[20 + i];
  313. }
  314. err = register_netdev (dev);
  315. if (err)
  316. goto err_out_res;
  317. printk(KERN_INFO "%s: ULi M%04lx at pci%s, %s, irq %d.\n",
  318. dev->name,ent->driver_data >> 16,pci_name(pdev),
  319. print_mac(mac, dev->dev_addr), dev->irq);
  320. pci_set_master(pdev);
  321. return 0;
  322. err_out_res:
  323. pci_release_regions(pdev);
  324. err_out_nomem:
  325. if(db->desc_pool_ptr)
  326. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  327. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  328. if(db->buf_pool_ptr != NULL)
  329. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  330. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  331. err_out_disable:
  332. pci_disable_device(pdev);
  333. err_out_free:
  334. pci_set_drvdata(pdev, NULL);
  335. free_netdev(dev);
  336. return err;
  337. }
  338. static void __devexit uli526x_remove_one (struct pci_dev *pdev)
  339. {
  340. struct net_device *dev = pci_get_drvdata(pdev);
  341. struct uli526x_board_info *db = netdev_priv(dev);
  342. ULI526X_DBUG(0, "uli526x_remove_one()", 0);
  343. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  344. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  345. db->desc_pool_dma_ptr);
  346. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  347. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  348. unregister_netdev(dev);
  349. pci_release_regions(pdev);
  350. free_netdev(dev); /* free board information */
  351. pci_set_drvdata(pdev, NULL);
  352. pci_disable_device(pdev);
  353. ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
  354. }
  355. /*
  356. * Open the interface.
  357. * The interface is opened whenever "ifconfig" activates it.
  358. */
  359. static int uli526x_open(struct net_device *dev)
  360. {
  361. int ret;
  362. struct uli526x_board_info *db = netdev_priv(dev);
  363. ULI526X_DBUG(0, "uli526x_open", 0);
  364. ret = request_irq(dev->irq, &uli526x_interrupt, IRQF_SHARED, dev->name, dev);
  365. if (ret)
  366. return ret;
  367. /* system variable init */
  368. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  369. db->tx_packet_cnt = 0;
  370. db->rx_avail_cnt = 0;
  371. db->link_failed = 1;
  372. netif_carrier_off(dev);
  373. db->wait_reset = 0;
  374. db->NIC_capability = 0xf; /* All capability*/
  375. db->PHY_reg4 = 0x1e0;
  376. /* CR6 operation mode decision */
  377. db->cr6_data |= ULI526X_TXTH_256;
  378. db->cr0_data = CR0_DEFAULT;
  379. /* Initialize ULI526X board */
  380. uli526x_init(dev);
  381. /* Active System Interface */
  382. netif_wake_queue(dev);
  383. /* set and active a timer process */
  384. init_timer(&db->timer);
  385. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  386. db->timer.data = (unsigned long)dev;
  387. db->timer.function = &uli526x_timer;
  388. add_timer(&db->timer);
  389. return 0;
  390. }
  391. /* Initialize ULI526X board
  392. * Reset ULI526X board
  393. * Initialize TX/Rx descriptor chain structure
  394. * Send the set-up frame
  395. * Enable Tx/Rx machine
  396. */
  397. static void uli526x_init(struct net_device *dev)
  398. {
  399. struct uli526x_board_info *db = netdev_priv(dev);
  400. unsigned long ioaddr = db->ioaddr;
  401. u8 phy_tmp;
  402. u16 phy_value;
  403. u16 phy_reg_reset;
  404. ULI526X_DBUG(0, "uli526x_init()", 0);
  405. /* Reset M526x MAC controller */
  406. outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
  407. udelay(100);
  408. outl(db->cr0_data, ioaddr + DCR0);
  409. udelay(5);
  410. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  411. db->phy_addr = 1;
  412. for(phy_tmp=0;phy_tmp<32;phy_tmp++)
  413. {
  414. phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
  415. if(phy_value != 0xffff&&phy_value!=0)
  416. {
  417. db->phy_addr = phy_tmp;
  418. break;
  419. }
  420. }
  421. if(phy_tmp == 32)
  422. printk(KERN_WARNING "Can not find the phy address!!!");
  423. /* Parser SROM and media mode */
  424. db->media_mode = uli526x_media_mode;
  425. /* Phyxcer capability setting */
  426. phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
  427. phy_reg_reset = (phy_reg_reset | 0x8000);
  428. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
  429. udelay(500);
  430. /* Process Phyxcer Media Mode */
  431. uli526x_set_phyxcer(db);
  432. /* Media Mode Process */
  433. if ( !(db->media_mode & ULI526X_AUTO) )
  434. db->op_mode = db->media_mode; /* Force Mode */
  435. /* Initialize Transmit/Receive decriptor and CR3/4 */
  436. uli526x_descriptor_init(db, ioaddr);
  437. /* Init CR6 to program M526X operation */
  438. update_cr6(db->cr6_data, ioaddr);
  439. /* Send setup frame */
  440. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  441. /* Init CR7, interrupt active bit */
  442. db->cr7_data = CR7_DEFAULT;
  443. outl(db->cr7_data, ioaddr + DCR7);
  444. /* Init CR15, Tx jabber and Rx watchdog timer */
  445. outl(db->cr15_data, ioaddr + DCR15);
  446. /* Enable ULI526X Tx/Rx function */
  447. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  448. update_cr6(db->cr6_data, ioaddr);
  449. }
  450. /*
  451. * Hardware start transmission.
  452. * Send a packet to media from the upper layer.
  453. */
  454. static int uli526x_start_xmit(struct sk_buff *skb, struct net_device *dev)
  455. {
  456. struct uli526x_board_info *db = netdev_priv(dev);
  457. struct tx_desc *txptr;
  458. unsigned long flags;
  459. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  460. /* Resource flag check */
  461. netif_stop_queue(dev);
  462. /* Too large packet check */
  463. if (skb->len > MAX_PACKET_SIZE) {
  464. printk(KERN_ERR DRV_NAME ": big packet = %d\n", (u16)skb->len);
  465. dev_kfree_skb(skb);
  466. return 0;
  467. }
  468. spin_lock_irqsave(&db->lock, flags);
  469. /* No Tx resource check, it never happen nromally */
  470. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  471. spin_unlock_irqrestore(&db->lock, flags);
  472. printk(KERN_ERR DRV_NAME ": No Tx resource %ld\n", db->tx_packet_cnt);
  473. return 1;
  474. }
  475. /* Disable NIC interrupt */
  476. outl(0, dev->base_addr + DCR7);
  477. /* transmit this packet */
  478. txptr = db->tx_insert_ptr;
  479. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  480. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  481. /* Point to next transmit free descriptor */
  482. db->tx_insert_ptr = txptr->next_tx_desc;
  483. /* Transmit Packet Process */
  484. if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
  485. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  486. db->tx_packet_cnt++; /* Ready to send */
  487. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  488. dev->trans_start = jiffies; /* saved time stamp */
  489. }
  490. /* Tx resource check */
  491. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  492. netif_wake_queue(dev);
  493. /* Restore CR7 to enable interrupt */
  494. spin_unlock_irqrestore(&db->lock, flags);
  495. outl(db->cr7_data, dev->base_addr + DCR7);
  496. /* free this SKB */
  497. dev_kfree_skb(skb);
  498. return 0;
  499. }
  500. /*
  501. * Stop the interface.
  502. * The interface is stopped when it is brought.
  503. */
  504. static int uli526x_stop(struct net_device *dev)
  505. {
  506. struct uli526x_board_info *db = netdev_priv(dev);
  507. unsigned long ioaddr = dev->base_addr;
  508. ULI526X_DBUG(0, "uli526x_stop", 0);
  509. /* disable system */
  510. netif_stop_queue(dev);
  511. /* deleted timer */
  512. del_timer_sync(&db->timer);
  513. /* Reset & stop ULI526X board */
  514. outl(ULI526X_RESET, ioaddr + DCR0);
  515. udelay(5);
  516. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  517. /* free interrupt */
  518. free_irq(dev->irq, dev);
  519. /* free allocated rx buffer */
  520. uli526x_free_rxbuffer(db);
  521. #if 0
  522. /* show statistic counter */
  523. printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
  524. db->tx_fifo_underrun, db->tx_excessive_collision,
  525. db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
  526. db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
  527. db->reset_fatal, db->reset_TXtimeout);
  528. #endif
  529. return 0;
  530. }
  531. /*
  532. * M5261/M5263 insterrupt handler
  533. * receive the packet to upper layer, free the transmitted packet
  534. */
  535. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  536. {
  537. struct net_device *dev = dev_id;
  538. struct uli526x_board_info *db = netdev_priv(dev);
  539. unsigned long ioaddr = dev->base_addr;
  540. unsigned long flags;
  541. spin_lock_irqsave(&db->lock, flags);
  542. outl(0, ioaddr + DCR7);
  543. /* Got ULI526X status */
  544. db->cr5_data = inl(ioaddr + DCR5);
  545. outl(db->cr5_data, ioaddr + DCR5);
  546. if ( !(db->cr5_data & 0x180c1) ) {
  547. spin_unlock_irqrestore(&db->lock, flags);
  548. outl(db->cr7_data, ioaddr + DCR7);
  549. return IRQ_HANDLED;
  550. }
  551. /* Check system status */
  552. if (db->cr5_data & 0x2000) {
  553. /* system bus error happen */
  554. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  555. db->reset_fatal++;
  556. db->wait_reset = 1; /* Need to RESET */
  557. spin_unlock_irqrestore(&db->lock, flags);
  558. return IRQ_HANDLED;
  559. }
  560. /* Received the coming packet */
  561. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  562. uli526x_rx_packet(dev, db);
  563. /* reallocate rx descriptor buffer */
  564. if (db->rx_avail_cnt<RX_DESC_CNT)
  565. allocate_rx_buffer(db);
  566. /* Free the transmitted descriptor */
  567. if ( db->cr5_data & 0x01)
  568. uli526x_free_tx_pkt(dev, db);
  569. /* Restore CR7 to enable interrupt mask */
  570. outl(db->cr7_data, ioaddr + DCR7);
  571. spin_unlock_irqrestore(&db->lock, flags);
  572. return IRQ_HANDLED;
  573. }
  574. /*
  575. * Free TX resource after TX complete
  576. */
  577. static void uli526x_free_tx_pkt(struct net_device *dev, struct uli526x_board_info * db)
  578. {
  579. struct tx_desc *txptr;
  580. u32 tdes0;
  581. txptr = db->tx_remove_ptr;
  582. while(db->tx_packet_cnt) {
  583. tdes0 = le32_to_cpu(txptr->tdes0);
  584. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  585. if (tdes0 & 0x80000000)
  586. break;
  587. /* A packet sent completed */
  588. db->tx_packet_cnt--;
  589. db->stats.tx_packets++;
  590. /* Transmit statistic counter */
  591. if ( tdes0 != 0x7fffffff ) {
  592. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  593. db->stats.collisions += (tdes0 >> 3) & 0xf;
  594. db->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  595. if (tdes0 & TDES0_ERR_MASK) {
  596. db->stats.tx_errors++;
  597. if (tdes0 & 0x0002) { /* UnderRun */
  598. db->tx_fifo_underrun++;
  599. if ( !(db->cr6_data & CR6_SFT) ) {
  600. db->cr6_data = db->cr6_data | CR6_SFT;
  601. update_cr6(db->cr6_data, db->ioaddr);
  602. }
  603. }
  604. if (tdes0 & 0x0100)
  605. db->tx_excessive_collision++;
  606. if (tdes0 & 0x0200)
  607. db->tx_late_collision++;
  608. if (tdes0 & 0x0400)
  609. db->tx_no_carrier++;
  610. if (tdes0 & 0x0800)
  611. db->tx_loss_carrier++;
  612. if (tdes0 & 0x4000)
  613. db->tx_jabber_timeout++;
  614. }
  615. }
  616. txptr = txptr->next_tx_desc;
  617. }/* End of while */
  618. /* Update TX remove pointer to next */
  619. db->tx_remove_ptr = txptr;
  620. /* Resource available check */
  621. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  622. netif_wake_queue(dev); /* Active upper layer, send again */
  623. }
  624. /*
  625. * Receive the come packet and pass to upper layer
  626. */
  627. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  628. {
  629. struct rx_desc *rxptr;
  630. struct sk_buff *skb;
  631. int rxlen;
  632. u32 rdes0;
  633. rxptr = db->rx_ready_ptr;
  634. while(db->rx_avail_cnt) {
  635. rdes0 = le32_to_cpu(rxptr->rdes0);
  636. if (rdes0 & 0x80000000) /* packet owner check */
  637. {
  638. break;
  639. }
  640. db->rx_avail_cnt--;
  641. db->interval_rx_cnt++;
  642. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  643. if ( (rdes0 & 0x300) != 0x300) {
  644. /* A packet without First/Last flag */
  645. /* reuse this SKB */
  646. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  647. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  648. } else {
  649. /* A packet with First/Last flag */
  650. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  651. /* error summary bit check */
  652. if (rdes0 & 0x8000) {
  653. /* This is a error packet */
  654. //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
  655. db->stats.rx_errors++;
  656. if (rdes0 & 1)
  657. db->stats.rx_fifo_errors++;
  658. if (rdes0 & 2)
  659. db->stats.rx_crc_errors++;
  660. if (rdes0 & 0x80)
  661. db->stats.rx_length_errors++;
  662. }
  663. if ( !(rdes0 & 0x8000) ||
  664. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  665. skb = rxptr->rx_skb_ptr;
  666. /* Good packet, send to upper layer */
  667. /* Shorst packet used new SKB */
  668. if ( (rxlen < RX_COPY_SIZE) &&
  669. ( (skb = dev_alloc_skb(rxlen + 2) )
  670. != NULL) ) {
  671. /* size less than COPY_SIZE, allocate a rxlen SKB */
  672. skb_reserve(skb, 2); /* 16byte align */
  673. memcpy(skb_put(skb, rxlen),
  674. skb_tail_pointer(rxptr->rx_skb_ptr),
  675. rxlen);
  676. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  677. } else
  678. skb_put(skb, rxlen);
  679. skb->protocol = eth_type_trans(skb, dev);
  680. netif_rx(skb);
  681. dev->last_rx = jiffies;
  682. db->stats.rx_packets++;
  683. db->stats.rx_bytes += rxlen;
  684. } else {
  685. /* Reuse SKB buffer when the packet is error */
  686. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  687. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  688. }
  689. }
  690. rxptr = rxptr->next_rx_desc;
  691. }
  692. db->rx_ready_ptr = rxptr;
  693. }
  694. /*
  695. * Get statistics from driver.
  696. */
  697. static struct net_device_stats * uli526x_get_stats(struct net_device *dev)
  698. {
  699. struct uli526x_board_info *db = netdev_priv(dev);
  700. ULI526X_DBUG(0, "uli526x_get_stats", 0);
  701. return &db->stats;
  702. }
  703. /*
  704. * Set ULI526X multicast address
  705. */
  706. static void uli526x_set_filter_mode(struct net_device * dev)
  707. {
  708. struct uli526x_board_info *db = dev->priv;
  709. unsigned long flags;
  710. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  711. spin_lock_irqsave(&db->lock, flags);
  712. if (dev->flags & IFF_PROMISC) {
  713. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  714. db->cr6_data |= CR6_PM | CR6_PBF;
  715. update_cr6(db->cr6_data, db->ioaddr);
  716. spin_unlock_irqrestore(&db->lock, flags);
  717. return;
  718. }
  719. if (dev->flags & IFF_ALLMULTI || dev->mc_count > ULI5261_MAX_MULTICAST) {
  720. ULI526X_DBUG(0, "Pass all multicast address", dev->mc_count);
  721. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  722. db->cr6_data |= CR6_PAM;
  723. spin_unlock_irqrestore(&db->lock, flags);
  724. return;
  725. }
  726. ULI526X_DBUG(0, "Set multicast address", dev->mc_count);
  727. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  728. spin_unlock_irqrestore(&db->lock, flags);
  729. }
  730. static void
  731. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  732. {
  733. ecmd->supported = (SUPPORTED_10baseT_Half |
  734. SUPPORTED_10baseT_Full |
  735. SUPPORTED_100baseT_Half |
  736. SUPPORTED_100baseT_Full |
  737. SUPPORTED_Autoneg |
  738. SUPPORTED_MII);
  739. ecmd->advertising = (ADVERTISED_10baseT_Half |
  740. ADVERTISED_10baseT_Full |
  741. ADVERTISED_100baseT_Half |
  742. ADVERTISED_100baseT_Full |
  743. ADVERTISED_Autoneg |
  744. ADVERTISED_MII);
  745. ecmd->port = PORT_MII;
  746. ecmd->phy_address = db->phy_addr;
  747. ecmd->transceiver = XCVR_EXTERNAL;
  748. ecmd->speed = 10;
  749. ecmd->duplex = DUPLEX_HALF;
  750. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  751. {
  752. ecmd->speed = 100;
  753. }
  754. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  755. {
  756. ecmd->duplex = DUPLEX_FULL;
  757. }
  758. if(db->link_failed)
  759. {
  760. ecmd->speed = -1;
  761. ecmd->duplex = -1;
  762. }
  763. if (db->media_mode & ULI526X_AUTO)
  764. {
  765. ecmd->autoneg = AUTONEG_ENABLE;
  766. }
  767. }
  768. static void netdev_get_drvinfo(struct net_device *dev,
  769. struct ethtool_drvinfo *info)
  770. {
  771. struct uli526x_board_info *np = netdev_priv(dev);
  772. strcpy(info->driver, DRV_NAME);
  773. strcpy(info->version, DRV_VERSION);
  774. if (np->pdev)
  775. strcpy(info->bus_info, pci_name(np->pdev));
  776. else
  777. sprintf(info->bus_info, "EISA 0x%lx %d",
  778. dev->base_addr, dev->irq);
  779. }
  780. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  781. struct uli526x_board_info *np = netdev_priv(dev);
  782. ULi_ethtool_gset(np, cmd);
  783. return 0;
  784. }
  785. static u32 netdev_get_link(struct net_device *dev) {
  786. struct uli526x_board_info *np = netdev_priv(dev);
  787. if(np->link_failed)
  788. return 0;
  789. else
  790. return 1;
  791. }
  792. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  793. {
  794. wol->supported = WAKE_PHY | WAKE_MAGIC;
  795. wol->wolopts = 0;
  796. }
  797. static const struct ethtool_ops netdev_ethtool_ops = {
  798. .get_drvinfo = netdev_get_drvinfo,
  799. .get_settings = netdev_get_settings,
  800. .get_link = netdev_get_link,
  801. .get_wol = uli526x_get_wol,
  802. };
  803. /*
  804. * A periodic timer routine
  805. * Dynamic media sense, allocate Rx buffer...
  806. */
  807. static void uli526x_timer(unsigned long data)
  808. {
  809. u32 tmp_cr8;
  810. unsigned char tmp_cr12=0;
  811. struct net_device *dev = (struct net_device *) data;
  812. struct uli526x_board_info *db = netdev_priv(dev);
  813. unsigned long flags;
  814. u8 TmpSpeed=10;
  815. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  816. spin_lock_irqsave(&db->lock, flags);
  817. /* Dynamic reset ULI526X : system error or transmit time-out */
  818. tmp_cr8 = inl(db->ioaddr + DCR8);
  819. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  820. db->reset_cr8++;
  821. db->wait_reset = 1;
  822. }
  823. db->interval_rx_cnt = 0;
  824. /* TX polling kick monitor */
  825. if ( db->tx_packet_cnt &&
  826. time_after(jiffies, dev->trans_start + ULI526X_TX_KICK) ) {
  827. outl(0x1, dev->base_addr + DCR1); // Tx polling again
  828. // TX Timeout
  829. if ( time_after(jiffies, dev->trans_start + ULI526X_TX_TIMEOUT) ) {
  830. db->reset_TXtimeout++;
  831. db->wait_reset = 1;
  832. printk( "%s: Tx timeout - resetting\n",
  833. dev->name);
  834. }
  835. }
  836. if (db->wait_reset) {
  837. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  838. db->reset_count++;
  839. uli526x_dynamic_reset(dev);
  840. db->timer.expires = ULI526X_TIMER_WUT;
  841. add_timer(&db->timer);
  842. spin_unlock_irqrestore(&db->lock, flags);
  843. return;
  844. }
  845. /* Link status check, Dynamic media type change */
  846. if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
  847. tmp_cr12 = 3;
  848. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  849. /* Link Failed */
  850. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  851. netif_carrier_off(dev);
  852. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  853. db->link_failed = 1;
  854. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  855. /* AUTO don't need */
  856. if ( !(db->media_mode & 0x8) )
  857. phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
  858. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  859. if (db->media_mode & ULI526X_AUTO) {
  860. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  861. update_cr6(db->cr6_data, db->ioaddr);
  862. }
  863. } else
  864. if ((tmp_cr12 & 0x3) && db->link_failed) {
  865. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  866. db->link_failed = 0;
  867. /* Auto Sense Speed */
  868. if ( (db->media_mode & ULI526X_AUTO) &&
  869. uli526x_sense_speed(db) )
  870. db->link_failed = 1;
  871. uli526x_process_mode(db);
  872. if(db->link_failed==0)
  873. {
  874. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  875. {
  876. TmpSpeed = 100;
  877. }
  878. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  879. {
  880. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Full duplex\n",dev->name,TmpSpeed);
  881. }
  882. else
  883. {
  884. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Half duplex\n",dev->name,TmpSpeed);
  885. }
  886. netif_carrier_on(dev);
  887. }
  888. /* SHOW_MEDIA_TYPE(db->op_mode); */
  889. }
  890. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  891. {
  892. if(db->init==1)
  893. {
  894. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  895. netif_carrier_off(dev);
  896. }
  897. }
  898. db->init=0;
  899. /* Timer active again */
  900. db->timer.expires = ULI526X_TIMER_WUT;
  901. add_timer(&db->timer);
  902. spin_unlock_irqrestore(&db->lock, flags);
  903. }
  904. /*
  905. * Stop ULI526X board
  906. * Free Tx/Rx allocated memory
  907. * Init system variable
  908. */
  909. static void uli526x_reset_prepare(struct net_device *dev)
  910. {
  911. struct uli526x_board_info *db = netdev_priv(dev);
  912. /* Sopt MAC controller */
  913. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  914. update_cr6(db->cr6_data, dev->base_addr);
  915. outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
  916. outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
  917. /* Disable upper layer interface */
  918. netif_stop_queue(dev);
  919. /* Free Rx Allocate buffer */
  920. uli526x_free_rxbuffer(db);
  921. /* system variable init */
  922. db->tx_packet_cnt = 0;
  923. db->rx_avail_cnt = 0;
  924. db->link_failed = 1;
  925. db->init=1;
  926. db->wait_reset = 0;
  927. }
  928. /*
  929. * Dynamic reset the ULI526X board
  930. * Stop ULI526X board
  931. * Free Tx/Rx allocated memory
  932. * Reset ULI526X board
  933. * Re-initialize ULI526X board
  934. */
  935. static void uli526x_dynamic_reset(struct net_device *dev)
  936. {
  937. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  938. uli526x_reset_prepare(dev);
  939. /* Re-initialize ULI526X board */
  940. uli526x_init(dev);
  941. /* Restart upper layer interface */
  942. netif_wake_queue(dev);
  943. }
  944. #ifdef CONFIG_PM
  945. /*
  946. * Suspend the interface.
  947. */
  948. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  949. {
  950. struct net_device *dev = pci_get_drvdata(pdev);
  951. pci_power_t power_state;
  952. int err;
  953. ULI526X_DBUG(0, "uli526x_suspend", 0);
  954. if (!netdev_priv(dev))
  955. return 0;
  956. pci_save_state(pdev);
  957. if (!netif_running(dev))
  958. return 0;
  959. netif_device_detach(dev);
  960. uli526x_reset_prepare(dev);
  961. power_state = pci_choose_state(pdev, state);
  962. pci_enable_wake(pdev, power_state, 0);
  963. err = pci_set_power_state(pdev, power_state);
  964. if (err) {
  965. netif_device_attach(dev);
  966. /* Re-initialize ULI526X board */
  967. uli526x_init(dev);
  968. /* Restart upper layer interface */
  969. netif_wake_queue(dev);
  970. }
  971. return err;
  972. }
  973. /*
  974. * Resume the interface.
  975. */
  976. static int uli526x_resume(struct pci_dev *pdev)
  977. {
  978. struct net_device *dev = pci_get_drvdata(pdev);
  979. int err;
  980. ULI526X_DBUG(0, "uli526x_resume", 0);
  981. if (!netdev_priv(dev))
  982. return 0;
  983. pci_restore_state(pdev);
  984. if (!netif_running(dev))
  985. return 0;
  986. err = pci_set_power_state(pdev, PCI_D0);
  987. if (err) {
  988. printk(KERN_WARNING "%s: Could not put device into D0\n",
  989. dev->name);
  990. return err;
  991. }
  992. netif_device_attach(dev);
  993. /* Re-initialize ULI526X board */
  994. uli526x_init(dev);
  995. /* Restart upper layer interface */
  996. netif_wake_queue(dev);
  997. return 0;
  998. }
  999. #else /* !CONFIG_PM */
  1000. #define uli526x_suspend NULL
  1001. #define uli526x_resume NULL
  1002. #endif /* !CONFIG_PM */
  1003. /*
  1004. * free all allocated rx buffer
  1005. */
  1006. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1007. {
  1008. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1009. /* free allocated rx buffer */
  1010. while (db->rx_avail_cnt) {
  1011. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1012. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1013. db->rx_avail_cnt--;
  1014. }
  1015. }
  1016. /*
  1017. * Reuse the SK buffer
  1018. */
  1019. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1020. {
  1021. struct rx_desc *rxptr = db->rx_insert_ptr;
  1022. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1023. rxptr->rx_skb_ptr = skb;
  1024. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1025. skb_tail_pointer(skb),
  1026. RX_ALLOC_SIZE,
  1027. PCI_DMA_FROMDEVICE));
  1028. wmb();
  1029. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1030. db->rx_avail_cnt++;
  1031. db->rx_insert_ptr = rxptr->next_rx_desc;
  1032. } else
  1033. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1034. }
  1035. /*
  1036. * Initialize transmit/Receive descriptor
  1037. * Using Chain structure, and allocate Tx/Rx buffer
  1038. */
  1039. static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
  1040. {
  1041. struct tx_desc *tmp_tx;
  1042. struct rx_desc *tmp_rx;
  1043. unsigned char *tmp_buf;
  1044. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1045. dma_addr_t tmp_buf_dma;
  1046. int i;
  1047. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1048. /* tx descriptor start pointer */
  1049. db->tx_insert_ptr = db->first_tx_desc;
  1050. db->tx_remove_ptr = db->first_tx_desc;
  1051. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  1052. /* rx descriptor start pointer */
  1053. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1054. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1055. db->rx_insert_ptr = db->first_rx_desc;
  1056. db->rx_ready_ptr = db->first_rx_desc;
  1057. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  1058. /* Init Transmit chain */
  1059. tmp_buf = db->buf_pool_start;
  1060. tmp_buf_dma = db->buf_pool_dma_start;
  1061. tmp_tx_dma = db->first_tx_desc_dma;
  1062. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1063. tmp_tx->tx_buf_ptr = tmp_buf;
  1064. tmp_tx->tdes0 = cpu_to_le32(0);
  1065. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1066. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1067. tmp_tx_dma += sizeof(struct tx_desc);
  1068. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1069. tmp_tx->next_tx_desc = tmp_tx + 1;
  1070. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1071. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1072. }
  1073. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1074. tmp_tx->next_tx_desc = db->first_tx_desc;
  1075. /* Init Receive descriptor chain */
  1076. tmp_rx_dma=db->first_rx_desc_dma;
  1077. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1078. tmp_rx->rdes0 = cpu_to_le32(0);
  1079. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1080. tmp_rx_dma += sizeof(struct rx_desc);
  1081. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1082. tmp_rx->next_rx_desc = tmp_rx + 1;
  1083. }
  1084. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1085. tmp_rx->next_rx_desc = db->first_rx_desc;
  1086. /* pre-allocate Rx buffer */
  1087. allocate_rx_buffer(db);
  1088. }
  1089. /*
  1090. * Update CR6 value
  1091. * Firstly stop ULI526X, then written value and start
  1092. */
  1093. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  1094. {
  1095. outl(cr6_data, ioaddr + DCR6);
  1096. udelay(5);
  1097. }
  1098. /*
  1099. * Send a setup frame for M5261/M5263
  1100. * This setup frame initialize ULI526X address filter mode
  1101. */
  1102. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1103. {
  1104. struct uli526x_board_info *db = netdev_priv(dev);
  1105. struct dev_mc_list *mcptr;
  1106. struct tx_desc *txptr;
  1107. u16 * addrptr;
  1108. u32 * suptr;
  1109. int i;
  1110. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1111. txptr = db->tx_insert_ptr;
  1112. suptr = (u32 *) txptr->tx_buf_ptr;
  1113. /* Node address */
  1114. addrptr = (u16 *) dev->dev_addr;
  1115. *suptr++ = addrptr[0];
  1116. *suptr++ = addrptr[1];
  1117. *suptr++ = addrptr[2];
  1118. /* broadcast address */
  1119. *suptr++ = 0xffff;
  1120. *suptr++ = 0xffff;
  1121. *suptr++ = 0xffff;
  1122. /* fit the multicast address */
  1123. for (mcptr = dev->mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
  1124. addrptr = (u16 *) mcptr->dmi_addr;
  1125. *suptr++ = addrptr[0];
  1126. *suptr++ = addrptr[1];
  1127. *suptr++ = addrptr[2];
  1128. }
  1129. for (; i<14; i++) {
  1130. *suptr++ = 0xffff;
  1131. *suptr++ = 0xffff;
  1132. *suptr++ = 0xffff;
  1133. }
  1134. /* prepare the setup frame */
  1135. db->tx_insert_ptr = txptr->next_tx_desc;
  1136. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1137. /* Resource Check and Send the setup packet */
  1138. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1139. /* Resource Empty */
  1140. db->tx_packet_cnt++;
  1141. txptr->tdes0 = cpu_to_le32(0x80000000);
  1142. update_cr6(db->cr6_data | 0x2000, dev->base_addr);
  1143. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  1144. update_cr6(db->cr6_data, dev->base_addr);
  1145. dev->trans_start = jiffies;
  1146. } else
  1147. printk(KERN_ERR DRV_NAME ": No Tx resource - Send_filter_frame!\n");
  1148. }
  1149. /*
  1150. * Allocate rx buffer,
  1151. * As possible as allocate maxiumn Rx buffer
  1152. */
  1153. static void allocate_rx_buffer(struct uli526x_board_info *db)
  1154. {
  1155. struct rx_desc *rxptr;
  1156. struct sk_buff *skb;
  1157. rxptr = db->rx_insert_ptr;
  1158. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1159. if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
  1160. break;
  1161. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1162. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1163. skb_tail_pointer(skb),
  1164. RX_ALLOC_SIZE,
  1165. PCI_DMA_FROMDEVICE));
  1166. wmb();
  1167. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1168. rxptr = rxptr->next_rx_desc;
  1169. db->rx_avail_cnt++;
  1170. }
  1171. db->rx_insert_ptr = rxptr;
  1172. }
  1173. /*
  1174. * Read one word data from the serial ROM
  1175. */
  1176. static u16 read_srom_word(long ioaddr, int offset)
  1177. {
  1178. int i;
  1179. u16 srom_data = 0;
  1180. long cr9_ioaddr = ioaddr + DCR9;
  1181. outl(CR9_SROM_READ, cr9_ioaddr);
  1182. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1183. /* Send the Read Command 110b */
  1184. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1185. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1186. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  1187. /* Send the offset */
  1188. for (i = 5; i >= 0; i--) {
  1189. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1190. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  1191. }
  1192. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1193. for (i = 16; i > 0; i--) {
  1194. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  1195. udelay(5);
  1196. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
  1197. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1198. udelay(5);
  1199. }
  1200. outl(CR9_SROM_READ, cr9_ioaddr);
  1201. return srom_data;
  1202. }
  1203. /*
  1204. * Auto sense the media mode
  1205. */
  1206. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1207. {
  1208. u8 ErrFlag = 0;
  1209. u16 phy_mode;
  1210. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1211. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1212. if ( (phy_mode & 0x24) == 0x24 ) {
  1213. phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
  1214. if(phy_mode&0x8000)
  1215. phy_mode = 0x8000;
  1216. else if(phy_mode&0x4000)
  1217. phy_mode = 0x4000;
  1218. else if(phy_mode&0x2000)
  1219. phy_mode = 0x2000;
  1220. else
  1221. phy_mode = 0x1000;
  1222. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  1223. switch (phy_mode) {
  1224. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1225. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1226. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1227. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1228. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1229. }
  1230. } else {
  1231. db->op_mode = ULI526X_10MHF;
  1232. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1233. ErrFlag = 1;
  1234. }
  1235. return ErrFlag;
  1236. }
  1237. /*
  1238. * Set 10/100 phyxcer capability
  1239. * AUTO mode : phyxcer register4 is NIC capability
  1240. * Force mode: phyxcer register4 is the force media
  1241. */
  1242. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1243. {
  1244. u16 phy_reg;
  1245. /* Phyxcer capability setting */
  1246. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  1247. if (db->media_mode & ULI526X_AUTO) {
  1248. /* AUTO Mode */
  1249. phy_reg |= db->PHY_reg4;
  1250. } else {
  1251. /* Force Mode */
  1252. switch(db->media_mode) {
  1253. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1254. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1255. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1256. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1257. }
  1258. }
  1259. /* Write new capability to Phyxcer Reg4 */
  1260. if ( !(phy_reg & 0x01e0)) {
  1261. phy_reg|=db->PHY_reg4;
  1262. db->media_mode|=ULI526X_AUTO;
  1263. }
  1264. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  1265. /* Restart Auto-Negotiation */
  1266. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  1267. udelay(50);
  1268. }
  1269. /*
  1270. * Process op-mode
  1271. AUTO mode : PHY controller in Auto-negotiation Mode
  1272. * Force mode: PHY controller in force mode with HUB
  1273. * N-way force capability with SWITCH
  1274. */
  1275. static void uli526x_process_mode(struct uli526x_board_info *db)
  1276. {
  1277. u16 phy_reg;
  1278. /* Full Duplex Mode Check */
  1279. if (db->op_mode & 0x4)
  1280. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1281. else
  1282. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1283. update_cr6(db->cr6_data, db->ioaddr);
  1284. /* 10/100M phyxcer force mode need */
  1285. if ( !(db->media_mode & 0x8)) {
  1286. /* Forece Mode */
  1287. phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
  1288. if ( !(phy_reg & 0x1) ) {
  1289. /* parter without N-Way capability */
  1290. phy_reg = 0x0;
  1291. switch(db->op_mode) {
  1292. case ULI526X_10MHF: phy_reg = 0x0; break;
  1293. case ULI526X_10MFD: phy_reg = 0x100; break;
  1294. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1295. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1296. }
  1297. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1298. }
  1299. }
  1300. }
  1301. /*
  1302. * Write a word to Phy register
  1303. */
  1304. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
  1305. {
  1306. u16 i;
  1307. unsigned long ioaddr;
  1308. if(chip_id == PCI_ULI5263_ID)
  1309. {
  1310. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  1311. return;
  1312. }
  1313. /* M5261/M5263 Chip */
  1314. ioaddr = iobase + DCR9;
  1315. /* Send 33 synchronization clock to Phy controller */
  1316. for (i = 0; i < 35; i++)
  1317. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1318. /* Send start command(01) to Phy */
  1319. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1320. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1321. /* Send write command(01) to Phy */
  1322. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1323. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1324. /* Send Phy address */
  1325. for (i = 0x10; i > 0; i = i >> 1)
  1326. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1327. /* Send register address */
  1328. for (i = 0x10; i > 0; i = i >> 1)
  1329. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1330. /* written trasnition */
  1331. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1332. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1333. /* Write a word data to PHY controller */
  1334. for ( i = 0x8000; i > 0; i >>= 1)
  1335. phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1336. }
  1337. /*
  1338. * Read a word data from phy register
  1339. */
  1340. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  1341. {
  1342. int i;
  1343. u16 phy_data;
  1344. unsigned long ioaddr;
  1345. if(chip_id == PCI_ULI5263_ID)
  1346. return phy_readby_cr10(iobase, phy_addr, offset);
  1347. /* M5261/M5263 Chip */
  1348. ioaddr = iobase + DCR9;
  1349. /* Send 33 synchronization clock to Phy controller */
  1350. for (i = 0; i < 35; i++)
  1351. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1352. /* Send start command(01) to Phy */
  1353. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1354. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1355. /* Send read command(10) to Phy */
  1356. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1357. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1358. /* Send Phy address */
  1359. for (i = 0x10; i > 0; i = i >> 1)
  1360. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1361. /* Send register address */
  1362. for (i = 0x10; i > 0; i = i >> 1)
  1363. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1364. /* Skip transition state */
  1365. phy_read_1bit(ioaddr, chip_id);
  1366. /* read 16bit data */
  1367. for (phy_data = 0, i = 0; i < 16; i++) {
  1368. phy_data <<= 1;
  1369. phy_data |= phy_read_1bit(ioaddr, chip_id);
  1370. }
  1371. return phy_data;
  1372. }
  1373. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  1374. {
  1375. unsigned long ioaddr,cr10_value;
  1376. ioaddr = iobase + DCR10;
  1377. cr10_value = phy_addr;
  1378. cr10_value = (cr10_value<<5) + offset;
  1379. cr10_value = (cr10_value<<16) + 0x08000000;
  1380. outl(cr10_value,ioaddr);
  1381. udelay(1);
  1382. while(1)
  1383. {
  1384. cr10_value = inl(ioaddr);
  1385. if(cr10_value&0x10000000)
  1386. break;
  1387. }
  1388. return (cr10_value&0x0ffff);
  1389. }
  1390. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
  1391. {
  1392. unsigned long ioaddr,cr10_value;
  1393. ioaddr = iobase + DCR10;
  1394. cr10_value = phy_addr;
  1395. cr10_value = (cr10_value<<5) + offset;
  1396. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  1397. outl(cr10_value,ioaddr);
  1398. udelay(1);
  1399. }
  1400. /*
  1401. * Write one bit data to Phy Controller
  1402. */
  1403. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  1404. {
  1405. outl(phy_data , ioaddr); /* MII Clock Low */
  1406. udelay(1);
  1407. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  1408. udelay(1);
  1409. outl(phy_data , ioaddr); /* MII Clock Low */
  1410. udelay(1);
  1411. }
  1412. /*
  1413. * Read one bit phy data from PHY controller
  1414. */
  1415. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  1416. {
  1417. u16 phy_data;
  1418. outl(0x50000 , ioaddr);
  1419. udelay(1);
  1420. phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
  1421. outl(0x40000 , ioaddr);
  1422. udelay(1);
  1423. return phy_data;
  1424. }
  1425. static struct pci_device_id uli526x_pci_tbl[] = {
  1426. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1427. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1428. { 0, }
  1429. };
  1430. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1431. static struct pci_driver uli526x_driver = {
  1432. .name = "uli526x",
  1433. .id_table = uli526x_pci_tbl,
  1434. .probe = uli526x_init_one,
  1435. .remove = __devexit_p(uli526x_remove_one),
  1436. .suspend = uli526x_suspend,
  1437. .resume = uli526x_resume,
  1438. };
  1439. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1440. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1441. MODULE_LICENSE("GPL");
  1442. module_param(debug, int, 0644);
  1443. module_param(mode, int, 0);
  1444. module_param(cr6set, int, 0);
  1445. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1446. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1447. /* Description:
  1448. * when user used insmod to add module, system invoked init_module()
  1449. * to register the services.
  1450. */
  1451. static int __init uli526x_init_module(void)
  1452. {
  1453. printk(version);
  1454. printed_version = 1;
  1455. ULI526X_DBUG(0, "init_module() ", debug);
  1456. if (debug)
  1457. uli526x_debug = debug; /* set debug flag */
  1458. if (cr6set)
  1459. uli526x_cr6_user_set = cr6set;
  1460. switch (mode) {
  1461. case ULI526X_10MHF:
  1462. case ULI526X_100MHF:
  1463. case ULI526X_10MFD:
  1464. case ULI526X_100MFD:
  1465. uli526x_media_mode = mode;
  1466. break;
  1467. default:
  1468. uli526x_media_mode = ULI526X_AUTO;
  1469. break;
  1470. }
  1471. return pci_register_driver(&uli526x_driver);
  1472. }
  1473. /*
  1474. * Description:
  1475. * when user used rmmod to delete module, system invoked clean_module()
  1476. * to un-register all registered services.
  1477. */
  1478. static void __exit uli526x_cleanup_module(void)
  1479. {
  1480. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1481. pci_unregister_driver(&uli526x_driver);
  1482. }
  1483. module_init(uli526x_init_module);
  1484. module_exit(uli526x_cleanup_module);