smc91x.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK)
  40. /* We can only do 16-bit reads and writes in the static memory space. */
  41. #define SMC_CAN_USE_8BIT 0
  42. #define SMC_CAN_USE_16BIT 1
  43. #define SMC_CAN_USE_32BIT 0
  44. #define SMC_NOWAIT 1
  45. /* The first two address lines aren't connected... */
  46. #define SMC_IO_SHIFT 2
  47. #define SMC_inw(a, r) readw((a) + (r))
  48. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  49. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  50. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  51. #elif defined(CONFIG_BFIN)
  52. #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
  53. #define RPC_LSA_DEFAULT RPC_LED_100_10
  54. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  55. # if defined (CONFIG_BFIN561_EZKIT)
  56. #define SMC_CAN_USE_8BIT 0
  57. #define SMC_CAN_USE_16BIT 1
  58. #define SMC_CAN_USE_32BIT 1
  59. #define SMC_IO_SHIFT 0
  60. #define SMC_NOWAIT 1
  61. #define SMC_USE_BFIN_DMA 0
  62. #define SMC_inw(a, r) readw((a) + (r))
  63. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  64. #define SMC_inl(a, r) readl((a) + (r))
  65. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  66. #define SMC_outsl(a, r, p, l) outsl((unsigned long *)((a) + (r)), p, l)
  67. #define SMC_insl(a, r, p, l) insl ((unsigned long *)((a) + (r)), p, l)
  68. # else
  69. #define SMC_CAN_USE_8BIT 0
  70. #define SMC_CAN_USE_16BIT 1
  71. #define SMC_CAN_USE_32BIT 0
  72. #define SMC_IO_SHIFT 0
  73. #define SMC_NOWAIT 1
  74. #define SMC_USE_BFIN_DMA 0
  75. #define SMC_inw(a, r) readw((a) + (r))
  76. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  77. #define SMC_outsw(a, r, p, l) outsw((unsigned long *)((a) + (r)), p, l)
  78. #define SMC_insw(a, r, p, l) insw ((unsigned long *)((a) + (r)), p, l)
  79. # endif
  80. /* check if the mac in reg is valid */
  81. #define SMC_GET_MAC_ADDR(addr) \
  82. do { \
  83. unsigned int __v; \
  84. __v = SMC_inw(ioaddr, ADDR0_REG); \
  85. addr[0] = __v; addr[1] = __v >> 8; \
  86. __v = SMC_inw(ioaddr, ADDR1_REG); \
  87. addr[2] = __v; addr[3] = __v >> 8; \
  88. __v = SMC_inw(ioaddr, ADDR2_REG); \
  89. addr[4] = __v; addr[5] = __v >> 8; \
  90. if (*(u32 *)(&addr[0]) == 0xFFFFFFFF) { \
  91. random_ether_addr(addr); \
  92. } \
  93. } while (0)
  94. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  95. /* We can only do 16-bit reads and writes in the static memory space. */
  96. #define SMC_CAN_USE_8BIT 0
  97. #define SMC_CAN_USE_16BIT 1
  98. #define SMC_CAN_USE_32BIT 0
  99. #define SMC_NOWAIT 1
  100. #define SMC_IO_SHIFT 0
  101. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  102. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  103. #define SMC_insw(a, r, p, l) \
  104. do { \
  105. unsigned long __port = (a) + (r); \
  106. u16 *__p = (u16 *)(p); \
  107. int __l = (l); \
  108. insw(__port, __p, __l); \
  109. while (__l > 0) { \
  110. *__p = swab16(*__p); \
  111. __p++; \
  112. __l--; \
  113. } \
  114. } while (0)
  115. #define SMC_outsw(a, r, p, l) \
  116. do { \
  117. unsigned long __port = (a) + (r); \
  118. u16 *__p = (u16 *)(p); \
  119. int __l = (l); \
  120. while (__l > 0) { \
  121. /* Believe it or not, the swab isn't needed. */ \
  122. outw( /* swab16 */ (*__p++), __port); \
  123. __l--; \
  124. } \
  125. } while (0)
  126. #define SMC_IRQ_FLAGS (0)
  127. #elif defined(CONFIG_SA1100_PLEB)
  128. /* We can only do 16-bit reads and writes in the static memory space. */
  129. #define SMC_CAN_USE_8BIT 1
  130. #define SMC_CAN_USE_16BIT 1
  131. #define SMC_CAN_USE_32BIT 0
  132. #define SMC_IO_SHIFT 0
  133. #define SMC_NOWAIT 1
  134. #define SMC_inb(a, r) readb((a) + (r))
  135. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  136. #define SMC_inw(a, r) readw((a) + (r))
  137. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  138. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  139. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  140. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  141. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  142. #define SMC_IRQ_FLAGS (0)
  143. #elif defined(CONFIG_SA1100_ASSABET)
  144. #include <asm/arch/neponset.h>
  145. /* We can only do 8-bit reads and writes in the static memory space. */
  146. #define SMC_CAN_USE_8BIT 1
  147. #define SMC_CAN_USE_16BIT 0
  148. #define SMC_CAN_USE_32BIT 0
  149. #define SMC_NOWAIT 1
  150. /* The first two address lines aren't connected... */
  151. #define SMC_IO_SHIFT 2
  152. #define SMC_inb(a, r) readb((a) + (r))
  153. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  154. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  155. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  156. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  157. #define SMC_CAN_USE_8BIT 0
  158. #define SMC_CAN_USE_16BIT 1
  159. #define SMC_CAN_USE_32BIT 0
  160. #define SMC_IO_SHIFT 0
  161. #define SMC_NOWAIT 1
  162. #define SMC_inw(a, r) readw((a) + (r))
  163. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  164. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  165. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  166. #elif defined(CONFIG_ARCH_INNOKOM) || \
  167. defined(CONFIG_MACH_MAINSTONE) || \
  168. defined(CONFIG_ARCH_PXA_IDP) || \
  169. defined(CONFIG_ARCH_RAMSES)
  170. #define SMC_CAN_USE_8BIT 1
  171. #define SMC_CAN_USE_16BIT 1
  172. #define SMC_CAN_USE_32BIT 1
  173. #define SMC_IO_SHIFT 0
  174. #define SMC_NOWAIT 1
  175. #define SMC_USE_PXA_DMA 1
  176. #define SMC_inb(a, r) readb((a) + (r))
  177. #define SMC_inw(a, r) readw((a) + (r))
  178. #define SMC_inl(a, r) readl((a) + (r))
  179. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  180. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  181. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  182. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  183. /* We actually can't write halfwords properly if not word aligned */
  184. static inline void
  185. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  186. {
  187. if (reg & 2) {
  188. unsigned int v = val << 16;
  189. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  190. writel(v, ioaddr + (reg & ~2));
  191. } else {
  192. writew(val, ioaddr + reg);
  193. }
  194. }
  195. #elif defined(CONFIG_ARCH_OMAP)
  196. /* We can only do 16-bit reads and writes in the static memory space. */
  197. #define SMC_CAN_USE_8BIT 0
  198. #define SMC_CAN_USE_16BIT 1
  199. #define SMC_CAN_USE_32BIT 0
  200. #define SMC_IO_SHIFT 0
  201. #define SMC_NOWAIT 1
  202. #define SMC_inw(a, r) readw((a) + (r))
  203. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  204. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  205. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  206. #include <asm/mach-types.h>
  207. #include <asm/arch/cpu.h>
  208. #define SMC_IRQ_FLAGS (( \
  209. machine_is_omap_h2() \
  210. || machine_is_omap_h3() \
  211. || machine_is_omap_h4() \
  212. || (machine_is_omap_innovator() && !cpu_is_omap1510()) \
  213. ) ? IRQF_TRIGGER_FALLING : IRQF_TRIGGER_RISING)
  214. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  215. #define SMC_CAN_USE_8BIT 0
  216. #define SMC_CAN_USE_16BIT 1
  217. #define SMC_CAN_USE_32BIT 0
  218. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  219. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  220. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  221. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  222. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  223. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  224. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  225. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  226. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  227. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  228. #define SMC_IRQ_FLAGS (0)
  229. #elif defined(CONFIG_ISA)
  230. #define SMC_CAN_USE_8BIT 1
  231. #define SMC_CAN_USE_16BIT 1
  232. #define SMC_CAN_USE_32BIT 0
  233. #define SMC_inb(a, r) inb((a) + (r))
  234. #define SMC_inw(a, r) inw((a) + (r))
  235. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  236. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  237. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  238. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  239. #elif defined(CONFIG_SUPERH)
  240. #ifdef CONFIG_SOLUTION_ENGINE
  241. #define SMC_IRQ_FLAGS (0)
  242. #define SMC_CAN_USE_8BIT 0
  243. #define SMC_CAN_USE_16BIT 1
  244. #define SMC_CAN_USE_32BIT 0
  245. #define SMC_IO_SHIFT 0
  246. #define SMC_NOWAIT 1
  247. #define SMC_inw(a, r) inw((a) + (r))
  248. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  249. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  250. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  251. #else /* BOARDS */
  252. #define SMC_CAN_USE_8BIT 1
  253. #define SMC_CAN_USE_16BIT 1
  254. #define SMC_CAN_USE_32BIT 0
  255. #define SMC_inb(a, r) inb((a) + (r))
  256. #define SMC_inw(a, r) inw((a) + (r))
  257. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  258. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  259. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  260. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  261. #endif /* BOARDS */
  262. #elif defined(CONFIG_M32R)
  263. #define SMC_CAN_USE_8BIT 0
  264. #define SMC_CAN_USE_16BIT 1
  265. #define SMC_CAN_USE_32BIT 0
  266. #define SMC_inb(a, r) inb(((u32)a) + (r))
  267. #define SMC_inw(a, r) inw(((u32)a) + (r))
  268. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  269. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  270. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  271. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  272. #define SMC_IRQ_FLAGS (0)
  273. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  274. #define RPC_LSB_DEFAULT RPC_LED_100_10
  275. #elif defined(CONFIG_MACH_LPD79520) \
  276. || defined(CONFIG_MACH_LPD7A400) \
  277. || defined(CONFIG_MACH_LPD7A404)
  278. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  279. * way that the CPU handles chip selects and the way that the SMC chip
  280. * expects the chip select to operate. Refer to
  281. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  282. * IOBARRIER is a byte, in order that we read the least-common
  283. * denominator. It would be wasteful to read 32 bits from an 8-bit
  284. * accessible region.
  285. *
  286. * There is no explicit protection against interrupts intervening
  287. * between the writew and the IOBARRIER. In SMC ISR there is a
  288. * preamble that performs an IOBARRIER in the extremely unlikely event
  289. * that the driver interrupts itself between a writew to the chip an
  290. * the IOBARRIER that follows *and* the cache is large enough that the
  291. * first off-chip access while handing the interrupt is to the SMC
  292. * chip. Other devices in the same address space as the SMC chip must
  293. * be aware of the potential for trouble and perform a similar
  294. * IOBARRIER on entry to their ISR.
  295. */
  296. #include <asm/arch/constants.h> /* IOBARRIER_VIRT */
  297. #define SMC_CAN_USE_8BIT 0
  298. #define SMC_CAN_USE_16BIT 1
  299. #define SMC_CAN_USE_32BIT 0
  300. #define SMC_NOWAIT 0
  301. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  302. #define SMC_inw(a,r)\
  303. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  304. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  305. #define SMC_insw LPD7_SMC_insw
  306. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  307. unsigned char* p, int l)
  308. {
  309. unsigned short* ps = (unsigned short*) p;
  310. while (l-- > 0) {
  311. *ps++ = readw (a + r);
  312. LPD7X_IOBARRIER;
  313. }
  314. }
  315. #define SMC_outsw LPD7_SMC_outsw
  316. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  317. unsigned char* p, int l)
  318. {
  319. unsigned short* ps = (unsigned short*) p;
  320. while (l-- > 0) {
  321. writew (*ps++, a + r);
  322. LPD7X_IOBARRIER;
  323. }
  324. }
  325. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  326. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  327. #define RPC_LSB_DEFAULT RPC_LED_100_10
  328. #elif defined(CONFIG_SOC_AU1X00)
  329. #include <au1xxx.h>
  330. /* We can only do 16-bit reads and writes in the static memory space. */
  331. #define SMC_CAN_USE_8BIT 0
  332. #define SMC_CAN_USE_16BIT 1
  333. #define SMC_CAN_USE_32BIT 0
  334. #define SMC_IO_SHIFT 0
  335. #define SMC_NOWAIT 1
  336. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  337. #define SMC_insw(a, r, p, l) \
  338. do { \
  339. unsigned long _a = (unsigned long)((a) + (r)); \
  340. int _l = (l); \
  341. u16 *_p = (u16 *)(p); \
  342. while (_l-- > 0) \
  343. *_p++ = au_readw(_a); \
  344. } while(0)
  345. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  346. #define SMC_outsw(a, r, p, l) \
  347. do { \
  348. unsigned long _a = (unsigned long)((a) + (r)); \
  349. int _l = (l); \
  350. const u16 *_p = (const u16 *)(p); \
  351. while (_l-- > 0) \
  352. au_writew(*_p++ , _a); \
  353. } while(0)
  354. #define SMC_IRQ_FLAGS (0)
  355. #elif defined(CONFIG_ARCH_VERSATILE)
  356. #define SMC_CAN_USE_8BIT 1
  357. #define SMC_CAN_USE_16BIT 1
  358. #define SMC_CAN_USE_32BIT 1
  359. #define SMC_NOWAIT 1
  360. #define SMC_inb(a, r) readb((a) + (r))
  361. #define SMC_inw(a, r) readw((a) + (r))
  362. #define SMC_inl(a, r) readl((a) + (r))
  363. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  364. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  365. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  366. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  367. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  368. #define SMC_IRQ_FLAGS (0)
  369. #else
  370. #define SMC_CAN_USE_8BIT 1
  371. #define SMC_CAN_USE_16BIT 1
  372. #define SMC_CAN_USE_32BIT 1
  373. #define SMC_NOWAIT 1
  374. #define SMC_inb(a, r) readb((a) + (r))
  375. #define SMC_inw(a, r) readw((a) + (r))
  376. #define SMC_inl(a, r) readl((a) + (r))
  377. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  378. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  379. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  380. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  381. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  382. #define RPC_LSA_DEFAULT RPC_LED_100_10
  383. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  384. #endif
  385. /* store this information for the driver.. */
  386. struct smc_local {
  387. /*
  388. * If I have to wait until memory is available to send a
  389. * packet, I will store the skbuff here, until I get the
  390. * desired memory. Then, I'll send it out and free it.
  391. */
  392. struct sk_buff *pending_tx_skb;
  393. struct tasklet_struct tx_task;
  394. /* version/revision of the SMC91x chip */
  395. int version;
  396. /* Contains the current active transmission mode */
  397. int tcr_cur_mode;
  398. /* Contains the current active receive mode */
  399. int rcr_cur_mode;
  400. /* Contains the current active receive/phy mode */
  401. int rpc_cur_mode;
  402. int ctl_rfduplx;
  403. int ctl_rspeed;
  404. u32 msg_enable;
  405. u32 phy_type;
  406. struct mii_if_info mii;
  407. /* work queue */
  408. struct work_struct phy_configure;
  409. struct net_device *dev;
  410. int work_pending;
  411. spinlock_t lock;
  412. #ifdef SMC_USE_PXA_DMA
  413. /* DMA needs the physical address of the chip */
  414. u_long physaddr;
  415. struct device *device;
  416. #endif
  417. void __iomem *base;
  418. void __iomem *datacs;
  419. };
  420. #ifdef SMC_USE_PXA_DMA
  421. /*
  422. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  423. * always happening in irq context so no need to worry about races. TX is
  424. * different and probably not worth it for that reason, and not as critical
  425. * as RX which can overrun memory and lose packets.
  426. */
  427. #include <linux/dma-mapping.h>
  428. #include <asm/dma.h>
  429. #include <asm/arch/pxa-regs.h>
  430. #ifdef SMC_insl
  431. #undef SMC_insl
  432. #define SMC_insl(a, r, p, l) \
  433. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  434. static inline void
  435. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  436. u_char *buf, int len)
  437. {
  438. u_long physaddr = lp->physaddr;
  439. dma_addr_t dmabuf;
  440. /* fallback if no DMA available */
  441. if (dma == (unsigned char)-1) {
  442. readsl(ioaddr + reg, buf, len);
  443. return;
  444. }
  445. /* 64 bit alignment is required for memory to memory DMA */
  446. if ((long)buf & 4) {
  447. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  448. buf += 4;
  449. len--;
  450. }
  451. len *= 4;
  452. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  453. DCSR(dma) = DCSR_NODESC;
  454. DTADR(dma) = dmabuf;
  455. DSADR(dma) = physaddr + reg;
  456. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  457. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  458. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  459. while (!(DCSR(dma) & DCSR_STOPSTATE))
  460. cpu_relax();
  461. DCSR(dma) = 0;
  462. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  463. }
  464. #endif
  465. #ifdef SMC_insw
  466. #undef SMC_insw
  467. #define SMC_insw(a, r, p, l) \
  468. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  469. static inline void
  470. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  471. u_char *buf, int len)
  472. {
  473. u_long physaddr = lp->physaddr;
  474. dma_addr_t dmabuf;
  475. /* fallback if no DMA available */
  476. if (dma == (unsigned char)-1) {
  477. readsw(ioaddr + reg, buf, len);
  478. return;
  479. }
  480. /* 64 bit alignment is required for memory to memory DMA */
  481. while ((long)buf & 6) {
  482. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  483. buf += 2;
  484. len--;
  485. }
  486. len *= 2;
  487. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  488. DCSR(dma) = DCSR_NODESC;
  489. DTADR(dma) = dmabuf;
  490. DSADR(dma) = physaddr + reg;
  491. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  492. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  493. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  494. while (!(DCSR(dma) & DCSR_STOPSTATE))
  495. cpu_relax();
  496. DCSR(dma) = 0;
  497. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  498. }
  499. #endif
  500. static void
  501. smc_pxa_dma_irq(int dma, void *dummy)
  502. {
  503. DCSR(dma) = 0;
  504. }
  505. #endif /* SMC_USE_PXA_DMA */
  506. /*
  507. * Everything a particular hardware setup needs should have been defined
  508. * at this point. Add stubs for the undefined cases, mainly to avoid
  509. * compilation warnings since they'll be optimized away, or to prevent buggy
  510. * use of them.
  511. */
  512. #if ! SMC_CAN_USE_32BIT
  513. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  514. #define SMC_outl(x, ioaddr, reg) BUG()
  515. #define SMC_insl(a, r, p, l) BUG()
  516. #define SMC_outsl(a, r, p, l) BUG()
  517. #endif
  518. #if !defined(SMC_insl) || !defined(SMC_outsl)
  519. #define SMC_insl(a, r, p, l) BUG()
  520. #define SMC_outsl(a, r, p, l) BUG()
  521. #endif
  522. #if ! SMC_CAN_USE_16BIT
  523. /*
  524. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  525. * can't do it directly. Most registers are 16-bit so those are mandatory.
  526. */
  527. #define SMC_outw(x, ioaddr, reg) \
  528. do { \
  529. unsigned int __val16 = (x); \
  530. SMC_outb( __val16, ioaddr, reg ); \
  531. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  532. } while (0)
  533. #define SMC_inw(ioaddr, reg) \
  534. ({ \
  535. unsigned int __val16; \
  536. __val16 = SMC_inb( ioaddr, reg ); \
  537. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  538. __val16; \
  539. })
  540. #define SMC_insw(a, r, p, l) BUG()
  541. #define SMC_outsw(a, r, p, l) BUG()
  542. #endif
  543. #if !defined(SMC_insw) || !defined(SMC_outsw)
  544. #define SMC_insw(a, r, p, l) BUG()
  545. #define SMC_outsw(a, r, p, l) BUG()
  546. #endif
  547. #if ! SMC_CAN_USE_8BIT
  548. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  549. #define SMC_outb(x, ioaddr, reg) BUG()
  550. #define SMC_insb(a, r, p, l) BUG()
  551. #define SMC_outsb(a, r, p, l) BUG()
  552. #endif
  553. #if !defined(SMC_insb) || !defined(SMC_outsb)
  554. #define SMC_insb(a, r, p, l) BUG()
  555. #define SMC_outsb(a, r, p, l) BUG()
  556. #endif
  557. #ifndef SMC_CAN_USE_DATACS
  558. #define SMC_CAN_USE_DATACS 0
  559. #endif
  560. #ifndef SMC_IO_SHIFT
  561. #define SMC_IO_SHIFT 0
  562. #endif
  563. #ifndef SMC_IRQ_FLAGS
  564. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  565. #endif
  566. #ifndef SMC_INTERRUPT_PREAMBLE
  567. #define SMC_INTERRUPT_PREAMBLE
  568. #endif
  569. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  570. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  571. #define SMC_DATA_EXTENT (4)
  572. /*
  573. . Bank Select Register:
  574. .
  575. . yyyy yyyy 0000 00xx
  576. . xx = bank number
  577. . yyyy yyyy = 0x33, for identification purposes.
  578. */
  579. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  580. // Transmit Control Register
  581. /* BANK 0 */
  582. #define TCR_REG SMC_REG(0x0000, 0)
  583. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  584. #define TCR_LOOP 0x0002 // Controls output pin LBK
  585. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  586. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  587. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  588. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  589. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  590. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  591. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  592. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  593. #define TCR_CLEAR 0 /* do NOTHING */
  594. /* the default settings for the TCR register : */
  595. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  596. // EPH Status Register
  597. /* BANK 0 */
  598. #define EPH_STATUS_REG SMC_REG(0x0002, 0)
  599. #define ES_TX_SUC 0x0001 // Last TX was successful
  600. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  601. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  602. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  603. #define ES_16COL 0x0010 // 16 Collisions Reached
  604. #define ES_SQET 0x0020 // Signal Quality Error Test
  605. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  606. #define ES_TXDEFR 0x0080 // Transmit Deferred
  607. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  608. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  609. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  610. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  611. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  612. #define ES_TXUNRN 0x8000 // Tx Underrun
  613. // Receive Control Register
  614. /* BANK 0 */
  615. #define RCR_REG SMC_REG(0x0004, 0)
  616. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  617. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  618. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  619. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  620. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  621. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  622. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  623. #define RCR_SOFTRST 0x8000 // resets the chip
  624. /* the normal settings for the RCR register : */
  625. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  626. #define RCR_CLEAR 0x0 // set it to a base state
  627. // Counter Register
  628. /* BANK 0 */
  629. #define COUNTER_REG SMC_REG(0x0006, 0)
  630. // Memory Information Register
  631. /* BANK 0 */
  632. #define MIR_REG SMC_REG(0x0008, 0)
  633. // Receive/Phy Control Register
  634. /* BANK 0 */
  635. #define RPC_REG SMC_REG(0x000A, 0)
  636. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  637. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  638. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  639. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  640. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  641. #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
  642. #define RPC_LED_RES (0x01) // LED = Reserved
  643. #define RPC_LED_10 (0x02) // LED = 10Mbps link detect
  644. #define RPC_LED_FD (0x03) // LED = Full Duplex Mode
  645. #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
  646. #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
  647. #define RPC_LED_TX (0x06) // LED = TX packet occurred
  648. #define RPC_LED_RX (0x07) // LED = RX packet occurred
  649. #ifndef RPC_LSA_DEFAULT
  650. #define RPC_LSA_DEFAULT RPC_LED_100
  651. #endif
  652. #ifndef RPC_LSB_DEFAULT
  653. #define RPC_LSB_DEFAULT RPC_LED_FD
  654. #endif
  655. #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
  656. /* Bank 0 0x0C is reserved */
  657. // Bank Select Register
  658. /* All Banks */
  659. #define BSR_REG 0x000E
  660. // Configuration Reg
  661. /* BANK 1 */
  662. #define CONFIG_REG SMC_REG(0x0000, 1)
  663. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  664. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  665. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  666. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  667. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  668. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  669. // Base Address Register
  670. /* BANK 1 */
  671. #define BASE_REG SMC_REG(0x0002, 1)
  672. // Individual Address Registers
  673. /* BANK 1 */
  674. #define ADDR0_REG SMC_REG(0x0004, 1)
  675. #define ADDR1_REG SMC_REG(0x0006, 1)
  676. #define ADDR2_REG SMC_REG(0x0008, 1)
  677. // General Purpose Register
  678. /* BANK 1 */
  679. #define GP_REG SMC_REG(0x000A, 1)
  680. // Control Register
  681. /* BANK 1 */
  682. #define CTL_REG SMC_REG(0x000C, 1)
  683. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  684. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  685. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  686. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  687. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  688. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  689. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  690. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  691. // MMU Command Register
  692. /* BANK 2 */
  693. #define MMU_CMD_REG SMC_REG(0x0000, 2)
  694. #define MC_BUSY 1 // When 1 the last release has not completed
  695. #define MC_NOP (0<<5) // No Op
  696. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  697. #define MC_RESET (2<<5) // Reset MMU to initial state
  698. #define MC_REMOVE (3<<5) // Remove the current rx packet
  699. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  700. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  701. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  702. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  703. // Packet Number Register
  704. /* BANK 2 */
  705. #define PN_REG SMC_REG(0x0002, 2)
  706. // Allocation Result Register
  707. /* BANK 2 */
  708. #define AR_REG SMC_REG(0x0003, 2)
  709. #define AR_FAILED 0x80 // Alocation Failed
  710. // TX FIFO Ports Register
  711. /* BANK 2 */
  712. #define TXFIFO_REG SMC_REG(0x0004, 2)
  713. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  714. // RX FIFO Ports Register
  715. /* BANK 2 */
  716. #define RXFIFO_REG SMC_REG(0x0005, 2)
  717. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  718. #define FIFO_REG SMC_REG(0x0004, 2)
  719. // Pointer Register
  720. /* BANK 2 */
  721. #define PTR_REG SMC_REG(0x0006, 2)
  722. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  723. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  724. #define PTR_READ 0x2000 // When 1 the operation is a read
  725. // Data Register
  726. /* BANK 2 */
  727. #define DATA_REG SMC_REG(0x0008, 2)
  728. // Interrupt Status/Acknowledge Register
  729. /* BANK 2 */
  730. #define INT_REG SMC_REG(0x000C, 2)
  731. // Interrupt Mask Register
  732. /* BANK 2 */
  733. #define IM_REG SMC_REG(0x000D, 2)
  734. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  735. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  736. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  737. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  738. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  739. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  740. #define IM_TX_INT 0x02 // Transmit Interrupt
  741. #define IM_RCV_INT 0x01 // Receive Interrupt
  742. // Multicast Table Registers
  743. /* BANK 3 */
  744. #define MCAST_REG1 SMC_REG(0x0000, 3)
  745. #define MCAST_REG2 SMC_REG(0x0002, 3)
  746. #define MCAST_REG3 SMC_REG(0x0004, 3)
  747. #define MCAST_REG4 SMC_REG(0x0006, 3)
  748. // Management Interface Register (MII)
  749. /* BANK 3 */
  750. #define MII_REG SMC_REG(0x0008, 3)
  751. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  752. #define MII_MDOE 0x0008 // MII Output Enable
  753. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  754. #define MII_MDI 0x0002 // MII Input, pin MDI
  755. #define MII_MDO 0x0001 // MII Output, pin MDO
  756. // Revision Register
  757. /* BANK 3 */
  758. /* ( hi: chip id low: rev # ) */
  759. #define REV_REG SMC_REG(0x000A, 3)
  760. // Early RCV Register
  761. /* BANK 3 */
  762. /* this is NOT on SMC9192 */
  763. #define ERCV_REG SMC_REG(0x000C, 3)
  764. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  765. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  766. // External Register
  767. /* BANK 7 */
  768. #define EXT_REG SMC_REG(0x0000, 7)
  769. #define CHIP_9192 3
  770. #define CHIP_9194 4
  771. #define CHIP_9195 5
  772. #define CHIP_9196 6
  773. #define CHIP_91100 7
  774. #define CHIP_91100FD 8
  775. #define CHIP_91111FD 9
  776. static const char * chip_ids[ 16 ] = {
  777. NULL, NULL, NULL,
  778. /* 3 */ "SMC91C90/91C92",
  779. /* 4 */ "SMC91C94",
  780. /* 5 */ "SMC91C95",
  781. /* 6 */ "SMC91C96",
  782. /* 7 */ "SMC91C100",
  783. /* 8 */ "SMC91C100FD",
  784. /* 9 */ "SMC91C11xFD",
  785. NULL, NULL, NULL,
  786. NULL, NULL, NULL};
  787. /*
  788. . Receive status bits
  789. */
  790. #define RS_ALGNERR 0x8000
  791. #define RS_BRODCAST 0x4000
  792. #define RS_BADCRC 0x2000
  793. #define RS_ODDFRAME 0x1000
  794. #define RS_TOOLONG 0x0800
  795. #define RS_TOOSHORT 0x0400
  796. #define RS_MULTICAST 0x0001
  797. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  798. /*
  799. * PHY IDs
  800. * LAN83C183 == LAN91C111 Internal PHY
  801. */
  802. #define PHY_LAN83C183 0x0016f840
  803. #define PHY_LAN83C180 0x02821c50
  804. /*
  805. * PHY Register Addresses (LAN91C111 Internal PHY)
  806. *
  807. * Generic PHY registers can be found in <linux/mii.h>
  808. *
  809. * These phy registers are specific to our on-board phy.
  810. */
  811. // PHY Configuration Register 1
  812. #define PHY_CFG1_REG 0x10
  813. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  814. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  815. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  816. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  817. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  818. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  819. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  820. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  821. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  822. #define PHY_CFG1_TLVL_MASK 0x003C
  823. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  824. // PHY Configuration Register 2
  825. #define PHY_CFG2_REG 0x11
  826. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  827. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  828. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  829. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  830. // PHY Status Output (and Interrupt status) Register
  831. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  832. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  833. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  834. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  835. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  836. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  837. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  838. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  839. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  840. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  841. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  842. // PHY Interrupt/Status Mask Register
  843. #define PHY_MASK_REG 0x13 // Interrupt Mask
  844. // Uses the same bit definitions as PHY_INT_REG
  845. /*
  846. * SMC91C96 ethernet config and status registers.
  847. * These are in the "attribute" space.
  848. */
  849. #define ECOR 0x8000
  850. #define ECOR_RESET 0x80
  851. #define ECOR_LEVEL_IRQ 0x40
  852. #define ECOR_WR_ATTRIB 0x04
  853. #define ECOR_ENABLE 0x01
  854. #define ECSR 0x8002
  855. #define ECSR_IOIS8 0x20
  856. #define ECSR_PWRDWN 0x04
  857. #define ECSR_INT 0x02
  858. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  859. /*
  860. * Macros to abstract register access according to the data bus
  861. * capabilities. Please use those and not the in/out primitives.
  862. * Note: the following macros do *not* select the bank -- this must
  863. * be done separately as needed in the main code. The SMC_REG() macro
  864. * only uses the bank argument for debugging purposes (when enabled).
  865. *
  866. * Note: despite inline functions being safer, everything leading to this
  867. * should preferably be macros to let BUG() display the line number in
  868. * the core source code since we're interested in the top call site
  869. * not in any inline function location.
  870. */
  871. #if SMC_DEBUG > 0
  872. #define SMC_REG(reg, bank) \
  873. ({ \
  874. int __b = SMC_CURRENT_BANK(); \
  875. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  876. printk( "%s: bank reg screwed (0x%04x)\n", \
  877. CARDNAME, __b ); \
  878. BUG(); \
  879. } \
  880. reg<<SMC_IO_SHIFT; \
  881. })
  882. #else
  883. #define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
  884. #endif
  885. /*
  886. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  887. * aligned to a 32 bit boundary. I tell you that does exist!
  888. * Fortunately the affected register accesses can be easily worked around
  889. * since we can write zeroes to the preceeding 16 bits without adverse
  890. * effects and use a 32-bit access.
  891. *
  892. * Enforce it on any 32-bit capable setup for now.
  893. */
  894. #define SMC_MUST_ALIGN_WRITE SMC_CAN_USE_32BIT
  895. #define SMC_GET_PN() \
  896. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, PN_REG)) \
  897. : (SMC_inw(ioaddr, PN_REG) & 0xFF) )
  898. #define SMC_SET_PN(x) \
  899. do { \
  900. if (SMC_MUST_ALIGN_WRITE) \
  901. SMC_outl((x)<<16, ioaddr, SMC_REG(0, 2)); \
  902. else if (SMC_CAN_USE_8BIT) \
  903. SMC_outb(x, ioaddr, PN_REG); \
  904. else \
  905. SMC_outw(x, ioaddr, PN_REG); \
  906. } while (0)
  907. #define SMC_GET_AR() \
  908. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, AR_REG)) \
  909. : (SMC_inw(ioaddr, PN_REG) >> 8) )
  910. #define SMC_GET_TXFIFO() \
  911. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, TXFIFO_REG)) \
  912. : (SMC_inw(ioaddr, TXFIFO_REG) & 0xFF) )
  913. #define SMC_GET_RXFIFO() \
  914. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, RXFIFO_REG)) \
  915. : (SMC_inw(ioaddr, TXFIFO_REG) >> 8) )
  916. #define SMC_GET_INT() \
  917. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, INT_REG)) \
  918. : (SMC_inw(ioaddr, INT_REG) & 0xFF) )
  919. #define SMC_ACK_INT(x) \
  920. do { \
  921. if (SMC_CAN_USE_8BIT) \
  922. SMC_outb(x, ioaddr, INT_REG); \
  923. else { \
  924. unsigned long __flags; \
  925. int __mask; \
  926. local_irq_save(__flags); \
  927. __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
  928. SMC_outw( __mask | (x), ioaddr, INT_REG ); \
  929. local_irq_restore(__flags); \
  930. } \
  931. } while (0)
  932. #define SMC_GET_INT_MASK() \
  933. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, IM_REG)) \
  934. : (SMC_inw( ioaddr, INT_REG ) >> 8) )
  935. #define SMC_SET_INT_MASK(x) \
  936. do { \
  937. if (SMC_CAN_USE_8BIT) \
  938. SMC_outb(x, ioaddr, IM_REG); \
  939. else \
  940. SMC_outw((x) << 8, ioaddr, INT_REG); \
  941. } while (0)
  942. #define SMC_CURRENT_BANK() SMC_inw(ioaddr, BANK_SELECT)
  943. #define SMC_SELECT_BANK(x) \
  944. do { \
  945. if (SMC_MUST_ALIGN_WRITE) \
  946. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  947. else \
  948. SMC_outw(x, ioaddr, BANK_SELECT); \
  949. } while (0)
  950. #define SMC_GET_BASE() SMC_inw(ioaddr, BASE_REG)
  951. #define SMC_SET_BASE(x) SMC_outw(x, ioaddr, BASE_REG)
  952. #define SMC_GET_CONFIG() SMC_inw(ioaddr, CONFIG_REG)
  953. #define SMC_SET_CONFIG(x) SMC_outw(x, ioaddr, CONFIG_REG)
  954. #define SMC_GET_COUNTER() SMC_inw(ioaddr, COUNTER_REG)
  955. #define SMC_GET_CTL() SMC_inw(ioaddr, CTL_REG)
  956. #define SMC_SET_CTL(x) SMC_outw(x, ioaddr, CTL_REG)
  957. #define SMC_GET_MII() SMC_inw(ioaddr, MII_REG)
  958. #define SMC_SET_MII(x) SMC_outw(x, ioaddr, MII_REG)
  959. #define SMC_GET_MIR() SMC_inw(ioaddr, MIR_REG)
  960. #define SMC_SET_MIR(x) SMC_outw(x, ioaddr, MIR_REG)
  961. #define SMC_GET_MMU_CMD() SMC_inw(ioaddr, MMU_CMD_REG)
  962. #define SMC_SET_MMU_CMD(x) SMC_outw(x, ioaddr, MMU_CMD_REG)
  963. #define SMC_GET_FIFO() SMC_inw(ioaddr, FIFO_REG)
  964. #define SMC_GET_PTR() SMC_inw(ioaddr, PTR_REG)
  965. #define SMC_SET_PTR(x) \
  966. do { \
  967. if (SMC_MUST_ALIGN_WRITE) \
  968. SMC_outl((x)<<16, ioaddr, SMC_REG(4, 2)); \
  969. else \
  970. SMC_outw(x, ioaddr, PTR_REG); \
  971. } while (0)
  972. #define SMC_GET_EPH_STATUS() SMC_inw(ioaddr, EPH_STATUS_REG)
  973. #define SMC_GET_RCR() SMC_inw(ioaddr, RCR_REG)
  974. #define SMC_SET_RCR(x) SMC_outw(x, ioaddr, RCR_REG)
  975. #define SMC_GET_REV() SMC_inw(ioaddr, REV_REG)
  976. #define SMC_GET_RPC() SMC_inw(ioaddr, RPC_REG)
  977. #define SMC_SET_RPC(x) \
  978. do { \
  979. if (SMC_MUST_ALIGN_WRITE) \
  980. SMC_outl((x)<<16, ioaddr, SMC_REG(8, 0)); \
  981. else \
  982. SMC_outw(x, ioaddr, RPC_REG); \
  983. } while (0)
  984. #define SMC_GET_TCR() SMC_inw(ioaddr, TCR_REG)
  985. #define SMC_SET_TCR(x) SMC_outw(x, ioaddr, TCR_REG)
  986. #ifndef SMC_GET_MAC_ADDR
  987. #define SMC_GET_MAC_ADDR(addr) \
  988. do { \
  989. unsigned int __v; \
  990. __v = SMC_inw( ioaddr, ADDR0_REG ); \
  991. addr[0] = __v; addr[1] = __v >> 8; \
  992. __v = SMC_inw( ioaddr, ADDR1_REG ); \
  993. addr[2] = __v; addr[3] = __v >> 8; \
  994. __v = SMC_inw( ioaddr, ADDR2_REG ); \
  995. addr[4] = __v; addr[5] = __v >> 8; \
  996. } while (0)
  997. #endif
  998. #define SMC_SET_MAC_ADDR(addr) \
  999. do { \
  1000. SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
  1001. SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
  1002. SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
  1003. } while (0)
  1004. #define SMC_SET_MCAST(x) \
  1005. do { \
  1006. const unsigned char *mt = (x); \
  1007. SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
  1008. SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
  1009. SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
  1010. SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
  1011. } while (0)
  1012. #define SMC_PUT_PKT_HDR(status, length) \
  1013. do { \
  1014. if (SMC_CAN_USE_32BIT) \
  1015. SMC_outl((status) | (length)<<16, ioaddr, DATA_REG); \
  1016. else { \
  1017. SMC_outw(status, ioaddr, DATA_REG); \
  1018. SMC_outw(length, ioaddr, DATA_REG); \
  1019. } \
  1020. } while (0)
  1021. #define SMC_GET_PKT_HDR(status, length) \
  1022. do { \
  1023. if (SMC_CAN_USE_32BIT) { \
  1024. unsigned int __val = SMC_inl(ioaddr, DATA_REG); \
  1025. (status) = __val & 0xffff; \
  1026. (length) = __val >> 16; \
  1027. } else { \
  1028. (status) = SMC_inw(ioaddr, DATA_REG); \
  1029. (length) = SMC_inw(ioaddr, DATA_REG); \
  1030. } \
  1031. } while (0)
  1032. #define SMC_PUSH_DATA(p, l) \
  1033. do { \
  1034. if (SMC_CAN_USE_32BIT) { \
  1035. void *__ptr = (p); \
  1036. int __len = (l); \
  1037. void __iomem *__ioaddr = ioaddr; \
  1038. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  1039. __len -= 2; \
  1040. SMC_outw(*(u16 *)__ptr, ioaddr, DATA_REG); \
  1041. __ptr += 2; \
  1042. } \
  1043. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1044. __ioaddr = lp->datacs; \
  1045. SMC_outsl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  1046. if (__len & 2) { \
  1047. __ptr += (__len & ~3); \
  1048. SMC_outw(*((u16 *)__ptr), ioaddr, DATA_REG); \
  1049. } \
  1050. } else if (SMC_CAN_USE_16BIT) \
  1051. SMC_outsw(ioaddr, DATA_REG, p, (l) >> 1); \
  1052. else if (SMC_CAN_USE_8BIT) \
  1053. SMC_outsb(ioaddr, DATA_REG, p, l); \
  1054. } while (0)
  1055. #define SMC_PULL_DATA(p, l) \
  1056. do { \
  1057. if (SMC_CAN_USE_32BIT) { \
  1058. void *__ptr = (p); \
  1059. int __len = (l); \
  1060. void __iomem *__ioaddr = ioaddr; \
  1061. if ((unsigned long)__ptr & 2) { \
  1062. /* \
  1063. * We want 32bit alignment here. \
  1064. * Since some buses perform a full \
  1065. * 32bit fetch even for 16bit data \
  1066. * we can't use SMC_inw() here. \
  1067. * Back both source (on-chip) and \
  1068. * destination pointers of 2 bytes. \
  1069. * This is possible since the call to \
  1070. * SMC_GET_PKT_HDR() already advanced \
  1071. * the source pointer of 4 bytes, and \
  1072. * the skb_reserve(skb, 2) advanced \
  1073. * the destination pointer of 2 bytes. \
  1074. */ \
  1075. __ptr -= 2; \
  1076. __len += 2; \
  1077. SMC_SET_PTR(2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  1078. } \
  1079. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1080. __ioaddr = lp->datacs; \
  1081. __len += 2; \
  1082. SMC_insl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  1083. } else if (SMC_CAN_USE_16BIT) \
  1084. SMC_insw(ioaddr, DATA_REG, p, (l) >> 1); \
  1085. else if (SMC_CAN_USE_8BIT) \
  1086. SMC_insb(ioaddr, DATA_REG, p, l); \
  1087. } while (0)
  1088. #endif /* _SMC91X_H_ */