sc92031.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619
  1. /* Silan SC92031 PCI Fast Ethernet Adapter driver
  2. *
  3. * Based on vendor drivers:
  4. * Silan Fast Ethernet Netcard Driver:
  5. * MODULE_AUTHOR ("gaoyonghong");
  6. * MODULE_DESCRIPTION ("SILAN Fast Ethernet driver");
  7. * MODULE_LICENSE("GPL");
  8. * 8139D Fast Ethernet driver:
  9. * (C) 2002 by gaoyonghong
  10. * MODULE_AUTHOR ("gaoyonghong");
  11. * MODULE_DESCRIPTION ("Rsltek 8139D PCI Fast Ethernet Adapter driver");
  12. * MODULE_LICENSE("GPL");
  13. * Both are almost identical and seem to be based on pci-skeleton.c
  14. *
  15. * Rewritten for 2.6 by Cesar Eduardo Barros
  16. */
  17. /* Note about set_mac_address: I don't know how to change the hardware
  18. * matching, so you need to enable IFF_PROMISC when using it.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/delay.h>
  23. #include <linux/pci.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/crc32.h>
  29. #include <asm/irq.h>
  30. #define PCI_VENDOR_ID_SILAN 0x1904
  31. #define PCI_DEVICE_ID_SILAN_SC92031 0x2031
  32. #define PCI_DEVICE_ID_SILAN_8139D 0x8139
  33. #define SC92031_NAME "sc92031"
  34. #define SC92031_DESCRIPTION "Silan SC92031 PCI Fast Ethernet Adapter driver"
  35. #define SC92031_VERSION "2.0c"
  36. /* BAR 0 is MMIO, BAR 1 is PIO */
  37. #ifndef SC92031_USE_BAR
  38. #define SC92031_USE_BAR 0
  39. #endif
  40. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
  41. static int multicast_filter_limit = 64;
  42. module_param(multicast_filter_limit, int, 0);
  43. MODULE_PARM_DESC(multicast_filter_limit,
  44. "Maximum number of filtered multicast addresses");
  45. static int media;
  46. module_param(media, int, 0);
  47. MODULE_PARM_DESC(media, "Media type (0x00 = autodetect,"
  48. " 0x01 = 10M half, 0x02 = 10M full,"
  49. " 0x04 = 100M half, 0x08 = 100M full)");
  50. /* Size of the in-memory receive ring. */
  51. #define RX_BUF_LEN_IDX 3 /* 0==8K, 1==16K, 2==32K, 3==64K ,4==128K*/
  52. #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
  53. /* Number of Tx descriptor registers. */
  54. #define NUM_TX_DESC 4
  55. /* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
  56. #define MAX_ETH_FRAME_SIZE 1536
  57. /* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
  58. #define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
  59. #define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
  60. /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
  61. #define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
  62. /* Time in jiffies before concluding the transmitter is hung. */
  63. #define TX_TIMEOUT (4*HZ)
  64. #define SILAN_STATS_NUM 2 /* number of ETHTOOL_GSTATS */
  65. /* media options */
  66. #define AUTOSELECT 0x00
  67. #define M10_HALF 0x01
  68. #define M10_FULL 0x02
  69. #define M100_HALF 0x04
  70. #define M100_FULL 0x08
  71. /* Symbolic offsets to registers. */
  72. enum silan_registers {
  73. Config0 = 0x00, // Config0
  74. Config1 = 0x04, // Config1
  75. RxBufWPtr = 0x08, // Rx buffer writer poiter
  76. IntrStatus = 0x0C, // Interrupt status
  77. IntrMask = 0x10, // Interrupt mask
  78. RxbufAddr = 0x14, // Rx buffer start address
  79. RxBufRPtr = 0x18, // Rx buffer read pointer
  80. Txstatusall = 0x1C, // Transmit status of all descriptors
  81. TxStatus0 = 0x20, // Transmit status (Four 32bit registers).
  82. TxAddr0 = 0x30, // Tx descriptors (also four 32bit).
  83. RxConfig = 0x40, // Rx configuration
  84. MAC0 = 0x44, // Ethernet hardware address.
  85. MAR0 = 0x4C, // Multicast filter.
  86. RxStatus0 = 0x54, // Rx status
  87. TxConfig = 0x5C, // Tx configuration
  88. PhyCtrl = 0x60, // physical control
  89. FlowCtrlConfig = 0x64, // flow control
  90. Miicmd0 = 0x68, // Mii command0 register
  91. Miicmd1 = 0x6C, // Mii command1 register
  92. Miistatus = 0x70, // Mii status register
  93. Timercnt = 0x74, // Timer counter register
  94. TimerIntr = 0x78, // Timer interrupt register
  95. PMConfig = 0x7C, // Power Manager configuration
  96. CRC0 = 0x80, // Power Manager CRC ( Two 32bit regisers)
  97. Wakeup0 = 0x88, // power Manager wakeup( Eight 64bit regiser)
  98. LSBCRC0 = 0xC8, // power Manager LSBCRC(Two 32bit regiser)
  99. TestD0 = 0xD0,
  100. TestD4 = 0xD4,
  101. TestD8 = 0xD8,
  102. };
  103. #define MII_BMCR 0 // Basic mode control register
  104. #define MII_BMSR 1 // Basic mode status register
  105. #define MII_JAB 16
  106. #define MII_OutputStatus 24
  107. #define BMCR_FULLDPLX 0x0100 // Full duplex
  108. #define BMCR_ANRESTART 0x0200 // Auto negotiation restart
  109. #define BMCR_ANENABLE 0x1000 // Enable auto negotiation
  110. #define BMCR_SPEED100 0x2000 // Select 100Mbps
  111. #define BMSR_LSTATUS 0x0004 // Link status
  112. #define PHY_16_JAB_ENB 0x1000
  113. #define PHY_16_PORT_ENB 0x1
  114. enum IntrStatusBits {
  115. LinkFail = 0x80000000,
  116. LinkOK = 0x40000000,
  117. TimeOut = 0x20000000,
  118. RxOverflow = 0x0040,
  119. RxOK = 0x0020,
  120. TxOK = 0x0001,
  121. IntrBits = LinkFail|LinkOK|TimeOut|RxOverflow|RxOK|TxOK,
  122. };
  123. enum TxStatusBits {
  124. TxCarrierLost = 0x20000000,
  125. TxAborted = 0x10000000,
  126. TxOutOfWindow = 0x08000000,
  127. TxNccShift = 22,
  128. EarlyTxThresShift = 16,
  129. TxStatOK = 0x8000,
  130. TxUnderrun = 0x4000,
  131. TxOwn = 0x2000,
  132. };
  133. enum RxStatusBits {
  134. RxStatesOK = 0x80000,
  135. RxBadAlign = 0x40000,
  136. RxHugeFrame = 0x20000,
  137. RxSmallFrame = 0x10000,
  138. RxCRCOK = 0x8000,
  139. RxCrlFrame = 0x4000,
  140. Rx_Broadcast = 0x2000,
  141. Rx_Multicast = 0x1000,
  142. RxAddrMatch = 0x0800,
  143. MiiErr = 0x0400,
  144. };
  145. enum RxConfigBits {
  146. RxFullDx = 0x80000000,
  147. RxEnb = 0x40000000,
  148. RxSmall = 0x20000000,
  149. RxHuge = 0x10000000,
  150. RxErr = 0x08000000,
  151. RxAllphys = 0x04000000,
  152. RxMulticast = 0x02000000,
  153. RxBroadcast = 0x01000000,
  154. RxLoopBack = (1 << 23) | (1 << 22),
  155. LowThresholdShift = 12,
  156. HighThresholdShift = 2,
  157. };
  158. enum TxConfigBits {
  159. TxFullDx = 0x80000000,
  160. TxEnb = 0x40000000,
  161. TxEnbPad = 0x20000000,
  162. TxEnbHuge = 0x10000000,
  163. TxEnbFCS = 0x08000000,
  164. TxNoBackOff = 0x04000000,
  165. TxEnbPrem = 0x02000000,
  166. TxCareLostCrs = 0x1000000,
  167. TxExdCollNum = 0xf00000,
  168. TxDataRate = 0x80000,
  169. };
  170. enum PhyCtrlconfigbits {
  171. PhyCtrlAne = 0x80000000,
  172. PhyCtrlSpd100 = 0x40000000,
  173. PhyCtrlSpd10 = 0x20000000,
  174. PhyCtrlPhyBaseAddr = 0x1f000000,
  175. PhyCtrlDux = 0x800000,
  176. PhyCtrlReset = 0x400000,
  177. };
  178. enum FlowCtrlConfigBits {
  179. FlowCtrlFullDX = 0x80000000,
  180. FlowCtrlEnb = 0x40000000,
  181. };
  182. enum Config0Bits {
  183. Cfg0_Reset = 0x80000000,
  184. Cfg0_Anaoff = 0x40000000,
  185. Cfg0_LDPS = 0x20000000,
  186. };
  187. enum Config1Bits {
  188. Cfg1_EarlyRx = 1 << 31,
  189. Cfg1_EarlyTx = 1 << 30,
  190. //rx buffer size
  191. Cfg1_Rcv8K = 0x0,
  192. Cfg1_Rcv16K = 0x1,
  193. Cfg1_Rcv32K = 0x3,
  194. Cfg1_Rcv64K = 0x7,
  195. Cfg1_Rcv128K = 0xf,
  196. };
  197. enum MiiCmd0Bits {
  198. Mii_Divider = 0x20000000,
  199. Mii_WRITE = 0x400000,
  200. Mii_READ = 0x200000,
  201. Mii_SCAN = 0x100000,
  202. Mii_Tamod = 0x80000,
  203. Mii_Drvmod = 0x40000,
  204. Mii_mdc = 0x20000,
  205. Mii_mdoen = 0x10000,
  206. Mii_mdo = 0x8000,
  207. Mii_mdi = 0x4000,
  208. };
  209. enum MiiStatusBits {
  210. Mii_StatusBusy = 0x80000000,
  211. };
  212. enum PMConfigBits {
  213. PM_Enable = 1 << 31,
  214. PM_LongWF = 1 << 30,
  215. PM_Magic = 1 << 29,
  216. PM_LANWake = 1 << 28,
  217. PM_LWPTN = (1 << 27 | 1<< 26),
  218. PM_LinkUp = 1 << 25,
  219. PM_WakeUp = 1 << 24,
  220. };
  221. /* Locking rules:
  222. * priv->lock protects most of the fields of priv and most of the
  223. * hardware registers. It does not have to protect against softirqs
  224. * between sc92031_disable_interrupts and sc92031_enable_interrupts;
  225. * it also does not need to be used in ->open and ->stop while the
  226. * device interrupts are off.
  227. * Not having to protect against softirqs is very useful due to heavy
  228. * use of mdelay() at _sc92031_reset.
  229. * Functions prefixed with _sc92031_ must be called with the lock held;
  230. * functions prefixed with sc92031_ must be called without the lock held.
  231. * Use mmiowb() before unlocking if the hardware was written to.
  232. */
  233. /* Locking rules for the interrupt:
  234. * - the interrupt and the tasklet never run at the same time
  235. * - neither run between sc92031_disable_interrupts and
  236. * sc92031_enable_interrupt
  237. */
  238. struct sc92031_priv {
  239. spinlock_t lock;
  240. /* iomap.h cookie */
  241. void __iomem *port_base;
  242. /* pci device structure */
  243. struct pci_dev *pdev;
  244. /* tasklet */
  245. struct tasklet_struct tasklet;
  246. /* CPU address of rx ring */
  247. void *rx_ring;
  248. /* PCI address of rx ring */
  249. dma_addr_t rx_ring_dma_addr;
  250. /* PCI address of rx ring read pointer */
  251. dma_addr_t rx_ring_tail;
  252. /* tx ring write index */
  253. unsigned tx_head;
  254. /* tx ring read index */
  255. unsigned tx_tail;
  256. /* CPU address of tx bounce buffer */
  257. void *tx_bufs;
  258. /* PCI address of tx bounce buffer */
  259. dma_addr_t tx_bufs_dma_addr;
  260. /* copies of some hardware registers */
  261. u32 intr_status;
  262. atomic_t intr_mask;
  263. u32 rx_config;
  264. u32 tx_config;
  265. u32 pm_config;
  266. /* copy of some flags from dev->flags */
  267. unsigned int mc_flags;
  268. /* for ETHTOOL_GSTATS */
  269. u64 tx_timeouts;
  270. u64 rx_loss;
  271. /* for dev->get_stats */
  272. long rx_value;
  273. struct net_device_stats stats;
  274. };
  275. /* I don't know which registers can be safely read; however, I can guess
  276. * MAC0 is one of them. */
  277. static inline void _sc92031_dummy_read(void __iomem *port_base)
  278. {
  279. ioread32(port_base + MAC0);
  280. }
  281. static u32 _sc92031_mii_wait(void __iomem *port_base)
  282. {
  283. u32 mii_status;
  284. do {
  285. udelay(10);
  286. mii_status = ioread32(port_base + Miistatus);
  287. } while (mii_status & Mii_StatusBusy);
  288. return mii_status;
  289. }
  290. static u32 _sc92031_mii_cmd(void __iomem *port_base, u32 cmd0, u32 cmd1)
  291. {
  292. iowrite32(Mii_Divider, port_base + Miicmd0);
  293. _sc92031_mii_wait(port_base);
  294. iowrite32(cmd1, port_base + Miicmd1);
  295. iowrite32(Mii_Divider | cmd0, port_base + Miicmd0);
  296. return _sc92031_mii_wait(port_base);
  297. }
  298. static void _sc92031_mii_scan(void __iomem *port_base)
  299. {
  300. _sc92031_mii_cmd(port_base, Mii_SCAN, 0x1 << 6);
  301. }
  302. static u16 _sc92031_mii_read(void __iomem *port_base, unsigned reg)
  303. {
  304. return _sc92031_mii_cmd(port_base, Mii_READ, reg << 6) >> 13;
  305. }
  306. static void _sc92031_mii_write(void __iomem *port_base, unsigned reg, u16 val)
  307. {
  308. _sc92031_mii_cmd(port_base, Mii_WRITE, (reg << 6) | ((u32)val << 11));
  309. }
  310. static void sc92031_disable_interrupts(struct net_device *dev)
  311. {
  312. struct sc92031_priv *priv = netdev_priv(dev);
  313. void __iomem *port_base = priv->port_base;
  314. /* tell the tasklet/interrupt not to enable interrupts */
  315. atomic_set(&priv->intr_mask, 0);
  316. wmb();
  317. /* stop interrupts */
  318. iowrite32(0, port_base + IntrMask);
  319. _sc92031_dummy_read(port_base);
  320. mmiowb();
  321. /* wait for any concurrent interrupt/tasklet to finish */
  322. synchronize_irq(dev->irq);
  323. tasklet_disable(&priv->tasklet);
  324. }
  325. static void sc92031_enable_interrupts(struct net_device *dev)
  326. {
  327. struct sc92031_priv *priv = netdev_priv(dev);
  328. void __iomem *port_base = priv->port_base;
  329. tasklet_enable(&priv->tasklet);
  330. atomic_set(&priv->intr_mask, IntrBits);
  331. wmb();
  332. iowrite32(IntrBits, port_base + IntrMask);
  333. mmiowb();
  334. }
  335. static void _sc92031_disable_tx_rx(struct net_device *dev)
  336. {
  337. struct sc92031_priv *priv = netdev_priv(dev);
  338. void __iomem *port_base = priv->port_base;
  339. priv->rx_config &= ~RxEnb;
  340. priv->tx_config &= ~TxEnb;
  341. iowrite32(priv->rx_config, port_base + RxConfig);
  342. iowrite32(priv->tx_config, port_base + TxConfig);
  343. }
  344. static void _sc92031_enable_tx_rx(struct net_device *dev)
  345. {
  346. struct sc92031_priv *priv = netdev_priv(dev);
  347. void __iomem *port_base = priv->port_base;
  348. priv->rx_config |= RxEnb;
  349. priv->tx_config |= TxEnb;
  350. iowrite32(priv->rx_config, port_base + RxConfig);
  351. iowrite32(priv->tx_config, port_base + TxConfig);
  352. }
  353. static void _sc92031_tx_clear(struct net_device *dev)
  354. {
  355. struct sc92031_priv *priv = netdev_priv(dev);
  356. while (priv->tx_head - priv->tx_tail > 0) {
  357. priv->tx_tail++;
  358. priv->stats.tx_dropped++;
  359. }
  360. priv->tx_head = priv->tx_tail = 0;
  361. }
  362. static void _sc92031_set_mar(struct net_device *dev)
  363. {
  364. struct sc92031_priv *priv = netdev_priv(dev);
  365. void __iomem *port_base = priv->port_base;
  366. u32 mar0 = 0, mar1 = 0;
  367. if ((dev->flags & IFF_PROMISC)
  368. || dev->mc_count > multicast_filter_limit
  369. || (dev->flags & IFF_ALLMULTI))
  370. mar0 = mar1 = 0xffffffff;
  371. else if (dev->flags & IFF_MULTICAST) {
  372. struct dev_mc_list *mc_list;
  373. for (mc_list = dev->mc_list; mc_list; mc_list = mc_list->next) {
  374. u32 crc;
  375. unsigned bit = 0;
  376. crc = ~ether_crc(ETH_ALEN, mc_list->dmi_addr);
  377. crc >>= 24;
  378. if (crc & 0x01) bit |= 0x02;
  379. if (crc & 0x02) bit |= 0x01;
  380. if (crc & 0x10) bit |= 0x20;
  381. if (crc & 0x20) bit |= 0x10;
  382. if (crc & 0x40) bit |= 0x08;
  383. if (crc & 0x80) bit |= 0x04;
  384. if (bit > 31)
  385. mar0 |= 0x1 << (bit - 32);
  386. else
  387. mar1 |= 0x1 << bit;
  388. }
  389. }
  390. iowrite32(mar0, port_base + MAR0);
  391. iowrite32(mar1, port_base + MAR0 + 4);
  392. }
  393. static void _sc92031_set_rx_config(struct net_device *dev)
  394. {
  395. struct sc92031_priv *priv = netdev_priv(dev);
  396. void __iomem *port_base = priv->port_base;
  397. unsigned int old_mc_flags;
  398. u32 rx_config_bits = 0;
  399. old_mc_flags = priv->mc_flags;
  400. if (dev->flags & IFF_PROMISC)
  401. rx_config_bits |= RxSmall | RxHuge | RxErr | RxBroadcast
  402. | RxMulticast | RxAllphys;
  403. if (dev->flags & (IFF_ALLMULTI | IFF_MULTICAST))
  404. rx_config_bits |= RxMulticast;
  405. if (dev->flags & IFF_BROADCAST)
  406. rx_config_bits |= RxBroadcast;
  407. priv->rx_config &= ~(RxSmall | RxHuge | RxErr | RxBroadcast
  408. | RxMulticast | RxAllphys);
  409. priv->rx_config |= rx_config_bits;
  410. priv->mc_flags = dev->flags & (IFF_PROMISC | IFF_ALLMULTI
  411. | IFF_MULTICAST | IFF_BROADCAST);
  412. if (netif_carrier_ok(dev) && priv->mc_flags != old_mc_flags)
  413. iowrite32(priv->rx_config, port_base + RxConfig);
  414. }
  415. static bool _sc92031_check_media(struct net_device *dev)
  416. {
  417. struct sc92031_priv *priv = netdev_priv(dev);
  418. void __iomem *port_base = priv->port_base;
  419. u16 bmsr;
  420. bmsr = _sc92031_mii_read(port_base, MII_BMSR);
  421. rmb();
  422. if (bmsr & BMSR_LSTATUS) {
  423. bool speed_100, duplex_full;
  424. u32 flow_ctrl_config = 0;
  425. u16 output_status = _sc92031_mii_read(port_base,
  426. MII_OutputStatus);
  427. _sc92031_mii_scan(port_base);
  428. speed_100 = output_status & 0x2;
  429. duplex_full = output_status & 0x4;
  430. /* Initial Tx/Rx configuration */
  431. priv->rx_config = (0x40 << LowThresholdShift) | (0x1c0 << HighThresholdShift);
  432. priv->tx_config = 0x48800000;
  433. /* NOTE: vendor driver had dead code here to enable tx padding */
  434. if (!speed_100)
  435. priv->tx_config |= 0x80000;
  436. // configure rx mode
  437. _sc92031_set_rx_config(dev);
  438. if (duplex_full) {
  439. priv->rx_config |= RxFullDx;
  440. priv->tx_config |= TxFullDx;
  441. flow_ctrl_config = FlowCtrlFullDX | FlowCtrlEnb;
  442. } else {
  443. priv->rx_config &= ~RxFullDx;
  444. priv->tx_config &= ~TxFullDx;
  445. }
  446. _sc92031_set_mar(dev);
  447. _sc92031_set_rx_config(dev);
  448. _sc92031_enable_tx_rx(dev);
  449. iowrite32(flow_ctrl_config, port_base + FlowCtrlConfig);
  450. netif_carrier_on(dev);
  451. if (printk_ratelimit())
  452. printk(KERN_INFO "%s: link up, %sMbps, %s-duplex\n",
  453. dev->name,
  454. speed_100 ? "100" : "10",
  455. duplex_full ? "full" : "half");
  456. return true;
  457. } else {
  458. _sc92031_mii_scan(port_base);
  459. netif_carrier_off(dev);
  460. _sc92031_disable_tx_rx(dev);
  461. if (printk_ratelimit())
  462. printk(KERN_INFO "%s: link down\n", dev->name);
  463. return false;
  464. }
  465. }
  466. static void _sc92031_phy_reset(struct net_device *dev)
  467. {
  468. struct sc92031_priv *priv = netdev_priv(dev);
  469. void __iomem *port_base = priv->port_base;
  470. u32 phy_ctrl;
  471. phy_ctrl = ioread32(port_base + PhyCtrl);
  472. phy_ctrl &= ~(PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10);
  473. phy_ctrl |= PhyCtrlAne | PhyCtrlReset;
  474. switch (media) {
  475. default:
  476. case AUTOSELECT:
  477. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  478. break;
  479. case M10_HALF:
  480. phy_ctrl |= PhyCtrlSpd10;
  481. break;
  482. case M10_FULL:
  483. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd10;
  484. break;
  485. case M100_HALF:
  486. phy_ctrl |= PhyCtrlSpd100;
  487. break;
  488. case M100_FULL:
  489. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  490. break;
  491. }
  492. iowrite32(phy_ctrl, port_base + PhyCtrl);
  493. mdelay(10);
  494. phy_ctrl &= ~PhyCtrlReset;
  495. iowrite32(phy_ctrl, port_base + PhyCtrl);
  496. mdelay(1);
  497. _sc92031_mii_write(port_base, MII_JAB,
  498. PHY_16_JAB_ENB | PHY_16_PORT_ENB);
  499. _sc92031_mii_scan(port_base);
  500. netif_carrier_off(dev);
  501. netif_stop_queue(dev);
  502. }
  503. static void _sc92031_reset(struct net_device *dev)
  504. {
  505. struct sc92031_priv *priv = netdev_priv(dev);
  506. void __iomem *port_base = priv->port_base;
  507. /* disable PM */
  508. iowrite32(0, port_base + PMConfig);
  509. /* soft reset the chip */
  510. iowrite32(Cfg0_Reset, port_base + Config0);
  511. mdelay(200);
  512. iowrite32(0, port_base + Config0);
  513. mdelay(10);
  514. /* disable interrupts */
  515. iowrite32(0, port_base + IntrMask);
  516. /* clear multicast address */
  517. iowrite32(0, port_base + MAR0);
  518. iowrite32(0, port_base + MAR0 + 4);
  519. /* init rx ring */
  520. iowrite32(priv->rx_ring_dma_addr, port_base + RxbufAddr);
  521. priv->rx_ring_tail = priv->rx_ring_dma_addr;
  522. /* init tx ring */
  523. _sc92031_tx_clear(dev);
  524. /* clear old register values */
  525. priv->intr_status = 0;
  526. atomic_set(&priv->intr_mask, 0);
  527. priv->rx_config = 0;
  528. priv->tx_config = 0;
  529. priv->mc_flags = 0;
  530. /* configure rx buffer size */
  531. /* NOTE: vendor driver had dead code here to enable early tx/rx */
  532. iowrite32(Cfg1_Rcv64K, port_base + Config1);
  533. _sc92031_phy_reset(dev);
  534. _sc92031_check_media(dev);
  535. /* calculate rx fifo overflow */
  536. priv->rx_value = 0;
  537. /* enable PM */
  538. iowrite32(priv->pm_config, port_base + PMConfig);
  539. /* clear intr register */
  540. ioread32(port_base + IntrStatus);
  541. }
  542. static void _sc92031_tx_tasklet(struct net_device *dev)
  543. {
  544. struct sc92031_priv *priv = netdev_priv(dev);
  545. void __iomem *port_base = priv->port_base;
  546. unsigned old_tx_tail;
  547. unsigned entry;
  548. u32 tx_status;
  549. old_tx_tail = priv->tx_tail;
  550. while (priv->tx_head - priv->tx_tail > 0) {
  551. entry = priv->tx_tail % NUM_TX_DESC;
  552. tx_status = ioread32(port_base + TxStatus0 + entry * 4);
  553. if (!(tx_status & (TxStatOK | TxUnderrun | TxAborted)))
  554. break;
  555. priv->tx_tail++;
  556. if (tx_status & TxStatOK) {
  557. priv->stats.tx_bytes += tx_status & 0x1fff;
  558. priv->stats.tx_packets++;
  559. /* Note: TxCarrierLost is always asserted at 100mbps. */
  560. priv->stats.collisions += (tx_status >> 22) & 0xf;
  561. }
  562. if (tx_status & (TxOutOfWindow | TxAborted)) {
  563. priv->stats.tx_errors++;
  564. if (tx_status & TxAborted)
  565. priv->stats.tx_aborted_errors++;
  566. if (tx_status & TxCarrierLost)
  567. priv->stats.tx_carrier_errors++;
  568. if (tx_status & TxOutOfWindow)
  569. priv->stats.tx_window_errors++;
  570. }
  571. if (tx_status & TxUnderrun)
  572. priv->stats.tx_fifo_errors++;
  573. }
  574. if (priv->tx_tail != old_tx_tail)
  575. if (netif_queue_stopped(dev))
  576. netif_wake_queue(dev);
  577. }
  578. static void _sc92031_rx_tasklet_error(u32 rx_status,
  579. struct sc92031_priv *priv, unsigned rx_size)
  580. {
  581. if(rx_size > (MAX_ETH_FRAME_SIZE + 4) || rx_size < 16) {
  582. priv->stats.rx_errors++;
  583. priv->stats.rx_length_errors++;
  584. }
  585. if (!(rx_status & RxStatesOK)) {
  586. priv->stats.rx_errors++;
  587. if (rx_status & (RxHugeFrame | RxSmallFrame))
  588. priv->stats.rx_length_errors++;
  589. if (rx_status & RxBadAlign)
  590. priv->stats.rx_frame_errors++;
  591. if (!(rx_status & RxCRCOK))
  592. priv->stats.rx_crc_errors++;
  593. } else
  594. priv->rx_loss++;
  595. }
  596. static void _sc92031_rx_tasklet(struct net_device *dev)
  597. {
  598. struct sc92031_priv *priv = netdev_priv(dev);
  599. void __iomem *port_base = priv->port_base;
  600. dma_addr_t rx_ring_head;
  601. unsigned rx_len;
  602. unsigned rx_ring_offset;
  603. void *rx_ring = priv->rx_ring;
  604. rx_ring_head = ioread32(port_base + RxBufWPtr);
  605. rmb();
  606. /* rx_ring_head is only 17 bits in the RxBufWPtr register.
  607. * we need to change it to 32 bits physical address
  608. */
  609. rx_ring_head &= (dma_addr_t)(RX_BUF_LEN - 1);
  610. rx_ring_head |= priv->rx_ring_dma_addr & ~(dma_addr_t)(RX_BUF_LEN - 1);
  611. if (rx_ring_head < priv->rx_ring_dma_addr)
  612. rx_ring_head += RX_BUF_LEN;
  613. if (rx_ring_head >= priv->rx_ring_tail)
  614. rx_len = rx_ring_head - priv->rx_ring_tail;
  615. else
  616. rx_len = RX_BUF_LEN - (priv->rx_ring_tail - rx_ring_head);
  617. if (!rx_len)
  618. return;
  619. if (unlikely(rx_len > RX_BUF_LEN)) {
  620. if (printk_ratelimit())
  621. printk(KERN_ERR "%s: rx packets length > rx buffer\n",
  622. dev->name);
  623. return;
  624. }
  625. rx_ring_offset = (priv->rx_ring_tail - priv->rx_ring_dma_addr) % RX_BUF_LEN;
  626. while (rx_len) {
  627. u32 rx_status;
  628. unsigned rx_size, rx_size_align, pkt_size;
  629. struct sk_buff *skb;
  630. rx_status = le32_to_cpup((__le32 *)(rx_ring + rx_ring_offset));
  631. rmb();
  632. rx_size = rx_status >> 20;
  633. rx_size_align = (rx_size + 3) & ~3; // for 4 bytes aligned
  634. pkt_size = rx_size - 4; // Omit the four octet CRC from the length.
  635. rx_ring_offset = (rx_ring_offset + 4) % RX_BUF_LEN;
  636. if (unlikely(rx_status == 0
  637. || rx_size > (MAX_ETH_FRAME_SIZE + 4)
  638. || rx_size < 16
  639. || !(rx_status & RxStatesOK))) {
  640. _sc92031_rx_tasklet_error(rx_status, priv, rx_size);
  641. break;
  642. }
  643. if (unlikely(rx_size_align + 4 > rx_len)) {
  644. if (printk_ratelimit())
  645. printk(KERN_ERR "%s: rx_len is too small\n", dev->name);
  646. break;
  647. }
  648. rx_len -= rx_size_align + 4;
  649. skb = dev_alloc_skb(pkt_size + NET_IP_ALIGN);
  650. if (unlikely(!skb)) {
  651. if (printk_ratelimit())
  652. printk(KERN_ERR "%s: Couldn't allocate a skb_buff for a packet of size %u\n",
  653. dev->name, pkt_size);
  654. goto next;
  655. }
  656. skb_reserve(skb, NET_IP_ALIGN);
  657. if ((rx_ring_offset + pkt_size) > RX_BUF_LEN) {
  658. memcpy(skb_put(skb, RX_BUF_LEN - rx_ring_offset),
  659. rx_ring + rx_ring_offset, RX_BUF_LEN - rx_ring_offset);
  660. memcpy(skb_put(skb, pkt_size - (RX_BUF_LEN - rx_ring_offset)),
  661. rx_ring, pkt_size - (RX_BUF_LEN - rx_ring_offset));
  662. } else {
  663. memcpy(skb_put(skb, pkt_size), rx_ring + rx_ring_offset, pkt_size);
  664. }
  665. skb->protocol = eth_type_trans(skb, dev);
  666. dev->last_rx = jiffies;
  667. netif_rx(skb);
  668. priv->stats.rx_bytes += pkt_size;
  669. priv->stats.rx_packets++;
  670. if (rx_status & Rx_Multicast)
  671. priv->stats.multicast++;
  672. next:
  673. rx_ring_offset = (rx_ring_offset + rx_size_align) % RX_BUF_LEN;
  674. }
  675. mb();
  676. priv->rx_ring_tail = rx_ring_head;
  677. iowrite32(priv->rx_ring_tail, port_base + RxBufRPtr);
  678. }
  679. static void _sc92031_link_tasklet(struct net_device *dev)
  680. {
  681. struct sc92031_priv *priv = netdev_priv(dev);
  682. if (_sc92031_check_media(dev))
  683. netif_wake_queue(dev);
  684. else {
  685. netif_stop_queue(dev);
  686. priv->stats.tx_carrier_errors++;
  687. }
  688. }
  689. static void sc92031_tasklet(unsigned long data)
  690. {
  691. struct net_device *dev = (struct net_device *)data;
  692. struct sc92031_priv *priv = netdev_priv(dev);
  693. void __iomem *port_base = priv->port_base;
  694. u32 intr_status, intr_mask;
  695. intr_status = priv->intr_status;
  696. spin_lock(&priv->lock);
  697. if (unlikely(!netif_running(dev)))
  698. goto out;
  699. if (intr_status & TxOK)
  700. _sc92031_tx_tasklet(dev);
  701. if (intr_status & RxOK)
  702. _sc92031_rx_tasklet(dev);
  703. if (intr_status & RxOverflow)
  704. priv->stats.rx_errors++;
  705. if (intr_status & TimeOut) {
  706. priv->stats.rx_errors++;
  707. priv->stats.rx_length_errors++;
  708. }
  709. if (intr_status & (LinkFail | LinkOK))
  710. _sc92031_link_tasklet(dev);
  711. out:
  712. intr_mask = atomic_read(&priv->intr_mask);
  713. rmb();
  714. iowrite32(intr_mask, port_base + IntrMask);
  715. mmiowb();
  716. spin_unlock(&priv->lock);
  717. }
  718. static irqreturn_t sc92031_interrupt(int irq, void *dev_id)
  719. {
  720. struct net_device *dev = dev_id;
  721. struct sc92031_priv *priv = netdev_priv(dev);
  722. void __iomem *port_base = priv->port_base;
  723. u32 intr_status, intr_mask;
  724. /* mask interrupts before clearing IntrStatus */
  725. iowrite32(0, port_base + IntrMask);
  726. _sc92031_dummy_read(port_base);
  727. intr_status = ioread32(port_base + IntrStatus);
  728. if (unlikely(intr_status == 0xffffffff))
  729. return IRQ_NONE; // hardware has gone missing
  730. intr_status &= IntrBits;
  731. if (!intr_status)
  732. goto out_none;
  733. priv->intr_status = intr_status;
  734. tasklet_schedule(&priv->tasklet);
  735. return IRQ_HANDLED;
  736. out_none:
  737. intr_mask = atomic_read(&priv->intr_mask);
  738. rmb();
  739. iowrite32(intr_mask, port_base + IntrMask);
  740. mmiowb();
  741. return IRQ_NONE;
  742. }
  743. static struct net_device_stats *sc92031_get_stats(struct net_device *dev)
  744. {
  745. struct sc92031_priv *priv = netdev_priv(dev);
  746. void __iomem *port_base = priv->port_base;
  747. // FIXME I do not understand what is this trying to do.
  748. if (netif_running(dev)) {
  749. int temp;
  750. spin_lock_bh(&priv->lock);
  751. /* Update the error count. */
  752. temp = (ioread32(port_base + RxStatus0) >> 16) & 0xffff;
  753. if (temp == 0xffff) {
  754. priv->rx_value += temp;
  755. priv->stats.rx_fifo_errors = priv->rx_value;
  756. } else {
  757. priv->stats.rx_fifo_errors = temp + priv->rx_value;
  758. }
  759. spin_unlock_bh(&priv->lock);
  760. }
  761. return &priv->stats;
  762. }
  763. static int sc92031_start_xmit(struct sk_buff *skb, struct net_device *dev)
  764. {
  765. int err = 0;
  766. struct sc92031_priv *priv = netdev_priv(dev);
  767. void __iomem *port_base = priv->port_base;
  768. unsigned len;
  769. unsigned entry;
  770. u32 tx_status;
  771. if (unlikely(skb->len > TX_BUF_SIZE)) {
  772. err = -EMSGSIZE;
  773. priv->stats.tx_dropped++;
  774. goto out;
  775. }
  776. spin_lock(&priv->lock);
  777. if (unlikely(!netif_carrier_ok(dev))) {
  778. err = -ENOLINK;
  779. priv->stats.tx_dropped++;
  780. goto out_unlock;
  781. }
  782. BUG_ON(priv->tx_head - priv->tx_tail >= NUM_TX_DESC);
  783. entry = priv->tx_head++ % NUM_TX_DESC;
  784. skb_copy_and_csum_dev(skb, priv->tx_bufs + entry * TX_BUF_SIZE);
  785. len = skb->len;
  786. if (unlikely(len < ETH_ZLEN)) {
  787. memset(priv->tx_bufs + entry * TX_BUF_SIZE + len,
  788. 0, ETH_ZLEN - len);
  789. len = ETH_ZLEN;
  790. }
  791. wmb();
  792. if (len < 100)
  793. tx_status = len;
  794. else if (len < 300)
  795. tx_status = 0x30000 | len;
  796. else
  797. tx_status = 0x50000 | len;
  798. iowrite32(priv->tx_bufs_dma_addr + entry * TX_BUF_SIZE,
  799. port_base + TxAddr0 + entry * 4);
  800. iowrite32(tx_status, port_base + TxStatus0 + entry * 4);
  801. mmiowb();
  802. dev->trans_start = jiffies;
  803. if (priv->tx_head - priv->tx_tail >= NUM_TX_DESC)
  804. netif_stop_queue(dev);
  805. out_unlock:
  806. spin_unlock(&priv->lock);
  807. out:
  808. dev_kfree_skb(skb);
  809. return err;
  810. }
  811. static int sc92031_open(struct net_device *dev)
  812. {
  813. int err;
  814. struct sc92031_priv *priv = netdev_priv(dev);
  815. struct pci_dev *pdev = priv->pdev;
  816. priv->rx_ring = pci_alloc_consistent(pdev, RX_BUF_LEN,
  817. &priv->rx_ring_dma_addr);
  818. if (unlikely(!priv->rx_ring)) {
  819. err = -ENOMEM;
  820. goto out_alloc_rx_ring;
  821. }
  822. priv->tx_bufs = pci_alloc_consistent(pdev, TX_BUF_TOT_LEN,
  823. &priv->tx_bufs_dma_addr);
  824. if (unlikely(!priv->tx_bufs)) {
  825. err = -ENOMEM;
  826. goto out_alloc_tx_bufs;
  827. }
  828. priv->tx_head = priv->tx_tail = 0;
  829. err = request_irq(pdev->irq, sc92031_interrupt,
  830. IRQF_SHARED, dev->name, dev);
  831. if (unlikely(err < 0))
  832. goto out_request_irq;
  833. priv->pm_config = 0;
  834. /* Interrupts already disabled by sc92031_stop or sc92031_probe */
  835. spin_lock_bh(&priv->lock);
  836. _sc92031_reset(dev);
  837. mmiowb();
  838. spin_unlock_bh(&priv->lock);
  839. sc92031_enable_interrupts(dev);
  840. if (netif_carrier_ok(dev))
  841. netif_start_queue(dev);
  842. else
  843. netif_tx_disable(dev);
  844. return 0;
  845. out_request_irq:
  846. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  847. priv->tx_bufs_dma_addr);
  848. out_alloc_tx_bufs:
  849. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  850. priv->rx_ring_dma_addr);
  851. out_alloc_rx_ring:
  852. return err;
  853. }
  854. static int sc92031_stop(struct net_device *dev)
  855. {
  856. struct sc92031_priv *priv = netdev_priv(dev);
  857. struct pci_dev *pdev = priv->pdev;
  858. netif_tx_disable(dev);
  859. /* Disable interrupts, stop Tx and Rx. */
  860. sc92031_disable_interrupts(dev);
  861. spin_lock_bh(&priv->lock);
  862. _sc92031_disable_tx_rx(dev);
  863. _sc92031_tx_clear(dev);
  864. mmiowb();
  865. spin_unlock_bh(&priv->lock);
  866. free_irq(pdev->irq, dev);
  867. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  868. priv->tx_bufs_dma_addr);
  869. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  870. priv->rx_ring_dma_addr);
  871. return 0;
  872. }
  873. static void sc92031_set_multicast_list(struct net_device *dev)
  874. {
  875. struct sc92031_priv *priv = netdev_priv(dev);
  876. spin_lock_bh(&priv->lock);
  877. _sc92031_set_mar(dev);
  878. _sc92031_set_rx_config(dev);
  879. mmiowb();
  880. spin_unlock_bh(&priv->lock);
  881. }
  882. static void sc92031_tx_timeout(struct net_device *dev)
  883. {
  884. struct sc92031_priv *priv = netdev_priv(dev);
  885. /* Disable interrupts by clearing the interrupt mask.*/
  886. sc92031_disable_interrupts(dev);
  887. spin_lock(&priv->lock);
  888. priv->tx_timeouts++;
  889. _sc92031_reset(dev);
  890. mmiowb();
  891. spin_unlock(&priv->lock);
  892. /* enable interrupts */
  893. sc92031_enable_interrupts(dev);
  894. if (netif_carrier_ok(dev))
  895. netif_wake_queue(dev);
  896. }
  897. #ifdef CONFIG_NET_POLL_CONTROLLER
  898. static void sc92031_poll_controller(struct net_device *dev)
  899. {
  900. disable_irq(dev->irq);
  901. if (sc92031_interrupt(dev->irq, dev) != IRQ_NONE)
  902. sc92031_tasklet((unsigned long)dev);
  903. enable_irq(dev->irq);
  904. }
  905. #endif
  906. static int sc92031_ethtool_get_settings(struct net_device *dev,
  907. struct ethtool_cmd *cmd)
  908. {
  909. struct sc92031_priv *priv = netdev_priv(dev);
  910. void __iomem *port_base = priv->port_base;
  911. u8 phy_address;
  912. u32 phy_ctrl;
  913. u16 output_status;
  914. spin_lock_bh(&priv->lock);
  915. phy_address = ioread32(port_base + Miicmd1) >> 27;
  916. phy_ctrl = ioread32(port_base + PhyCtrl);
  917. output_status = _sc92031_mii_read(port_base, MII_OutputStatus);
  918. _sc92031_mii_scan(port_base);
  919. mmiowb();
  920. spin_unlock_bh(&priv->lock);
  921. cmd->supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full
  922. | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full
  923. | SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII;
  924. cmd->advertising = ADVERTISED_TP | ADVERTISED_MII;
  925. if ((phy_ctrl & (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  926. == (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  927. cmd->advertising |= ADVERTISED_Autoneg;
  928. if ((phy_ctrl & PhyCtrlSpd10) == PhyCtrlSpd10)
  929. cmd->advertising |= ADVERTISED_10baseT_Half;
  930. if ((phy_ctrl & (PhyCtrlSpd10 | PhyCtrlDux))
  931. == (PhyCtrlSpd10 | PhyCtrlDux))
  932. cmd->advertising |= ADVERTISED_10baseT_Full;
  933. if ((phy_ctrl & PhyCtrlSpd100) == PhyCtrlSpd100)
  934. cmd->advertising |= ADVERTISED_100baseT_Half;
  935. if ((phy_ctrl & (PhyCtrlSpd100 | PhyCtrlDux))
  936. == (PhyCtrlSpd100 | PhyCtrlDux))
  937. cmd->advertising |= ADVERTISED_100baseT_Full;
  938. if (phy_ctrl & PhyCtrlAne)
  939. cmd->advertising |= ADVERTISED_Autoneg;
  940. cmd->speed = (output_status & 0x2) ? SPEED_100 : SPEED_10;
  941. cmd->duplex = (output_status & 0x4) ? DUPLEX_FULL : DUPLEX_HALF;
  942. cmd->port = PORT_MII;
  943. cmd->phy_address = phy_address;
  944. cmd->transceiver = XCVR_INTERNAL;
  945. cmd->autoneg = (phy_ctrl & PhyCtrlAne) ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  946. return 0;
  947. }
  948. static int sc92031_ethtool_set_settings(struct net_device *dev,
  949. struct ethtool_cmd *cmd)
  950. {
  951. struct sc92031_priv *priv = netdev_priv(dev);
  952. void __iomem *port_base = priv->port_base;
  953. u32 phy_ctrl;
  954. u32 old_phy_ctrl;
  955. if (!(cmd->speed == SPEED_10 || cmd->speed == SPEED_100))
  956. return -EINVAL;
  957. if (!(cmd->duplex == DUPLEX_HALF || cmd->duplex == DUPLEX_FULL))
  958. return -EINVAL;
  959. if (!(cmd->port == PORT_MII))
  960. return -EINVAL;
  961. if (!(cmd->phy_address == 0x1f))
  962. return -EINVAL;
  963. if (!(cmd->transceiver == XCVR_INTERNAL))
  964. return -EINVAL;
  965. if (!(cmd->autoneg == AUTONEG_DISABLE || cmd->autoneg == AUTONEG_ENABLE))
  966. return -EINVAL;
  967. if (cmd->autoneg == AUTONEG_ENABLE) {
  968. if (!(cmd->advertising & (ADVERTISED_Autoneg
  969. | ADVERTISED_100baseT_Full
  970. | ADVERTISED_100baseT_Half
  971. | ADVERTISED_10baseT_Full
  972. | ADVERTISED_10baseT_Half)))
  973. return -EINVAL;
  974. phy_ctrl = PhyCtrlAne;
  975. // FIXME: I'm not sure what the original code was trying to do
  976. if (cmd->advertising & ADVERTISED_Autoneg)
  977. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  978. if (cmd->advertising & ADVERTISED_100baseT_Full)
  979. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  980. if (cmd->advertising & ADVERTISED_100baseT_Half)
  981. phy_ctrl |= PhyCtrlSpd100;
  982. if (cmd->advertising & ADVERTISED_10baseT_Full)
  983. phy_ctrl |= PhyCtrlSpd10 | PhyCtrlDux;
  984. if (cmd->advertising & ADVERTISED_10baseT_Half)
  985. phy_ctrl |= PhyCtrlSpd10;
  986. } else {
  987. // FIXME: Whole branch guessed
  988. phy_ctrl = 0;
  989. if (cmd->speed == SPEED_10)
  990. phy_ctrl |= PhyCtrlSpd10;
  991. else /* cmd->speed == SPEED_100 */
  992. phy_ctrl |= PhyCtrlSpd100;
  993. if (cmd->duplex == DUPLEX_FULL)
  994. phy_ctrl |= PhyCtrlDux;
  995. }
  996. spin_lock_bh(&priv->lock);
  997. old_phy_ctrl = ioread32(port_base + PhyCtrl);
  998. phy_ctrl |= old_phy_ctrl & ~(PhyCtrlAne | PhyCtrlDux
  999. | PhyCtrlSpd100 | PhyCtrlSpd10);
  1000. if (phy_ctrl != old_phy_ctrl)
  1001. iowrite32(phy_ctrl, port_base + PhyCtrl);
  1002. spin_unlock_bh(&priv->lock);
  1003. return 0;
  1004. }
  1005. static void sc92031_ethtool_get_drvinfo(struct net_device *dev,
  1006. struct ethtool_drvinfo *drvinfo)
  1007. {
  1008. struct sc92031_priv *priv = netdev_priv(dev);
  1009. struct pci_dev *pdev = priv->pdev;
  1010. strcpy(drvinfo->driver, SC92031_NAME);
  1011. strcpy(drvinfo->version, SC92031_VERSION);
  1012. strcpy(drvinfo->bus_info, pci_name(pdev));
  1013. }
  1014. static void sc92031_ethtool_get_wol(struct net_device *dev,
  1015. struct ethtool_wolinfo *wolinfo)
  1016. {
  1017. struct sc92031_priv *priv = netdev_priv(dev);
  1018. void __iomem *port_base = priv->port_base;
  1019. u32 pm_config;
  1020. spin_lock_bh(&priv->lock);
  1021. pm_config = ioread32(port_base + PMConfig);
  1022. spin_unlock_bh(&priv->lock);
  1023. // FIXME: Guessed
  1024. wolinfo->supported = WAKE_PHY | WAKE_MAGIC
  1025. | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1026. wolinfo->wolopts = 0;
  1027. if (pm_config & PM_LinkUp)
  1028. wolinfo->wolopts |= WAKE_PHY;
  1029. if (pm_config & PM_Magic)
  1030. wolinfo->wolopts |= WAKE_MAGIC;
  1031. if (pm_config & PM_WakeUp)
  1032. // FIXME: Guessed
  1033. wolinfo->wolopts |= WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1034. }
  1035. static int sc92031_ethtool_set_wol(struct net_device *dev,
  1036. struct ethtool_wolinfo *wolinfo)
  1037. {
  1038. struct sc92031_priv *priv = netdev_priv(dev);
  1039. void __iomem *port_base = priv->port_base;
  1040. u32 pm_config;
  1041. spin_lock_bh(&priv->lock);
  1042. pm_config = ioread32(port_base + PMConfig)
  1043. & ~(PM_LinkUp | PM_Magic | PM_WakeUp);
  1044. if (wolinfo->wolopts & WAKE_PHY)
  1045. pm_config |= PM_LinkUp;
  1046. if (wolinfo->wolopts & WAKE_MAGIC)
  1047. pm_config |= PM_Magic;
  1048. // FIXME: Guessed
  1049. if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST))
  1050. pm_config |= PM_WakeUp;
  1051. priv->pm_config = pm_config;
  1052. iowrite32(pm_config, port_base + PMConfig);
  1053. mmiowb();
  1054. spin_unlock_bh(&priv->lock);
  1055. return 0;
  1056. }
  1057. static int sc92031_ethtool_nway_reset(struct net_device *dev)
  1058. {
  1059. int err = 0;
  1060. struct sc92031_priv *priv = netdev_priv(dev);
  1061. void __iomem *port_base = priv->port_base;
  1062. u16 bmcr;
  1063. spin_lock_bh(&priv->lock);
  1064. bmcr = _sc92031_mii_read(port_base, MII_BMCR);
  1065. if (!(bmcr & BMCR_ANENABLE)) {
  1066. err = -EINVAL;
  1067. goto out;
  1068. }
  1069. _sc92031_mii_write(port_base, MII_BMCR, bmcr | BMCR_ANRESTART);
  1070. out:
  1071. _sc92031_mii_scan(port_base);
  1072. mmiowb();
  1073. spin_unlock_bh(&priv->lock);
  1074. return err;
  1075. }
  1076. static const char sc92031_ethtool_stats_strings[SILAN_STATS_NUM][ETH_GSTRING_LEN] = {
  1077. "tx_timeout",
  1078. "rx_loss",
  1079. };
  1080. static void sc92031_ethtool_get_strings(struct net_device *dev,
  1081. u32 stringset, u8 *data)
  1082. {
  1083. if (stringset == ETH_SS_STATS)
  1084. memcpy(data, sc92031_ethtool_stats_strings,
  1085. SILAN_STATS_NUM * ETH_GSTRING_LEN);
  1086. }
  1087. static int sc92031_ethtool_get_sset_count(struct net_device *dev, int sset)
  1088. {
  1089. switch (sset) {
  1090. case ETH_SS_STATS:
  1091. return SILAN_STATS_NUM;
  1092. default:
  1093. return -EOPNOTSUPP;
  1094. }
  1095. }
  1096. static void sc92031_ethtool_get_ethtool_stats(struct net_device *dev,
  1097. struct ethtool_stats *stats, u64 *data)
  1098. {
  1099. struct sc92031_priv *priv = netdev_priv(dev);
  1100. spin_lock_bh(&priv->lock);
  1101. data[0] = priv->tx_timeouts;
  1102. data[1] = priv->rx_loss;
  1103. spin_unlock_bh(&priv->lock);
  1104. }
  1105. static struct ethtool_ops sc92031_ethtool_ops = {
  1106. .get_settings = sc92031_ethtool_get_settings,
  1107. .set_settings = sc92031_ethtool_set_settings,
  1108. .get_drvinfo = sc92031_ethtool_get_drvinfo,
  1109. .get_wol = sc92031_ethtool_get_wol,
  1110. .set_wol = sc92031_ethtool_set_wol,
  1111. .nway_reset = sc92031_ethtool_nway_reset,
  1112. .get_link = ethtool_op_get_link,
  1113. .get_strings = sc92031_ethtool_get_strings,
  1114. .get_sset_count = sc92031_ethtool_get_sset_count,
  1115. .get_ethtool_stats = sc92031_ethtool_get_ethtool_stats,
  1116. };
  1117. static int __devinit sc92031_probe(struct pci_dev *pdev,
  1118. const struct pci_device_id *id)
  1119. {
  1120. int err;
  1121. void __iomem* port_base;
  1122. struct net_device *dev;
  1123. struct sc92031_priv *priv;
  1124. u32 mac0, mac1;
  1125. err = pci_enable_device(pdev);
  1126. if (unlikely(err < 0))
  1127. goto out_enable_device;
  1128. pci_set_master(pdev);
  1129. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1130. if (unlikely(err < 0))
  1131. goto out_set_dma_mask;
  1132. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1133. if (unlikely(err < 0))
  1134. goto out_set_dma_mask;
  1135. err = pci_request_regions(pdev, SC92031_NAME);
  1136. if (unlikely(err < 0))
  1137. goto out_request_regions;
  1138. port_base = pci_iomap(pdev, SC92031_USE_BAR, 0);
  1139. if (unlikely(!port_base)) {
  1140. err = -EIO;
  1141. goto out_iomap;
  1142. }
  1143. dev = alloc_etherdev(sizeof(struct sc92031_priv));
  1144. if (unlikely(!dev)) {
  1145. err = -ENOMEM;
  1146. goto out_alloc_etherdev;
  1147. }
  1148. pci_set_drvdata(pdev, dev);
  1149. #if SC92031_USE_BAR == 0
  1150. dev->mem_start = pci_resource_start(pdev, SC92031_USE_BAR);
  1151. dev->mem_end = pci_resource_end(pdev, SC92031_USE_BAR);
  1152. #elif SC92031_USE_BAR == 1
  1153. dev->base_addr = pci_resource_start(pdev, SC92031_USE_BAR);
  1154. #endif
  1155. dev->irq = pdev->irq;
  1156. /* faked with skb_copy_and_csum_dev */
  1157. dev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_HIGHDMA;
  1158. dev->get_stats = sc92031_get_stats;
  1159. dev->ethtool_ops = &sc92031_ethtool_ops;
  1160. dev->hard_start_xmit = sc92031_start_xmit;
  1161. dev->watchdog_timeo = TX_TIMEOUT;
  1162. dev->open = sc92031_open;
  1163. dev->stop = sc92031_stop;
  1164. dev->set_multicast_list = sc92031_set_multicast_list;
  1165. dev->tx_timeout = sc92031_tx_timeout;
  1166. #ifdef CONFIG_NET_POLL_CONTROLLER
  1167. dev->poll_controller = sc92031_poll_controller;
  1168. #endif
  1169. priv = netdev_priv(dev);
  1170. spin_lock_init(&priv->lock);
  1171. priv->port_base = port_base;
  1172. priv->pdev = pdev;
  1173. tasklet_init(&priv->tasklet, sc92031_tasklet, (unsigned long)dev);
  1174. /* Fudge tasklet count so the call to sc92031_enable_interrupts at
  1175. * sc92031_open will work correctly */
  1176. tasklet_disable_nosync(&priv->tasklet);
  1177. /* PCI PM Wakeup */
  1178. iowrite32((~PM_LongWF & ~PM_LWPTN) | PM_Enable, port_base + PMConfig);
  1179. mac0 = ioread32(port_base + MAC0);
  1180. mac1 = ioread32(port_base + MAC0 + 4);
  1181. dev->dev_addr[0] = dev->perm_addr[0] = mac0 >> 24;
  1182. dev->dev_addr[1] = dev->perm_addr[1] = mac0 >> 16;
  1183. dev->dev_addr[2] = dev->perm_addr[2] = mac0 >> 8;
  1184. dev->dev_addr[3] = dev->perm_addr[3] = mac0;
  1185. dev->dev_addr[4] = dev->perm_addr[4] = mac1 >> 8;
  1186. dev->dev_addr[5] = dev->perm_addr[5] = mac1;
  1187. err = register_netdev(dev);
  1188. if (err < 0)
  1189. goto out_register_netdev;
  1190. return 0;
  1191. out_register_netdev:
  1192. free_netdev(dev);
  1193. out_alloc_etherdev:
  1194. pci_iounmap(pdev, port_base);
  1195. out_iomap:
  1196. pci_release_regions(pdev);
  1197. out_request_regions:
  1198. out_set_dma_mask:
  1199. pci_disable_device(pdev);
  1200. out_enable_device:
  1201. return err;
  1202. }
  1203. static void __devexit sc92031_remove(struct pci_dev *pdev)
  1204. {
  1205. struct net_device *dev = pci_get_drvdata(pdev);
  1206. struct sc92031_priv *priv = netdev_priv(dev);
  1207. void __iomem* port_base = priv->port_base;
  1208. unregister_netdev(dev);
  1209. free_netdev(dev);
  1210. pci_iounmap(pdev, port_base);
  1211. pci_release_regions(pdev);
  1212. pci_disable_device(pdev);
  1213. }
  1214. static int sc92031_suspend(struct pci_dev *pdev, pm_message_t state)
  1215. {
  1216. struct net_device *dev = pci_get_drvdata(pdev);
  1217. struct sc92031_priv *priv = netdev_priv(dev);
  1218. pci_save_state(pdev);
  1219. if (!netif_running(dev))
  1220. goto out;
  1221. netif_device_detach(dev);
  1222. /* Disable interrupts, stop Tx and Rx. */
  1223. sc92031_disable_interrupts(dev);
  1224. spin_lock_bh(&priv->lock);
  1225. _sc92031_disable_tx_rx(dev);
  1226. _sc92031_tx_clear(dev);
  1227. mmiowb();
  1228. spin_unlock_bh(&priv->lock);
  1229. out:
  1230. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1231. return 0;
  1232. }
  1233. static int sc92031_resume(struct pci_dev *pdev)
  1234. {
  1235. struct net_device *dev = pci_get_drvdata(pdev);
  1236. struct sc92031_priv *priv = netdev_priv(dev);
  1237. pci_restore_state(pdev);
  1238. pci_set_power_state(pdev, PCI_D0);
  1239. if (!netif_running(dev))
  1240. goto out;
  1241. /* Interrupts already disabled by sc92031_suspend */
  1242. spin_lock_bh(&priv->lock);
  1243. _sc92031_reset(dev);
  1244. mmiowb();
  1245. spin_unlock_bh(&priv->lock);
  1246. sc92031_enable_interrupts(dev);
  1247. netif_device_attach(dev);
  1248. if (netif_carrier_ok(dev))
  1249. netif_wake_queue(dev);
  1250. else
  1251. netif_tx_disable(dev);
  1252. out:
  1253. return 0;
  1254. }
  1255. static struct pci_device_id sc92031_pci_device_id_table[] __devinitdata = {
  1256. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, PCI_DEVICE_ID_SILAN_SC92031) },
  1257. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, PCI_DEVICE_ID_SILAN_8139D) },
  1258. { 0, }
  1259. };
  1260. MODULE_DEVICE_TABLE(pci, sc92031_pci_device_id_table);
  1261. static struct pci_driver sc92031_pci_driver = {
  1262. .name = SC92031_NAME,
  1263. .id_table = sc92031_pci_device_id_table,
  1264. .probe = sc92031_probe,
  1265. .remove = __devexit_p(sc92031_remove),
  1266. .suspend = sc92031_suspend,
  1267. .resume = sc92031_resume,
  1268. };
  1269. static int __init sc92031_init(void)
  1270. {
  1271. printk(KERN_INFO SC92031_DESCRIPTION " " SC92031_VERSION "\n");
  1272. return pci_register_driver(&sc92031_pci_driver);
  1273. }
  1274. static void __exit sc92031_exit(void)
  1275. {
  1276. pci_unregister_driver(&sc92031_pci_driver);
  1277. }
  1278. module_init(sc92031_init);
  1279. module_exit(sc92031_exit);
  1280. MODULE_LICENSE("GPL");
  1281. MODULE_AUTHOR("Cesar Eduardo Barros <cesarb@cesarb.net>");
  1282. MODULE_DESCRIPTION(SC92031_DESCRIPTION);
  1283. MODULE_VERSION(SC92031_VERSION);