mr.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/mlx4/cmd.h>
  37. #include "mlx4.h"
  38. #include "icm.h"
  39. /*
  40. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  41. */
  42. struct mlx4_mpt_entry {
  43. __be32 flags;
  44. __be32 qpn;
  45. __be32 key;
  46. __be32 pd;
  47. __be64 start;
  48. __be64 length;
  49. __be32 lkey;
  50. __be32 win_cnt;
  51. u8 reserved1[3];
  52. u8 mtt_rep;
  53. __be64 mtt_seg;
  54. __be32 mtt_sz;
  55. __be32 entity_size;
  56. __be32 first_byte_offset;
  57. } __attribute__((packed));
  58. #define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
  59. #define MLX4_MPT_FLAG_MIO (1 << 17)
  60. #define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
  61. #define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
  62. #define MLX4_MPT_FLAG_REGION (1 << 8)
  63. #define MLX4_MTT_FLAG_PRESENT 1
  64. #define MLX4_MPT_STATUS_SW 0xF0
  65. #define MLX4_MPT_STATUS_HW 0x00
  66. static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
  67. {
  68. int o;
  69. int m;
  70. u32 seg;
  71. spin_lock(&buddy->lock);
  72. for (o = order; o <= buddy->max_order; ++o) {
  73. m = 1 << (buddy->max_order - o);
  74. seg = find_first_bit(buddy->bits[o], m);
  75. if (seg < m)
  76. goto found;
  77. }
  78. spin_unlock(&buddy->lock);
  79. return -1;
  80. found:
  81. clear_bit(seg, buddy->bits[o]);
  82. while (o > order) {
  83. --o;
  84. seg <<= 1;
  85. set_bit(seg ^ 1, buddy->bits[o]);
  86. }
  87. spin_unlock(&buddy->lock);
  88. seg <<= order;
  89. return seg;
  90. }
  91. static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
  92. {
  93. seg >>= order;
  94. spin_lock(&buddy->lock);
  95. while (test_bit(seg ^ 1, buddy->bits[order])) {
  96. clear_bit(seg ^ 1, buddy->bits[order]);
  97. seg >>= 1;
  98. ++order;
  99. }
  100. set_bit(seg, buddy->bits[order]);
  101. spin_unlock(&buddy->lock);
  102. }
  103. static int __devinit mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
  104. {
  105. int i, s;
  106. buddy->max_order = max_order;
  107. spin_lock_init(&buddy->lock);
  108. buddy->bits = kzalloc((buddy->max_order + 1) * sizeof (long *),
  109. GFP_KERNEL);
  110. if (!buddy->bits)
  111. goto err_out;
  112. for (i = 0; i <= buddy->max_order; ++i) {
  113. s = BITS_TO_LONGS(1 << (buddy->max_order - i));
  114. buddy->bits[i] = kmalloc(s * sizeof (long), GFP_KERNEL);
  115. if (!buddy->bits[i])
  116. goto err_out_free;
  117. bitmap_zero(buddy->bits[i], 1 << (buddy->max_order - i));
  118. }
  119. set_bit(0, buddy->bits[buddy->max_order]);
  120. return 0;
  121. err_out_free:
  122. for (i = 0; i <= buddy->max_order; ++i)
  123. kfree(buddy->bits[i]);
  124. kfree(buddy->bits);
  125. err_out:
  126. return -ENOMEM;
  127. }
  128. static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
  129. {
  130. int i;
  131. for (i = 0; i <= buddy->max_order; ++i)
  132. kfree(buddy->bits[i]);
  133. kfree(buddy->bits);
  134. }
  135. static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  136. {
  137. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  138. u32 seg;
  139. seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, order);
  140. if (seg == -1)
  141. return -1;
  142. if (mlx4_table_get_range(dev, &mr_table->mtt_table, seg,
  143. seg + (1 << order) - 1)) {
  144. mlx4_buddy_free(&mr_table->mtt_buddy, seg, order);
  145. return -1;
  146. }
  147. return seg;
  148. }
  149. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  150. struct mlx4_mtt *mtt)
  151. {
  152. int i;
  153. if (!npages) {
  154. mtt->order = -1;
  155. mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
  156. return 0;
  157. } else
  158. mtt->page_shift = page_shift;
  159. for (mtt->order = 0, i = MLX4_MTT_ENTRY_PER_SEG; i < npages; i <<= 1)
  160. ++mtt->order;
  161. mtt->first_seg = mlx4_alloc_mtt_range(dev, mtt->order);
  162. if (mtt->first_seg == -1)
  163. return -ENOMEM;
  164. return 0;
  165. }
  166. EXPORT_SYMBOL_GPL(mlx4_mtt_init);
  167. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  168. {
  169. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  170. if (mtt->order < 0)
  171. return;
  172. mlx4_buddy_free(&mr_table->mtt_buddy, mtt->first_seg, mtt->order);
  173. mlx4_table_put_range(dev, &mr_table->mtt_table, mtt->first_seg,
  174. mtt->first_seg + (1 << mtt->order) - 1);
  175. }
  176. EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
  177. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  178. {
  179. return (u64) mtt->first_seg * dev->caps.mtt_entry_sz;
  180. }
  181. EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
  182. static u32 hw_index_to_key(u32 ind)
  183. {
  184. return (ind >> 24) | (ind << 8);
  185. }
  186. static u32 key_to_hw_index(u32 key)
  187. {
  188. return (key << 24) | (key >> 8);
  189. }
  190. static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  191. int mpt_index)
  192. {
  193. return mlx4_cmd(dev, mailbox->dma, mpt_index, 0, MLX4_CMD_SW2HW_MPT,
  194. MLX4_CMD_TIME_CLASS_B);
  195. }
  196. static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  197. int mpt_index)
  198. {
  199. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  200. !mailbox, MLX4_CMD_HW2SW_MPT, MLX4_CMD_TIME_CLASS_B);
  201. }
  202. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  203. int npages, int page_shift, struct mlx4_mr *mr)
  204. {
  205. struct mlx4_priv *priv = mlx4_priv(dev);
  206. u32 index;
  207. int err;
  208. index = mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
  209. if (index == -1)
  210. return -ENOMEM;
  211. mr->iova = iova;
  212. mr->size = size;
  213. mr->pd = pd;
  214. mr->access = access;
  215. mr->enabled = 0;
  216. mr->key = hw_index_to_key(index);
  217. err = mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  218. if (err)
  219. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index);
  220. return err;
  221. }
  222. EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
  223. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
  224. {
  225. struct mlx4_priv *priv = mlx4_priv(dev);
  226. int err;
  227. if (mr->enabled) {
  228. err = mlx4_HW2SW_MPT(dev, NULL,
  229. key_to_hw_index(mr->key) &
  230. (dev->caps.num_mpts - 1));
  231. if (err)
  232. mlx4_warn(dev, "HW2SW_MPT failed (%d)\n", err);
  233. }
  234. mlx4_mtt_cleanup(dev, &mr->mtt);
  235. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, key_to_hw_index(mr->key));
  236. }
  237. EXPORT_SYMBOL_GPL(mlx4_mr_free);
  238. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
  239. {
  240. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  241. struct mlx4_cmd_mailbox *mailbox;
  242. struct mlx4_mpt_entry *mpt_entry;
  243. int err;
  244. err = mlx4_table_get(dev, &mr_table->dmpt_table, key_to_hw_index(mr->key));
  245. if (err)
  246. return err;
  247. mailbox = mlx4_alloc_cmd_mailbox(dev);
  248. if (IS_ERR(mailbox)) {
  249. err = PTR_ERR(mailbox);
  250. goto err_table;
  251. }
  252. mpt_entry = mailbox->buf;
  253. memset(mpt_entry, 0, sizeof *mpt_entry);
  254. mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS |
  255. MLX4_MPT_FLAG_MIO |
  256. MLX4_MPT_FLAG_REGION |
  257. mr->access);
  258. mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
  259. mpt_entry->pd = cpu_to_be32(mr->pd);
  260. mpt_entry->start = cpu_to_be64(mr->iova);
  261. mpt_entry->length = cpu_to_be64(mr->size);
  262. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  263. if (mr->mtt.order < 0) {
  264. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  265. mpt_entry->mtt_seg = 0;
  266. } else
  267. mpt_entry->mtt_seg = cpu_to_be64(mlx4_mtt_addr(dev, &mr->mtt));
  268. err = mlx4_SW2HW_MPT(dev, mailbox,
  269. key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
  270. if (err) {
  271. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  272. goto err_cmd;
  273. }
  274. mr->enabled = 1;
  275. mlx4_free_cmd_mailbox(dev, mailbox);
  276. return 0;
  277. err_cmd:
  278. mlx4_free_cmd_mailbox(dev, mailbox);
  279. err_table:
  280. mlx4_table_put(dev, &mr_table->dmpt_table, key_to_hw_index(mr->key));
  281. return err;
  282. }
  283. EXPORT_SYMBOL_GPL(mlx4_mr_enable);
  284. static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  285. int start_index, int npages, u64 *page_list)
  286. {
  287. struct mlx4_priv *priv = mlx4_priv(dev);
  288. __be64 *mtts;
  289. dma_addr_t dma_handle;
  290. int i;
  291. int s = start_index * sizeof (u64);
  292. /* All MTTs must fit in the same page */
  293. if (start_index / (PAGE_SIZE / sizeof (u64)) !=
  294. (start_index + npages - 1) / (PAGE_SIZE / sizeof (u64)))
  295. return -EINVAL;
  296. if (start_index & (MLX4_MTT_ENTRY_PER_SEG - 1))
  297. return -EINVAL;
  298. mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->first_seg +
  299. s / dev->caps.mtt_entry_sz, &dma_handle);
  300. if (!mtts)
  301. return -ENOMEM;
  302. for (i = 0; i < npages; ++i)
  303. mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  304. dma_sync_single(&dev->pdev->dev, dma_handle, npages * sizeof (u64), DMA_TO_DEVICE);
  305. return 0;
  306. }
  307. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  308. int start_index, int npages, u64 *page_list)
  309. {
  310. int chunk;
  311. int err;
  312. if (mtt->order < 0)
  313. return -EINVAL;
  314. while (npages > 0) {
  315. chunk = min_t(int, PAGE_SIZE / sizeof(u64), npages);
  316. err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
  317. if (err)
  318. return err;
  319. npages -= chunk;
  320. start_index += chunk;
  321. page_list += chunk;
  322. }
  323. return 0;
  324. }
  325. EXPORT_SYMBOL_GPL(mlx4_write_mtt);
  326. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  327. struct mlx4_buf *buf)
  328. {
  329. u64 *page_list;
  330. int err;
  331. int i;
  332. page_list = kmalloc(buf->npages * sizeof *page_list, GFP_KERNEL);
  333. if (!page_list)
  334. return -ENOMEM;
  335. for (i = 0; i < buf->npages; ++i)
  336. if (buf->nbufs == 1)
  337. page_list[i] = buf->u.direct.map + (i << buf->page_shift);
  338. else
  339. page_list[i] = buf->u.page_list[i].map;
  340. err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
  341. kfree(page_list);
  342. return err;
  343. }
  344. EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
  345. int mlx4_init_mr_table(struct mlx4_dev *dev)
  346. {
  347. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  348. int err;
  349. err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
  350. ~0, dev->caps.reserved_mrws);
  351. if (err)
  352. return err;
  353. err = mlx4_buddy_init(&mr_table->mtt_buddy,
  354. ilog2(dev->caps.num_mtt_segs));
  355. if (err)
  356. goto err_buddy;
  357. if (dev->caps.reserved_mtts) {
  358. if (mlx4_alloc_mtt_range(dev, fls(dev->caps.reserved_mtts - 1)) == -1) {
  359. mlx4_warn(dev, "MTT table of order %d is too small.\n",
  360. mr_table->mtt_buddy.max_order);
  361. err = -ENOMEM;
  362. goto err_reserve_mtts;
  363. }
  364. }
  365. return 0;
  366. err_reserve_mtts:
  367. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  368. err_buddy:
  369. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  370. return err;
  371. }
  372. void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
  373. {
  374. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  375. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  376. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  377. }
  378. static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
  379. int npages, u64 iova)
  380. {
  381. int i, page_mask;
  382. if (npages > fmr->max_pages)
  383. return -EINVAL;
  384. page_mask = (1 << fmr->page_shift) - 1;
  385. /* We are getting page lists, so va must be page aligned. */
  386. if (iova & page_mask)
  387. return -EINVAL;
  388. /* Trust the user not to pass misaligned data in page_list */
  389. if (0)
  390. for (i = 0; i < npages; ++i) {
  391. if (page_list[i] & ~page_mask)
  392. return -EINVAL;
  393. }
  394. if (fmr->maps >= fmr->max_maps)
  395. return -EINVAL;
  396. return 0;
  397. }
  398. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  399. int npages, u64 iova, u32 *lkey, u32 *rkey)
  400. {
  401. u32 key;
  402. int i, err;
  403. err = mlx4_check_fmr(fmr, page_list, npages, iova);
  404. if (err)
  405. return err;
  406. ++fmr->maps;
  407. key = key_to_hw_index(fmr->mr.key);
  408. key += dev->caps.num_mpts;
  409. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  410. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  411. /* Make sure MPT status is visible before writing MTT entries */
  412. wmb();
  413. for (i = 0; i < npages; ++i)
  414. fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  415. dma_sync_single(&dev->pdev->dev, fmr->dma_handle,
  416. npages * sizeof(u64), DMA_TO_DEVICE);
  417. fmr->mpt->key = cpu_to_be32(key);
  418. fmr->mpt->lkey = cpu_to_be32(key);
  419. fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
  420. fmr->mpt->start = cpu_to_be64(iova);
  421. /* Make MTT entries are visible before setting MPT status */
  422. wmb();
  423. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
  424. /* Make sure MPT status is visible before consumer can use FMR */
  425. wmb();
  426. return 0;
  427. }
  428. EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
  429. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  430. int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
  431. {
  432. struct mlx4_priv *priv = mlx4_priv(dev);
  433. u64 mtt_seg;
  434. int err = -ENOMEM;
  435. if (page_shift < 12 || page_shift >= 32)
  436. return -EINVAL;
  437. /* All MTTs must fit in the same page */
  438. if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
  439. return -EINVAL;
  440. fmr->page_shift = page_shift;
  441. fmr->max_pages = max_pages;
  442. fmr->max_maps = max_maps;
  443. fmr->maps = 0;
  444. err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
  445. page_shift, &fmr->mr);
  446. if (err)
  447. return err;
  448. mtt_seg = fmr->mr.mtt.first_seg * dev->caps.mtt_entry_sz;
  449. fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
  450. fmr->mr.mtt.first_seg,
  451. &fmr->dma_handle);
  452. if (!fmr->mtts) {
  453. err = -ENOMEM;
  454. goto err_free;
  455. }
  456. fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
  457. key_to_hw_index(fmr->mr.key), NULL);
  458. if (!fmr->mpt) {
  459. err = -ENOMEM;
  460. goto err_free;
  461. }
  462. return 0;
  463. err_free:
  464. mlx4_mr_free(dev, &fmr->mr);
  465. return err;
  466. }
  467. EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
  468. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  469. {
  470. return mlx4_mr_enable(dev, &fmr->mr);
  471. }
  472. EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
  473. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  474. u32 *lkey, u32 *rkey)
  475. {
  476. u32 key;
  477. if (!fmr->maps)
  478. return;
  479. key = key_to_hw_index(fmr->mr.key);
  480. key &= dev->caps.num_mpts - 1;
  481. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  482. fmr->maps = 0;
  483. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  484. }
  485. EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
  486. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  487. {
  488. if (fmr->maps)
  489. return -EBUSY;
  490. fmr->mr.enabled = 0;
  491. mlx4_mr_free(dev, &fmr->mr);
  492. return 0;
  493. }
  494. EXPORT_SYMBOL_GPL(mlx4_fmr_free);
  495. int mlx4_SYNC_TPT(struct mlx4_dev *dev)
  496. {
  497. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000);
  498. }
  499. EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);