mlx4.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
  5. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #ifndef MLX4_H
  37. #define MLX4_H
  38. #include <linux/mutex.h>
  39. #include <linux/radix-tree.h>
  40. #include <linux/timer.h>
  41. #include <linux/mlx4/device.h>
  42. #include <linux/mlx4/doorbell.h>
  43. #define DRV_NAME "mlx4_core"
  44. #define PFX DRV_NAME ": "
  45. #define DRV_VERSION "0.01"
  46. #define DRV_RELDATE "May 1, 2007"
  47. enum {
  48. MLX4_HCR_BASE = 0x80680,
  49. MLX4_HCR_SIZE = 0x0001c,
  50. MLX4_CLR_INT_SIZE = 0x00008
  51. };
  52. enum {
  53. MLX4_MGM_ENTRY_SIZE = 0x100,
  54. MLX4_QP_PER_MGM = 4 * (MLX4_MGM_ENTRY_SIZE / 16 - 2),
  55. MLX4_MTT_ENTRY_PER_SEG = 8
  56. };
  57. enum {
  58. MLX4_EQ_ASYNC,
  59. MLX4_EQ_COMP,
  60. MLX4_NUM_EQ
  61. };
  62. enum {
  63. MLX4_NUM_PDS = 1 << 15
  64. };
  65. enum {
  66. MLX4_CMPT_TYPE_QP = 0,
  67. MLX4_CMPT_TYPE_SRQ = 1,
  68. MLX4_CMPT_TYPE_CQ = 2,
  69. MLX4_CMPT_TYPE_EQ = 3,
  70. MLX4_CMPT_NUM_TYPE
  71. };
  72. enum {
  73. MLX4_CMPT_SHIFT = 24,
  74. MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
  75. };
  76. #ifdef CONFIG_MLX4_DEBUG
  77. extern int mlx4_debug_level;
  78. #define mlx4_dbg(mdev, format, arg...) \
  79. do { \
  80. if (mlx4_debug_level) \
  81. dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ## arg); \
  82. } while (0)
  83. #else /* CONFIG_MLX4_DEBUG */
  84. #define mlx4_dbg(mdev, format, arg...) do { (void) mdev; } while (0)
  85. #endif /* CONFIG_MLX4_DEBUG */
  86. #define mlx4_err(mdev, format, arg...) \
  87. dev_err(&mdev->pdev->dev, format, ## arg)
  88. #define mlx4_info(mdev, format, arg...) \
  89. dev_info(&mdev->pdev->dev, format, ## arg)
  90. #define mlx4_warn(mdev, format, arg...) \
  91. dev_warn(&mdev->pdev->dev, format, ## arg)
  92. struct mlx4_bitmap {
  93. u32 last;
  94. u32 top;
  95. u32 max;
  96. u32 mask;
  97. spinlock_t lock;
  98. unsigned long *table;
  99. };
  100. struct mlx4_buddy {
  101. unsigned long **bits;
  102. int max_order;
  103. spinlock_t lock;
  104. };
  105. struct mlx4_icm;
  106. struct mlx4_icm_table {
  107. u64 virt;
  108. int num_icm;
  109. int num_obj;
  110. int obj_size;
  111. int lowmem;
  112. int coherent;
  113. struct mutex mutex;
  114. struct mlx4_icm **icm;
  115. };
  116. struct mlx4_eq {
  117. struct mlx4_dev *dev;
  118. void __iomem *doorbell;
  119. int eqn;
  120. u32 cons_index;
  121. u16 irq;
  122. u16 have_irq;
  123. int nent;
  124. struct mlx4_buf_list *page_list;
  125. struct mlx4_mtt mtt;
  126. };
  127. struct mlx4_profile {
  128. int num_qp;
  129. int rdmarc_per_qp;
  130. int num_srq;
  131. int num_cq;
  132. int num_mcg;
  133. int num_mpt;
  134. int num_mtt;
  135. };
  136. struct mlx4_fw {
  137. u64 clr_int_base;
  138. u64 catas_offset;
  139. struct mlx4_icm *fw_icm;
  140. struct mlx4_icm *aux_icm;
  141. u32 catas_size;
  142. u16 fw_pages;
  143. u8 clr_int_bar;
  144. u8 catas_bar;
  145. };
  146. struct mlx4_cmd {
  147. struct pci_pool *pool;
  148. void __iomem *hcr;
  149. struct mutex hcr_mutex;
  150. struct semaphore poll_sem;
  151. struct semaphore event_sem;
  152. int max_cmds;
  153. spinlock_t context_lock;
  154. int free_head;
  155. struct mlx4_cmd_context *context;
  156. u16 token_mask;
  157. u8 use_events;
  158. u8 toggle;
  159. };
  160. struct mlx4_uar_table {
  161. struct mlx4_bitmap bitmap;
  162. };
  163. struct mlx4_mr_table {
  164. struct mlx4_bitmap mpt_bitmap;
  165. struct mlx4_buddy mtt_buddy;
  166. u64 mtt_base;
  167. u64 mpt_base;
  168. struct mlx4_icm_table mtt_table;
  169. struct mlx4_icm_table dmpt_table;
  170. };
  171. struct mlx4_cq_table {
  172. struct mlx4_bitmap bitmap;
  173. spinlock_t lock;
  174. struct radix_tree_root tree;
  175. struct mlx4_icm_table table;
  176. struct mlx4_icm_table cmpt_table;
  177. };
  178. struct mlx4_eq_table {
  179. struct mlx4_bitmap bitmap;
  180. void __iomem *clr_int;
  181. void __iomem *uar_map[(MLX4_NUM_EQ + 6) / 4];
  182. u32 clr_mask;
  183. struct mlx4_eq eq[MLX4_NUM_EQ];
  184. u64 icm_virt;
  185. struct page *icm_page;
  186. dma_addr_t icm_dma;
  187. struct mlx4_icm_table cmpt_table;
  188. int have_irq;
  189. u8 inta_pin;
  190. };
  191. struct mlx4_srq_table {
  192. struct mlx4_bitmap bitmap;
  193. spinlock_t lock;
  194. struct radix_tree_root tree;
  195. struct mlx4_icm_table table;
  196. struct mlx4_icm_table cmpt_table;
  197. };
  198. struct mlx4_qp_table {
  199. struct mlx4_bitmap bitmap;
  200. u32 rdmarc_base;
  201. int rdmarc_shift;
  202. spinlock_t lock;
  203. struct mlx4_icm_table qp_table;
  204. struct mlx4_icm_table auxc_table;
  205. struct mlx4_icm_table altc_table;
  206. struct mlx4_icm_table rdmarc_table;
  207. struct mlx4_icm_table cmpt_table;
  208. };
  209. struct mlx4_mcg_table {
  210. struct mutex mutex;
  211. struct mlx4_bitmap bitmap;
  212. struct mlx4_icm_table table;
  213. };
  214. struct mlx4_catas_err {
  215. u32 __iomem *map;
  216. struct timer_list timer;
  217. struct list_head list;
  218. };
  219. struct mlx4_priv {
  220. struct mlx4_dev dev;
  221. struct list_head dev_list;
  222. struct list_head ctx_list;
  223. spinlock_t ctx_lock;
  224. struct mlx4_fw fw;
  225. struct mlx4_cmd cmd;
  226. struct mlx4_bitmap pd_bitmap;
  227. struct mlx4_uar_table uar_table;
  228. struct mlx4_mr_table mr_table;
  229. struct mlx4_cq_table cq_table;
  230. struct mlx4_eq_table eq_table;
  231. struct mlx4_srq_table srq_table;
  232. struct mlx4_qp_table qp_table;
  233. struct mlx4_mcg_table mcg_table;
  234. struct mlx4_catas_err catas_err;
  235. void __iomem *clr_base;
  236. struct mlx4_uar driver_uar;
  237. void __iomem *kar;
  238. };
  239. static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
  240. {
  241. return container_of(dev, struct mlx4_priv, dev);
  242. }
  243. u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
  244. void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
  245. int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask, u32 reserved);
  246. void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
  247. int mlx4_reset(struct mlx4_dev *dev);
  248. int mlx4_init_pd_table(struct mlx4_dev *dev);
  249. int mlx4_init_uar_table(struct mlx4_dev *dev);
  250. int mlx4_init_mr_table(struct mlx4_dev *dev);
  251. int mlx4_init_eq_table(struct mlx4_dev *dev);
  252. int mlx4_init_cq_table(struct mlx4_dev *dev);
  253. int mlx4_init_qp_table(struct mlx4_dev *dev);
  254. int mlx4_init_srq_table(struct mlx4_dev *dev);
  255. int mlx4_init_mcg_table(struct mlx4_dev *dev);
  256. void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
  257. void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
  258. void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
  259. void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
  260. void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
  261. void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
  262. void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
  263. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
  264. void mlx4_start_catas_poll(struct mlx4_dev *dev);
  265. void mlx4_stop_catas_poll(struct mlx4_dev *dev);
  266. int mlx4_catas_init(void);
  267. void mlx4_catas_cleanup(void);
  268. int mlx4_restart_one(struct pci_dev *pdev);
  269. int mlx4_register_device(struct mlx4_dev *dev);
  270. void mlx4_unregister_device(struct mlx4_dev *dev);
  271. void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_event type,
  272. int subtype, int port);
  273. struct mlx4_dev_cap;
  274. struct mlx4_init_hca_param;
  275. u64 mlx4_make_profile(struct mlx4_dev *dev,
  276. struct mlx4_profile *request,
  277. struct mlx4_dev_cap *dev_cap,
  278. struct mlx4_init_hca_param *init_hca);
  279. int mlx4_map_eq_icm(struct mlx4_dev *dev, u64 icm_virt);
  280. void mlx4_unmap_eq_icm(struct mlx4_dev *dev);
  281. int mlx4_cmd_init(struct mlx4_dev *dev);
  282. void mlx4_cmd_cleanup(struct mlx4_dev *dev);
  283. void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
  284. int mlx4_cmd_use_events(struct mlx4_dev *dev);
  285. void mlx4_cmd_use_polling(struct mlx4_dev *dev);
  286. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
  287. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
  288. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
  289. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
  290. void mlx4_handle_catas_err(struct mlx4_dev *dev);
  291. #endif /* MLX4_H */