fw.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/mlx4/cmd.h>
  35. #include "fw.h"
  36. #include "icm.h"
  37. enum {
  38. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  39. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  40. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  41. };
  42. extern void __buggy_use_of_MLX4_GET(void);
  43. extern void __buggy_use_of_MLX4_PUT(void);
  44. #define MLX4_GET(dest, source, offset) \
  45. do { \
  46. void *__p = (char *) (source) + (offset); \
  47. switch (sizeof (dest)) { \
  48. case 1: (dest) = *(u8 *) __p; break; \
  49. case 2: (dest) = be16_to_cpup(__p); break; \
  50. case 4: (dest) = be32_to_cpup(__p); break; \
  51. case 8: (dest) = be64_to_cpup(__p); break; \
  52. default: __buggy_use_of_MLX4_GET(); \
  53. } \
  54. } while (0)
  55. #define MLX4_PUT(dest, source, offset) \
  56. do { \
  57. void *__d = ((char *) (dest) + (offset)); \
  58. switch (sizeof(source)) { \
  59. case 1: *(u8 *) __d = (source); break; \
  60. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  61. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  62. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  63. default: __buggy_use_of_MLX4_PUT(); \
  64. } \
  65. } while (0)
  66. static void dump_dev_cap_flags(struct mlx4_dev *dev, u32 flags)
  67. {
  68. static const char *fname[] = {
  69. [ 0] = "RC transport",
  70. [ 1] = "UC transport",
  71. [ 2] = "UD transport",
  72. [ 3] = "XRC transport",
  73. [ 4] = "reliable multicast",
  74. [ 5] = "FCoIB support",
  75. [ 6] = "SRQ support",
  76. [ 7] = "IPoIB checksum offload",
  77. [ 8] = "P_Key violation counter",
  78. [ 9] = "Q_Key violation counter",
  79. [10] = "VMM",
  80. [16] = "MW support",
  81. [17] = "APM support",
  82. [18] = "Atomic ops support",
  83. [19] = "Raw multicast support",
  84. [20] = "Address vector port checking support",
  85. [21] = "UD multicast support",
  86. [24] = "Demand paging support",
  87. [25] = "Router support"
  88. };
  89. int i;
  90. mlx4_dbg(dev, "DEV_CAP flags:\n");
  91. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  92. if (fname[i] && (flags & (1 << i)))
  93. mlx4_dbg(dev, " %s\n", fname[i]);
  94. }
  95. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  96. {
  97. struct mlx4_cmd_mailbox *mailbox;
  98. u32 *outbox;
  99. u8 field;
  100. u16 size;
  101. u16 stat_rate;
  102. int err;
  103. int i;
  104. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  105. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  106. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  107. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  108. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  109. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  110. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  111. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  112. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  113. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  114. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  115. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  116. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  117. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  118. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  119. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  120. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  121. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  122. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  123. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  124. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  125. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  126. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  127. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  128. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  129. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  130. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  131. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  132. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  133. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  134. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  135. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  136. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  137. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  138. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  139. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  140. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  141. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  142. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  143. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  144. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  145. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  146. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  147. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  148. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  149. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  150. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  151. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  152. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  153. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  154. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  155. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  156. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  157. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  158. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  159. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  160. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  161. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  162. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x97
  163. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  164. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  165. mailbox = mlx4_alloc_cmd_mailbox(dev);
  166. if (IS_ERR(mailbox))
  167. return PTR_ERR(mailbox);
  168. outbox = mailbox->buf;
  169. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  170. MLX4_CMD_TIME_CLASS_A);
  171. if (err)
  172. goto out;
  173. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  174. dev_cap->reserved_qps = 1 << (field & 0xf);
  175. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  176. dev_cap->max_qps = 1 << (field & 0x1f);
  177. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  178. dev_cap->reserved_srqs = 1 << (field >> 4);
  179. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  180. dev_cap->max_srqs = 1 << (field & 0x1f);
  181. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  182. dev_cap->max_cq_sz = 1 << field;
  183. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  184. dev_cap->reserved_cqs = 1 << (field & 0xf);
  185. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  186. dev_cap->max_cqs = 1 << (field & 0x1f);
  187. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  188. dev_cap->max_mpts = 1 << (field & 0x3f);
  189. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  190. dev_cap->reserved_eqs = 1 << (field & 0xf);
  191. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  192. dev_cap->max_eqs = 1 << (field & 0x7);
  193. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  194. dev_cap->reserved_mtts = 1 << (field >> 4);
  195. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  196. dev_cap->max_mrw_sz = 1 << field;
  197. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  198. dev_cap->reserved_mrws = 1 << (field & 0xf);
  199. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  200. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  201. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  202. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  203. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  204. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  205. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  206. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  207. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  208. dev_cap->local_ca_ack_delay = field & 0x1f;
  209. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  210. dev_cap->num_ports = field & 0xf;
  211. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  212. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  213. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  214. dev_cap->stat_rate_support = stat_rate;
  215. MLX4_GET(dev_cap->flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  216. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  217. dev_cap->reserved_uars = field >> 4;
  218. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  219. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  220. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  221. dev_cap->min_page_sz = 1 << field;
  222. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  223. if (field & 0x80) {
  224. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  225. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  226. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  227. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  228. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  229. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  230. } else {
  231. dev_cap->bf_reg_size = 0;
  232. mlx4_dbg(dev, "BlueFlame not available\n");
  233. }
  234. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  235. dev_cap->max_sq_sg = field;
  236. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  237. dev_cap->max_sq_desc_sz = size;
  238. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  239. dev_cap->max_qp_per_mcg = 1 << field;
  240. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  241. dev_cap->reserved_mgms = field & 0xf;
  242. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  243. dev_cap->max_mcgs = 1 << field;
  244. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  245. dev_cap->reserved_pds = field >> 4;
  246. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  247. dev_cap->max_pds = 1 << (field & 0x3f);
  248. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  249. dev_cap->rdmarc_entry_sz = size;
  250. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  251. dev_cap->qpc_entry_sz = size;
  252. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  253. dev_cap->aux_entry_sz = size;
  254. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  255. dev_cap->altc_entry_sz = size;
  256. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  257. dev_cap->eqc_entry_sz = size;
  258. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  259. dev_cap->cqc_entry_sz = size;
  260. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  261. dev_cap->srq_entry_sz = size;
  262. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  263. dev_cap->cmpt_entry_sz = size;
  264. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  265. dev_cap->mtt_entry_sz = size;
  266. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  267. dev_cap->dmpt_entry_sz = size;
  268. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  269. dev_cap->max_srq_sz = 1 << field;
  270. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  271. dev_cap->max_qp_sz = 1 << field;
  272. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  273. dev_cap->resize_srq = field & 1;
  274. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  275. dev_cap->max_rq_sg = field;
  276. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  277. dev_cap->max_rq_desc_sz = size;
  278. MLX4_GET(dev_cap->bmme_flags, outbox,
  279. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  280. MLX4_GET(dev_cap->reserved_lkey, outbox,
  281. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  282. MLX4_GET(dev_cap->max_icm_sz, outbox,
  283. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  284. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  285. for (i = 1; i <= dev_cap->num_ports; ++i) {
  286. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  287. dev_cap->max_vl[i] = field >> 4;
  288. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  289. dev_cap->max_mtu[i] = field >> 4;
  290. dev_cap->max_port_width[i] = field & 0xf;
  291. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  292. dev_cap->max_gids[i] = 1 << (field & 0xf);
  293. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  294. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  295. }
  296. } else {
  297. #define QUERY_PORT_MTU_OFFSET 0x01
  298. #define QUERY_PORT_WIDTH_OFFSET 0x06
  299. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  300. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  301. for (i = 1; i <= dev_cap->num_ports; ++i) {
  302. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  303. MLX4_CMD_TIME_CLASS_B);
  304. if (err)
  305. goto out;
  306. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  307. dev_cap->max_mtu[i] = field & 0xf;
  308. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  309. dev_cap->max_port_width[i] = field & 0xf;
  310. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  311. dev_cap->max_gids[i] = 1 << (field >> 4);
  312. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  313. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  314. dev_cap->max_vl[i] = field & 0xf;
  315. }
  316. }
  317. if (dev_cap->bmme_flags & 1)
  318. mlx4_dbg(dev, "Base MM extensions: yes "
  319. "(flags %d, rsvd L_Key %08x)\n",
  320. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  321. else
  322. mlx4_dbg(dev, "Base MM extensions: no\n");
  323. /*
  324. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  325. * we can't use any EQs whose doorbell falls on that page,
  326. * even if the EQ itself isn't reserved.
  327. */
  328. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  329. dev_cap->reserved_eqs);
  330. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  331. (unsigned long long) dev_cap->max_icm_sz >> 20);
  332. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  333. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  334. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  335. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  336. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  337. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  338. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  339. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  340. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  341. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  342. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  343. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  344. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  345. dev_cap->max_pds, dev_cap->reserved_mgms);
  346. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  347. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  348. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  349. dev_cap->local_ca_ack_delay, 128 << dev_cap->max_mtu[1],
  350. dev_cap->max_port_width[1]);
  351. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  352. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  353. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  354. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  355. dump_dev_cap_flags(dev, dev_cap->flags);
  356. out:
  357. mlx4_free_cmd_mailbox(dev, mailbox);
  358. return err;
  359. }
  360. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  361. {
  362. struct mlx4_cmd_mailbox *mailbox;
  363. struct mlx4_icm_iter iter;
  364. __be64 *pages;
  365. int lg;
  366. int nent = 0;
  367. int i;
  368. int err = 0;
  369. int ts = 0, tc = 0;
  370. mailbox = mlx4_alloc_cmd_mailbox(dev);
  371. if (IS_ERR(mailbox))
  372. return PTR_ERR(mailbox);
  373. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  374. pages = mailbox->buf;
  375. for (mlx4_icm_first(icm, &iter);
  376. !mlx4_icm_last(&iter);
  377. mlx4_icm_next(&iter)) {
  378. /*
  379. * We have to pass pages that are aligned to their
  380. * size, so find the least significant 1 in the
  381. * address or size and use that as our log2 size.
  382. */
  383. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  384. if (lg < MLX4_ICM_PAGE_SHIFT) {
  385. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  386. MLX4_ICM_PAGE_SIZE,
  387. (unsigned long long) mlx4_icm_addr(&iter),
  388. mlx4_icm_size(&iter));
  389. err = -EINVAL;
  390. goto out;
  391. }
  392. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  393. if (virt != -1) {
  394. pages[nent * 2] = cpu_to_be64(virt);
  395. virt += 1 << lg;
  396. }
  397. pages[nent * 2 + 1] =
  398. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  399. (lg - MLX4_ICM_PAGE_SHIFT));
  400. ts += 1 << (lg - 10);
  401. ++tc;
  402. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  403. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  404. MLX4_CMD_TIME_CLASS_B);
  405. if (err)
  406. goto out;
  407. nent = 0;
  408. }
  409. }
  410. }
  411. if (nent)
  412. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op, MLX4_CMD_TIME_CLASS_B);
  413. if (err)
  414. goto out;
  415. switch (op) {
  416. case MLX4_CMD_MAP_FA:
  417. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  418. break;
  419. case MLX4_CMD_MAP_ICM_AUX:
  420. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  421. break;
  422. case MLX4_CMD_MAP_ICM:
  423. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  424. tc, ts, (unsigned long long) virt - (ts << 10));
  425. break;
  426. }
  427. out:
  428. mlx4_free_cmd_mailbox(dev, mailbox);
  429. return err;
  430. }
  431. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  432. {
  433. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  434. }
  435. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  436. {
  437. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA, MLX4_CMD_TIME_CLASS_B);
  438. }
  439. int mlx4_RUN_FW(struct mlx4_dev *dev)
  440. {
  441. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW, MLX4_CMD_TIME_CLASS_A);
  442. }
  443. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  444. {
  445. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  446. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  447. struct mlx4_cmd_mailbox *mailbox;
  448. u32 *outbox;
  449. int err = 0;
  450. u64 fw_ver;
  451. u16 cmd_if_rev;
  452. u8 lg;
  453. #define QUERY_FW_OUT_SIZE 0x100
  454. #define QUERY_FW_VER_OFFSET 0x00
  455. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  456. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  457. #define QUERY_FW_ERR_START_OFFSET 0x30
  458. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  459. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  460. #define QUERY_FW_SIZE_OFFSET 0x00
  461. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  462. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  463. mailbox = mlx4_alloc_cmd_mailbox(dev);
  464. if (IS_ERR(mailbox))
  465. return PTR_ERR(mailbox);
  466. outbox = mailbox->buf;
  467. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  468. MLX4_CMD_TIME_CLASS_A);
  469. if (err)
  470. goto out;
  471. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  472. /*
  473. * FW subminor version is at more significant bits than minor
  474. * version, so swap here.
  475. */
  476. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  477. ((fw_ver & 0xffff0000ull) >> 16) |
  478. ((fw_ver & 0x0000ffffull) << 16);
  479. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  480. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  481. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  482. mlx4_err(dev, "Installed FW has unsupported "
  483. "command interface revision %d.\n",
  484. cmd_if_rev);
  485. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  486. (int) (dev->caps.fw_ver >> 32),
  487. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  488. (int) dev->caps.fw_ver & 0xffff);
  489. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  490. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  491. err = -ENODEV;
  492. goto out;
  493. }
  494. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  495. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  496. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  497. cmd->max_cmds = 1 << lg;
  498. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  499. (int) (dev->caps.fw_ver >> 32),
  500. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  501. (int) dev->caps.fw_ver & 0xffff,
  502. cmd_if_rev, cmd->max_cmds);
  503. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  504. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  505. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  506. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  507. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  508. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  509. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  510. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  511. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  512. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  513. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  514. /*
  515. * Round up number of system pages needed in case
  516. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  517. */
  518. fw->fw_pages =
  519. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  520. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  521. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  522. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  523. out:
  524. mlx4_free_cmd_mailbox(dev, mailbox);
  525. return err;
  526. }
  527. static void get_board_id(void *vsd, char *board_id)
  528. {
  529. int i;
  530. #define VSD_OFFSET_SIG1 0x00
  531. #define VSD_OFFSET_SIG2 0xde
  532. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  533. #define VSD_OFFSET_TS_BOARD_ID 0x20
  534. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  535. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  536. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  537. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  538. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  539. } else {
  540. /*
  541. * The board ID is a string but the firmware byte
  542. * swaps each 4-byte word before passing it back to
  543. * us. Therefore we need to swab it before printing.
  544. */
  545. for (i = 0; i < 4; ++i)
  546. ((u32 *) board_id)[i] =
  547. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  548. }
  549. }
  550. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  551. {
  552. struct mlx4_cmd_mailbox *mailbox;
  553. u32 *outbox;
  554. int err;
  555. #define QUERY_ADAPTER_OUT_SIZE 0x100
  556. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  557. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  558. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  559. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  560. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  561. mailbox = mlx4_alloc_cmd_mailbox(dev);
  562. if (IS_ERR(mailbox))
  563. return PTR_ERR(mailbox);
  564. outbox = mailbox->buf;
  565. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  566. MLX4_CMD_TIME_CLASS_A);
  567. if (err)
  568. goto out;
  569. MLX4_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  570. MLX4_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  571. MLX4_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  572. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  573. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  574. adapter->board_id);
  575. out:
  576. mlx4_free_cmd_mailbox(dev, mailbox);
  577. return err;
  578. }
  579. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  580. {
  581. struct mlx4_cmd_mailbox *mailbox;
  582. __be32 *inbox;
  583. int err;
  584. #define INIT_HCA_IN_SIZE 0x200
  585. #define INIT_HCA_VERSION_OFFSET 0x000
  586. #define INIT_HCA_VERSION 2
  587. #define INIT_HCA_FLAGS_OFFSET 0x014
  588. #define INIT_HCA_QPC_OFFSET 0x020
  589. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  590. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  591. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  592. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  593. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  594. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  595. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  596. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  597. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  598. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  599. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  600. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  601. #define INIT_HCA_MCAST_OFFSET 0x0c0
  602. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  603. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  604. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  605. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  606. #define INIT_HCA_TPT_OFFSET 0x0f0
  607. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  608. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  609. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  610. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  611. #define INIT_HCA_UAR_OFFSET 0x120
  612. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  613. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  614. mailbox = mlx4_alloc_cmd_mailbox(dev);
  615. if (IS_ERR(mailbox))
  616. return PTR_ERR(mailbox);
  617. inbox = mailbox->buf;
  618. memset(inbox, 0, INIT_HCA_IN_SIZE);
  619. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  620. #if defined(__LITTLE_ENDIAN)
  621. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  622. #elif defined(__BIG_ENDIAN)
  623. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  624. #else
  625. #error Host endianness not defined
  626. #endif
  627. /* Check port for UD address vector: */
  628. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  629. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  630. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  631. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  632. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  633. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  634. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  635. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  636. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  637. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  638. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  639. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  640. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  641. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  642. /* multicast attributes */
  643. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  644. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  645. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  646. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  647. /* TPT attributes */
  648. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  649. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  650. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  651. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  652. /* UAR attributes */
  653. MLX4_PUT(inbox, (u8) (PAGE_SHIFT - 12), INIT_HCA_UAR_PAGE_SZ_OFFSET);
  654. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  655. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 1000);
  656. if (err)
  657. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  658. mlx4_free_cmd_mailbox(dev, mailbox);
  659. return err;
  660. }
  661. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  662. {
  663. struct mlx4_cmd_mailbox *mailbox;
  664. u32 *inbox;
  665. int err;
  666. u32 flags;
  667. u16 field;
  668. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  669. #define INIT_PORT_IN_SIZE 256
  670. #define INIT_PORT_FLAGS_OFFSET 0x00
  671. #define INIT_PORT_FLAG_SIG (1 << 18)
  672. #define INIT_PORT_FLAG_NG (1 << 17)
  673. #define INIT_PORT_FLAG_G0 (1 << 16)
  674. #define INIT_PORT_VL_SHIFT 4
  675. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  676. #define INIT_PORT_MTU_OFFSET 0x04
  677. #define INIT_PORT_MAX_GID_OFFSET 0x06
  678. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  679. #define INIT_PORT_GUID0_OFFSET 0x10
  680. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  681. #define INIT_PORT_SI_GUID_OFFSET 0x20
  682. mailbox = mlx4_alloc_cmd_mailbox(dev);
  683. if (IS_ERR(mailbox))
  684. return PTR_ERR(mailbox);
  685. inbox = mailbox->buf;
  686. memset(inbox, 0, INIT_PORT_IN_SIZE);
  687. flags = 0;
  688. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  689. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  690. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  691. field = 128 << dev->caps.mtu_cap[port];
  692. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  693. field = dev->caps.gid_table_len[port];
  694. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  695. field = dev->caps.pkey_table_len[port];
  696. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  697. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  698. MLX4_CMD_TIME_CLASS_A);
  699. mlx4_free_cmd_mailbox(dev, mailbox);
  700. } else
  701. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  702. MLX4_CMD_TIME_CLASS_A);
  703. return err;
  704. }
  705. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  706. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  707. {
  708. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000);
  709. }
  710. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  711. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  712. {
  713. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000);
  714. }
  715. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  716. {
  717. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  718. MLX4_CMD_SET_ICM_SIZE,
  719. MLX4_CMD_TIME_CLASS_A);
  720. if (ret)
  721. return ret;
  722. /*
  723. * Round up number of system pages needed in case
  724. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  725. */
  726. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  727. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  728. return 0;
  729. }
  730. int mlx4_NOP(struct mlx4_dev *dev)
  731. {
  732. /* Input modifier of 0x1f means "finish as soon as possible." */
  733. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100);
  734. }