ep93xx_eth.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. /*
  2. * EP93xx ethernet network device driver
  3. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  4. * Dedicated to Marija Kulikova.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/dma-mapping.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/mii.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/ethtool.h>
  18. #include <linux/init.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/delay.h>
  22. #include <asm/arch/ep93xx-regs.h>
  23. #include <asm/arch/platform.h>
  24. #include <asm/io.h>
  25. #define DRV_MODULE_NAME "ep93xx-eth"
  26. #define DRV_MODULE_VERSION "0.1"
  27. #define RX_QUEUE_ENTRIES 64
  28. #define TX_QUEUE_ENTRIES 8
  29. #define MAX_PKT_SIZE 2044
  30. #define PKT_BUF_SIZE 2048
  31. #define REG_RXCTL 0x0000
  32. #define REG_RXCTL_DEFAULT 0x00073800
  33. #define REG_TXCTL 0x0004
  34. #define REG_TXCTL_ENABLE 0x00000001
  35. #define REG_MIICMD 0x0010
  36. #define REG_MIICMD_READ 0x00008000
  37. #define REG_MIICMD_WRITE 0x00004000
  38. #define REG_MIIDATA 0x0014
  39. #define REG_MIISTS 0x0018
  40. #define REG_MIISTS_BUSY 0x00000001
  41. #define REG_SELFCTL 0x0020
  42. #define REG_SELFCTL_RESET 0x00000001
  43. #define REG_INTEN 0x0024
  44. #define REG_INTEN_TX 0x00000008
  45. #define REG_INTEN_RX 0x00000007
  46. #define REG_INTSTSP 0x0028
  47. #define REG_INTSTS_TX 0x00000008
  48. #define REG_INTSTS_RX 0x00000004
  49. #define REG_INTSTSC 0x002c
  50. #define REG_AFP 0x004c
  51. #define REG_INDAD0 0x0050
  52. #define REG_INDAD1 0x0051
  53. #define REG_INDAD2 0x0052
  54. #define REG_INDAD3 0x0053
  55. #define REG_INDAD4 0x0054
  56. #define REG_INDAD5 0x0055
  57. #define REG_GIINTMSK 0x0064
  58. #define REG_GIINTMSK_ENABLE 0x00008000
  59. #define REG_BMCTL 0x0080
  60. #define REG_BMCTL_ENABLE_TX 0x00000100
  61. #define REG_BMCTL_ENABLE_RX 0x00000001
  62. #define REG_BMSTS 0x0084
  63. #define REG_BMSTS_RX_ACTIVE 0x00000008
  64. #define REG_RXDQBADD 0x0090
  65. #define REG_RXDQBLEN 0x0094
  66. #define REG_RXDCURADD 0x0098
  67. #define REG_RXDENQ 0x009c
  68. #define REG_RXSTSQBADD 0x00a0
  69. #define REG_RXSTSQBLEN 0x00a4
  70. #define REG_RXSTSQCURADD 0x00a8
  71. #define REG_RXSTSENQ 0x00ac
  72. #define REG_TXDQBADD 0x00b0
  73. #define REG_TXDQBLEN 0x00b4
  74. #define REG_TXDQCURADD 0x00b8
  75. #define REG_TXDENQ 0x00bc
  76. #define REG_TXSTSQBADD 0x00c0
  77. #define REG_TXSTSQBLEN 0x00c4
  78. #define REG_TXSTSQCURADD 0x00c8
  79. #define REG_MAXFRMLEN 0x00e8
  80. struct ep93xx_rdesc
  81. {
  82. u32 buf_addr;
  83. u32 rdesc1;
  84. };
  85. #define RDESC1_NSOF 0x80000000
  86. #define RDESC1_BUFFER_INDEX 0x7fff0000
  87. #define RDESC1_BUFFER_LENGTH 0x0000ffff
  88. struct ep93xx_rstat
  89. {
  90. u32 rstat0;
  91. u32 rstat1;
  92. };
  93. #define RSTAT0_RFP 0x80000000
  94. #define RSTAT0_RWE 0x40000000
  95. #define RSTAT0_EOF 0x20000000
  96. #define RSTAT0_EOB 0x10000000
  97. #define RSTAT0_AM 0x00c00000
  98. #define RSTAT0_RX_ERR 0x00200000
  99. #define RSTAT0_OE 0x00100000
  100. #define RSTAT0_FE 0x00080000
  101. #define RSTAT0_RUNT 0x00040000
  102. #define RSTAT0_EDATA 0x00020000
  103. #define RSTAT0_CRCE 0x00010000
  104. #define RSTAT0_CRCI 0x00008000
  105. #define RSTAT0_HTI 0x00003f00
  106. #define RSTAT1_RFP 0x80000000
  107. #define RSTAT1_BUFFER_INDEX 0x7fff0000
  108. #define RSTAT1_FRAME_LENGTH 0x0000ffff
  109. struct ep93xx_tdesc
  110. {
  111. u32 buf_addr;
  112. u32 tdesc1;
  113. };
  114. #define TDESC1_EOF 0x80000000
  115. #define TDESC1_BUFFER_INDEX 0x7fff0000
  116. #define TDESC1_BUFFER_ABORT 0x00008000
  117. #define TDESC1_BUFFER_LENGTH 0x00000fff
  118. struct ep93xx_tstat
  119. {
  120. u32 tstat0;
  121. };
  122. #define TSTAT0_TXFP 0x80000000
  123. #define TSTAT0_TXWE 0x40000000
  124. #define TSTAT0_FA 0x20000000
  125. #define TSTAT0_LCRS 0x10000000
  126. #define TSTAT0_OW 0x04000000
  127. #define TSTAT0_TXU 0x02000000
  128. #define TSTAT0_ECOLL 0x01000000
  129. #define TSTAT0_NCOLL 0x001f0000
  130. #define TSTAT0_BUFFER_INDEX 0x00007fff
  131. struct ep93xx_descs
  132. {
  133. struct ep93xx_rdesc rdesc[RX_QUEUE_ENTRIES];
  134. struct ep93xx_tdesc tdesc[TX_QUEUE_ENTRIES];
  135. struct ep93xx_rstat rstat[RX_QUEUE_ENTRIES];
  136. struct ep93xx_tstat tstat[TX_QUEUE_ENTRIES];
  137. };
  138. struct ep93xx_priv
  139. {
  140. struct resource *res;
  141. void *base_addr;
  142. int irq;
  143. struct ep93xx_descs *descs;
  144. dma_addr_t descs_dma_addr;
  145. void *rx_buf[RX_QUEUE_ENTRIES];
  146. void *tx_buf[TX_QUEUE_ENTRIES];
  147. spinlock_t rx_lock;
  148. unsigned int rx_pointer;
  149. unsigned int tx_clean_pointer;
  150. unsigned int tx_pointer;
  151. spinlock_t tx_pending_lock;
  152. unsigned int tx_pending;
  153. struct net_device *dev;
  154. struct napi_struct napi;
  155. struct net_device_stats stats;
  156. struct mii_if_info mii;
  157. u8 mdc_divisor;
  158. };
  159. #define rdb(ep, off) __raw_readb((ep)->base_addr + (off))
  160. #define rdw(ep, off) __raw_readw((ep)->base_addr + (off))
  161. #define rdl(ep, off) __raw_readl((ep)->base_addr + (off))
  162. #define wrb(ep, off, val) __raw_writeb((val), (ep)->base_addr + (off))
  163. #define wrw(ep, off, val) __raw_writew((val), (ep)->base_addr + (off))
  164. #define wrl(ep, off, val) __raw_writel((val), (ep)->base_addr + (off))
  165. static int ep93xx_mdio_read(struct net_device *dev, int phy_id, int reg);
  166. static struct net_device_stats *ep93xx_get_stats(struct net_device *dev)
  167. {
  168. struct ep93xx_priv *ep = netdev_priv(dev);
  169. return &(ep->stats);
  170. }
  171. static int ep93xx_rx(struct net_device *dev, int processed, int budget)
  172. {
  173. struct ep93xx_priv *ep = netdev_priv(dev);
  174. while (processed < budget) {
  175. int entry;
  176. struct ep93xx_rstat *rstat;
  177. u32 rstat0;
  178. u32 rstat1;
  179. int length;
  180. struct sk_buff *skb;
  181. entry = ep->rx_pointer;
  182. rstat = ep->descs->rstat + entry;
  183. rstat0 = rstat->rstat0;
  184. rstat1 = rstat->rstat1;
  185. if (!(rstat0 & RSTAT0_RFP) || !(rstat1 & RSTAT1_RFP))
  186. break;
  187. rstat->rstat0 = 0;
  188. rstat->rstat1 = 0;
  189. if (!(rstat0 & RSTAT0_EOF))
  190. printk(KERN_CRIT "ep93xx_rx: not end-of-frame "
  191. " %.8x %.8x\n", rstat0, rstat1);
  192. if (!(rstat0 & RSTAT0_EOB))
  193. printk(KERN_CRIT "ep93xx_rx: not end-of-buffer "
  194. " %.8x %.8x\n", rstat0, rstat1);
  195. if ((rstat1 & RSTAT1_BUFFER_INDEX) >> 16 != entry)
  196. printk(KERN_CRIT "ep93xx_rx: entry mismatch "
  197. " %.8x %.8x\n", rstat0, rstat1);
  198. if (!(rstat0 & RSTAT0_RWE)) {
  199. ep->stats.rx_errors++;
  200. if (rstat0 & RSTAT0_OE)
  201. ep->stats.rx_fifo_errors++;
  202. if (rstat0 & RSTAT0_FE)
  203. ep->stats.rx_frame_errors++;
  204. if (rstat0 & (RSTAT0_RUNT | RSTAT0_EDATA))
  205. ep->stats.rx_length_errors++;
  206. if (rstat0 & RSTAT0_CRCE)
  207. ep->stats.rx_crc_errors++;
  208. goto err;
  209. }
  210. length = rstat1 & RSTAT1_FRAME_LENGTH;
  211. if (length > MAX_PKT_SIZE) {
  212. printk(KERN_NOTICE "ep93xx_rx: invalid length "
  213. " %.8x %.8x\n", rstat0, rstat1);
  214. goto err;
  215. }
  216. /* Strip FCS. */
  217. if (rstat0 & RSTAT0_CRCI)
  218. length -= 4;
  219. skb = dev_alloc_skb(length + 2);
  220. if (likely(skb != NULL)) {
  221. skb_reserve(skb, 2);
  222. dma_sync_single(NULL, ep->descs->rdesc[entry].buf_addr,
  223. length, DMA_FROM_DEVICE);
  224. skb_copy_to_linear_data(skb, ep->rx_buf[entry], length);
  225. skb_put(skb, length);
  226. skb->protocol = eth_type_trans(skb, dev);
  227. dev->last_rx = jiffies;
  228. netif_receive_skb(skb);
  229. ep->stats.rx_packets++;
  230. ep->stats.rx_bytes += length;
  231. } else {
  232. ep->stats.rx_dropped++;
  233. }
  234. err:
  235. ep->rx_pointer = (entry + 1) & (RX_QUEUE_ENTRIES - 1);
  236. processed++;
  237. }
  238. if (processed) {
  239. wrw(ep, REG_RXDENQ, processed);
  240. wrw(ep, REG_RXSTSENQ, processed);
  241. }
  242. return processed;
  243. }
  244. static int ep93xx_have_more_rx(struct ep93xx_priv *ep)
  245. {
  246. struct ep93xx_rstat *rstat = ep->descs->rstat + ep->rx_pointer;
  247. return !!((rstat->rstat0 & RSTAT0_RFP) && (rstat->rstat1 & RSTAT1_RFP));
  248. }
  249. static int ep93xx_poll(struct napi_struct *napi, int budget)
  250. {
  251. struct ep93xx_priv *ep = container_of(napi, struct ep93xx_priv, napi);
  252. struct net_device *dev = ep->dev;
  253. int rx = 0;
  254. poll_some_more:
  255. rx = ep93xx_rx(dev, rx, budget);
  256. if (rx < budget) {
  257. int more = 0;
  258. spin_lock_irq(&ep->rx_lock);
  259. __netif_rx_complete(dev, napi);
  260. wrl(ep, REG_INTEN, REG_INTEN_TX | REG_INTEN_RX);
  261. if (ep93xx_have_more_rx(ep)) {
  262. wrl(ep, REG_INTEN, REG_INTEN_TX);
  263. wrl(ep, REG_INTSTSP, REG_INTSTS_RX);
  264. more = 1;
  265. }
  266. spin_unlock_irq(&ep->rx_lock);
  267. if (more && netif_rx_reschedule(dev, napi))
  268. goto poll_some_more;
  269. }
  270. return rx;
  271. }
  272. static int ep93xx_xmit(struct sk_buff *skb, struct net_device *dev)
  273. {
  274. struct ep93xx_priv *ep = netdev_priv(dev);
  275. int entry;
  276. if (unlikely(skb->len > MAX_PKT_SIZE)) {
  277. ep->stats.tx_dropped++;
  278. dev_kfree_skb(skb);
  279. return NETDEV_TX_OK;
  280. }
  281. entry = ep->tx_pointer;
  282. ep->tx_pointer = (ep->tx_pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  283. ep->descs->tdesc[entry].tdesc1 =
  284. TDESC1_EOF | (entry << 16) | (skb->len & 0xfff);
  285. skb_copy_and_csum_dev(skb, ep->tx_buf[entry]);
  286. dma_sync_single(NULL, ep->descs->tdesc[entry].buf_addr,
  287. skb->len, DMA_TO_DEVICE);
  288. dev_kfree_skb(skb);
  289. dev->trans_start = jiffies;
  290. spin_lock_irq(&ep->tx_pending_lock);
  291. ep->tx_pending++;
  292. if (ep->tx_pending == TX_QUEUE_ENTRIES)
  293. netif_stop_queue(dev);
  294. spin_unlock_irq(&ep->tx_pending_lock);
  295. wrl(ep, REG_TXDENQ, 1);
  296. return NETDEV_TX_OK;
  297. }
  298. static void ep93xx_tx_complete(struct net_device *dev)
  299. {
  300. struct ep93xx_priv *ep = netdev_priv(dev);
  301. int wake;
  302. wake = 0;
  303. spin_lock(&ep->tx_pending_lock);
  304. while (1) {
  305. int entry;
  306. struct ep93xx_tstat *tstat;
  307. u32 tstat0;
  308. entry = ep->tx_clean_pointer;
  309. tstat = ep->descs->tstat + entry;
  310. tstat0 = tstat->tstat0;
  311. if (!(tstat0 & TSTAT0_TXFP))
  312. break;
  313. tstat->tstat0 = 0;
  314. if (tstat0 & TSTAT0_FA)
  315. printk(KERN_CRIT "ep93xx_tx_complete: frame aborted "
  316. " %.8x\n", tstat0);
  317. if ((tstat0 & TSTAT0_BUFFER_INDEX) != entry)
  318. printk(KERN_CRIT "ep93xx_tx_complete: entry mismatch "
  319. " %.8x\n", tstat0);
  320. if (tstat0 & TSTAT0_TXWE) {
  321. int length = ep->descs->tdesc[entry].tdesc1 & 0xfff;
  322. ep->stats.tx_packets++;
  323. ep->stats.tx_bytes += length;
  324. } else {
  325. ep->stats.tx_errors++;
  326. }
  327. if (tstat0 & TSTAT0_OW)
  328. ep->stats.tx_window_errors++;
  329. if (tstat0 & TSTAT0_TXU)
  330. ep->stats.tx_fifo_errors++;
  331. ep->stats.collisions += (tstat0 >> 16) & 0x1f;
  332. ep->tx_clean_pointer = (entry + 1) & (TX_QUEUE_ENTRIES - 1);
  333. if (ep->tx_pending == TX_QUEUE_ENTRIES)
  334. wake = 1;
  335. ep->tx_pending--;
  336. }
  337. spin_unlock(&ep->tx_pending_lock);
  338. if (wake)
  339. netif_wake_queue(dev);
  340. }
  341. static irqreturn_t ep93xx_irq(int irq, void *dev_id)
  342. {
  343. struct net_device *dev = dev_id;
  344. struct ep93xx_priv *ep = netdev_priv(dev);
  345. u32 status;
  346. status = rdl(ep, REG_INTSTSC);
  347. if (status == 0)
  348. return IRQ_NONE;
  349. if (status & REG_INTSTS_RX) {
  350. spin_lock(&ep->rx_lock);
  351. if (likely(__netif_rx_schedule_prep(dev, &ep->napi))) {
  352. wrl(ep, REG_INTEN, REG_INTEN_TX);
  353. __netif_rx_schedule(dev, &ep->napi);
  354. }
  355. spin_unlock(&ep->rx_lock);
  356. }
  357. if (status & REG_INTSTS_TX)
  358. ep93xx_tx_complete(dev);
  359. return IRQ_HANDLED;
  360. }
  361. static void ep93xx_free_buffers(struct ep93xx_priv *ep)
  362. {
  363. int i;
  364. for (i = 0; i < RX_QUEUE_ENTRIES; i += 2) {
  365. dma_addr_t d;
  366. d = ep->descs->rdesc[i].buf_addr;
  367. if (d)
  368. dma_unmap_single(NULL, d, PAGE_SIZE, DMA_FROM_DEVICE);
  369. if (ep->rx_buf[i] != NULL)
  370. free_page((unsigned long)ep->rx_buf[i]);
  371. }
  372. for (i = 0; i < TX_QUEUE_ENTRIES; i += 2) {
  373. dma_addr_t d;
  374. d = ep->descs->tdesc[i].buf_addr;
  375. if (d)
  376. dma_unmap_single(NULL, d, PAGE_SIZE, DMA_TO_DEVICE);
  377. if (ep->tx_buf[i] != NULL)
  378. free_page((unsigned long)ep->tx_buf[i]);
  379. }
  380. dma_free_coherent(NULL, sizeof(struct ep93xx_descs), ep->descs,
  381. ep->descs_dma_addr);
  382. }
  383. /*
  384. * The hardware enforces a sub-2K maximum packet size, so we put
  385. * two buffers on every hardware page.
  386. */
  387. static int ep93xx_alloc_buffers(struct ep93xx_priv *ep)
  388. {
  389. int i;
  390. ep->descs = dma_alloc_coherent(NULL, sizeof(struct ep93xx_descs),
  391. &ep->descs_dma_addr, GFP_KERNEL | GFP_DMA);
  392. if (ep->descs == NULL)
  393. return 1;
  394. for (i = 0; i < RX_QUEUE_ENTRIES; i += 2) {
  395. void *page;
  396. dma_addr_t d;
  397. page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  398. if (page == NULL)
  399. goto err;
  400. d = dma_map_single(NULL, page, PAGE_SIZE, DMA_FROM_DEVICE);
  401. if (dma_mapping_error(d)) {
  402. free_page((unsigned long)page);
  403. goto err;
  404. }
  405. ep->rx_buf[i] = page;
  406. ep->descs->rdesc[i].buf_addr = d;
  407. ep->descs->rdesc[i].rdesc1 = (i << 16) | PKT_BUF_SIZE;
  408. ep->rx_buf[i + 1] = page + PKT_BUF_SIZE;
  409. ep->descs->rdesc[i + 1].buf_addr = d + PKT_BUF_SIZE;
  410. ep->descs->rdesc[i + 1].rdesc1 = ((i + 1) << 16) | PKT_BUF_SIZE;
  411. }
  412. for (i = 0; i < TX_QUEUE_ENTRIES; i += 2) {
  413. void *page;
  414. dma_addr_t d;
  415. page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  416. if (page == NULL)
  417. goto err;
  418. d = dma_map_single(NULL, page, PAGE_SIZE, DMA_TO_DEVICE);
  419. if (dma_mapping_error(d)) {
  420. free_page((unsigned long)page);
  421. goto err;
  422. }
  423. ep->tx_buf[i] = page;
  424. ep->descs->tdesc[i].buf_addr = d;
  425. ep->tx_buf[i + 1] = page + PKT_BUF_SIZE;
  426. ep->descs->tdesc[i + 1].buf_addr = d + PKT_BUF_SIZE;
  427. }
  428. return 0;
  429. err:
  430. ep93xx_free_buffers(ep);
  431. return 1;
  432. }
  433. static int ep93xx_start_hw(struct net_device *dev)
  434. {
  435. struct ep93xx_priv *ep = netdev_priv(dev);
  436. unsigned long addr;
  437. int i;
  438. wrl(ep, REG_SELFCTL, REG_SELFCTL_RESET);
  439. for (i = 0; i < 10; i++) {
  440. if ((rdl(ep, REG_SELFCTL) & REG_SELFCTL_RESET) == 0)
  441. break;
  442. msleep(1);
  443. }
  444. if (i == 10) {
  445. printk(KERN_CRIT DRV_MODULE_NAME ": hw failed to reset\n");
  446. return 1;
  447. }
  448. wrl(ep, REG_SELFCTL, ((ep->mdc_divisor - 1) << 9));
  449. /* Does the PHY support preamble suppress? */
  450. if ((ep93xx_mdio_read(dev, ep->mii.phy_id, MII_BMSR) & 0x0040) != 0)
  451. wrl(ep, REG_SELFCTL, ((ep->mdc_divisor - 1) << 9) | (1 << 8));
  452. /* Receive descriptor ring. */
  453. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, rdesc);
  454. wrl(ep, REG_RXDQBADD, addr);
  455. wrl(ep, REG_RXDCURADD, addr);
  456. wrw(ep, REG_RXDQBLEN, RX_QUEUE_ENTRIES * sizeof(struct ep93xx_rdesc));
  457. /* Receive status ring. */
  458. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, rstat);
  459. wrl(ep, REG_RXSTSQBADD, addr);
  460. wrl(ep, REG_RXSTSQCURADD, addr);
  461. wrw(ep, REG_RXSTSQBLEN, RX_QUEUE_ENTRIES * sizeof(struct ep93xx_rstat));
  462. /* Transmit descriptor ring. */
  463. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, tdesc);
  464. wrl(ep, REG_TXDQBADD, addr);
  465. wrl(ep, REG_TXDQCURADD, addr);
  466. wrw(ep, REG_TXDQBLEN, TX_QUEUE_ENTRIES * sizeof(struct ep93xx_tdesc));
  467. /* Transmit status ring. */
  468. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, tstat);
  469. wrl(ep, REG_TXSTSQBADD, addr);
  470. wrl(ep, REG_TXSTSQCURADD, addr);
  471. wrw(ep, REG_TXSTSQBLEN, TX_QUEUE_ENTRIES * sizeof(struct ep93xx_tstat));
  472. wrl(ep, REG_BMCTL, REG_BMCTL_ENABLE_TX | REG_BMCTL_ENABLE_RX);
  473. wrl(ep, REG_INTEN, REG_INTEN_TX | REG_INTEN_RX);
  474. wrl(ep, REG_GIINTMSK, 0);
  475. for (i = 0; i < 10; i++) {
  476. if ((rdl(ep, REG_BMSTS) & REG_BMSTS_RX_ACTIVE) != 0)
  477. break;
  478. msleep(1);
  479. }
  480. if (i == 10) {
  481. printk(KERN_CRIT DRV_MODULE_NAME ": hw failed to start\n");
  482. return 1;
  483. }
  484. wrl(ep, REG_RXDENQ, RX_QUEUE_ENTRIES);
  485. wrl(ep, REG_RXSTSENQ, RX_QUEUE_ENTRIES);
  486. wrb(ep, REG_INDAD0, dev->dev_addr[0]);
  487. wrb(ep, REG_INDAD1, dev->dev_addr[1]);
  488. wrb(ep, REG_INDAD2, dev->dev_addr[2]);
  489. wrb(ep, REG_INDAD3, dev->dev_addr[3]);
  490. wrb(ep, REG_INDAD4, dev->dev_addr[4]);
  491. wrb(ep, REG_INDAD5, dev->dev_addr[5]);
  492. wrl(ep, REG_AFP, 0);
  493. wrl(ep, REG_MAXFRMLEN, (MAX_PKT_SIZE << 16) | MAX_PKT_SIZE);
  494. wrl(ep, REG_RXCTL, REG_RXCTL_DEFAULT);
  495. wrl(ep, REG_TXCTL, REG_TXCTL_ENABLE);
  496. return 0;
  497. }
  498. static void ep93xx_stop_hw(struct net_device *dev)
  499. {
  500. struct ep93xx_priv *ep = netdev_priv(dev);
  501. int i;
  502. wrl(ep, REG_SELFCTL, REG_SELFCTL_RESET);
  503. for (i = 0; i < 10; i++) {
  504. if ((rdl(ep, REG_SELFCTL) & REG_SELFCTL_RESET) == 0)
  505. break;
  506. msleep(1);
  507. }
  508. if (i == 10)
  509. printk(KERN_CRIT DRV_MODULE_NAME ": hw failed to reset\n");
  510. }
  511. static int ep93xx_open(struct net_device *dev)
  512. {
  513. struct ep93xx_priv *ep = netdev_priv(dev);
  514. int err;
  515. if (ep93xx_alloc_buffers(ep))
  516. return -ENOMEM;
  517. if (is_zero_ether_addr(dev->dev_addr)) {
  518. random_ether_addr(dev->dev_addr);
  519. printk(KERN_INFO "%s: generated random MAC address "
  520. "%.2x:%.2x:%.2x:%.2x:%.2x:%.2x.\n", dev->name,
  521. dev->dev_addr[0], dev->dev_addr[1],
  522. dev->dev_addr[2], dev->dev_addr[3],
  523. dev->dev_addr[4], dev->dev_addr[5]);
  524. }
  525. napi_enable(&ep->napi);
  526. if (ep93xx_start_hw(dev)) {
  527. napi_disable(&ep->napi);
  528. ep93xx_free_buffers(ep);
  529. return -EIO;
  530. }
  531. spin_lock_init(&ep->rx_lock);
  532. ep->rx_pointer = 0;
  533. ep->tx_clean_pointer = 0;
  534. ep->tx_pointer = 0;
  535. spin_lock_init(&ep->tx_pending_lock);
  536. ep->tx_pending = 0;
  537. err = request_irq(ep->irq, ep93xx_irq, IRQF_SHARED, dev->name, dev);
  538. if (err) {
  539. napi_disable(&ep->napi);
  540. ep93xx_stop_hw(dev);
  541. ep93xx_free_buffers(ep);
  542. return err;
  543. }
  544. wrl(ep, REG_GIINTMSK, REG_GIINTMSK_ENABLE);
  545. netif_start_queue(dev);
  546. return 0;
  547. }
  548. static int ep93xx_close(struct net_device *dev)
  549. {
  550. struct ep93xx_priv *ep = netdev_priv(dev);
  551. napi_disable(&ep->napi);
  552. netif_stop_queue(dev);
  553. wrl(ep, REG_GIINTMSK, 0);
  554. free_irq(ep->irq, dev);
  555. ep93xx_stop_hw(dev);
  556. ep93xx_free_buffers(ep);
  557. return 0;
  558. }
  559. static int ep93xx_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  560. {
  561. struct ep93xx_priv *ep = netdev_priv(dev);
  562. struct mii_ioctl_data *data = if_mii(ifr);
  563. return generic_mii_ioctl(&ep->mii, data, cmd, NULL);
  564. }
  565. static int ep93xx_mdio_read(struct net_device *dev, int phy_id, int reg)
  566. {
  567. struct ep93xx_priv *ep = netdev_priv(dev);
  568. int data;
  569. int i;
  570. wrl(ep, REG_MIICMD, REG_MIICMD_READ | (phy_id << 5) | reg);
  571. for (i = 0; i < 10; i++) {
  572. if ((rdl(ep, REG_MIISTS) & REG_MIISTS_BUSY) == 0)
  573. break;
  574. msleep(1);
  575. }
  576. if (i == 10) {
  577. printk(KERN_INFO DRV_MODULE_NAME ": mdio read timed out\n");
  578. data = 0xffff;
  579. } else {
  580. data = rdl(ep, REG_MIIDATA);
  581. }
  582. return data;
  583. }
  584. static void ep93xx_mdio_write(struct net_device *dev, int phy_id, int reg, int data)
  585. {
  586. struct ep93xx_priv *ep = netdev_priv(dev);
  587. int i;
  588. wrl(ep, REG_MIIDATA, data);
  589. wrl(ep, REG_MIICMD, REG_MIICMD_WRITE | (phy_id << 5) | reg);
  590. for (i = 0; i < 10; i++) {
  591. if ((rdl(ep, REG_MIISTS) & REG_MIISTS_BUSY) == 0)
  592. break;
  593. msleep(1);
  594. }
  595. if (i == 10)
  596. printk(KERN_INFO DRV_MODULE_NAME ": mdio write timed out\n");
  597. }
  598. static void ep93xx_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  599. {
  600. strcpy(info->driver, DRV_MODULE_NAME);
  601. strcpy(info->version, DRV_MODULE_VERSION);
  602. }
  603. static int ep93xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  604. {
  605. struct ep93xx_priv *ep = netdev_priv(dev);
  606. return mii_ethtool_gset(&ep->mii, cmd);
  607. }
  608. static int ep93xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  609. {
  610. struct ep93xx_priv *ep = netdev_priv(dev);
  611. return mii_ethtool_sset(&ep->mii, cmd);
  612. }
  613. static int ep93xx_nway_reset(struct net_device *dev)
  614. {
  615. struct ep93xx_priv *ep = netdev_priv(dev);
  616. return mii_nway_restart(&ep->mii);
  617. }
  618. static u32 ep93xx_get_link(struct net_device *dev)
  619. {
  620. struct ep93xx_priv *ep = netdev_priv(dev);
  621. return mii_link_ok(&ep->mii);
  622. }
  623. static struct ethtool_ops ep93xx_ethtool_ops = {
  624. .get_drvinfo = ep93xx_get_drvinfo,
  625. .get_settings = ep93xx_get_settings,
  626. .set_settings = ep93xx_set_settings,
  627. .nway_reset = ep93xx_nway_reset,
  628. .get_link = ep93xx_get_link,
  629. };
  630. struct net_device *ep93xx_dev_alloc(struct ep93xx_eth_data *data)
  631. {
  632. struct net_device *dev;
  633. dev = alloc_etherdev(sizeof(struct ep93xx_priv));
  634. if (dev == NULL)
  635. return NULL;
  636. memcpy(dev->dev_addr, data->dev_addr, ETH_ALEN);
  637. dev->get_stats = ep93xx_get_stats;
  638. dev->ethtool_ops = &ep93xx_ethtool_ops;
  639. dev->hard_start_xmit = ep93xx_xmit;
  640. dev->open = ep93xx_open;
  641. dev->stop = ep93xx_close;
  642. dev->do_ioctl = ep93xx_ioctl;
  643. dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM;
  644. return dev;
  645. }
  646. static int ep93xx_eth_remove(struct platform_device *pdev)
  647. {
  648. struct net_device *dev;
  649. struct ep93xx_priv *ep;
  650. dev = platform_get_drvdata(pdev);
  651. if (dev == NULL)
  652. return 0;
  653. platform_set_drvdata(pdev, NULL);
  654. ep = netdev_priv(dev);
  655. /* @@@ Force down. */
  656. unregister_netdev(dev);
  657. ep93xx_free_buffers(ep);
  658. if (ep->base_addr != NULL)
  659. iounmap(ep->base_addr);
  660. if (ep->res != NULL) {
  661. release_resource(ep->res);
  662. kfree(ep->res);
  663. }
  664. free_netdev(dev);
  665. return 0;
  666. }
  667. static int ep93xx_eth_probe(struct platform_device *pdev)
  668. {
  669. struct ep93xx_eth_data *data;
  670. struct net_device *dev;
  671. struct ep93xx_priv *ep;
  672. int err;
  673. if (pdev == NULL)
  674. return -ENODEV;
  675. data = pdev->dev.platform_data;
  676. dev = ep93xx_dev_alloc(data);
  677. if (dev == NULL) {
  678. err = -ENOMEM;
  679. goto err_out;
  680. }
  681. ep = netdev_priv(dev);
  682. ep->dev = dev;
  683. netif_napi_add(dev, &ep->napi, ep93xx_poll, 64);
  684. platform_set_drvdata(pdev, dev);
  685. ep->res = request_mem_region(pdev->resource[0].start,
  686. pdev->resource[0].end - pdev->resource[0].start + 1,
  687. pdev->dev.bus_id);
  688. if (ep->res == NULL) {
  689. dev_err(&pdev->dev, "Could not reserve memory region\n");
  690. err = -ENOMEM;
  691. goto err_out;
  692. }
  693. ep->base_addr = ioremap(pdev->resource[0].start,
  694. pdev->resource[0].end - pdev->resource[0].start);
  695. if (ep->base_addr == NULL) {
  696. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  697. err = -EIO;
  698. goto err_out;
  699. }
  700. ep->irq = pdev->resource[1].start;
  701. ep->mii.phy_id = data->phy_id;
  702. ep->mii.phy_id_mask = 0x1f;
  703. ep->mii.reg_num_mask = 0x1f;
  704. ep->mii.dev = dev;
  705. ep->mii.mdio_read = ep93xx_mdio_read;
  706. ep->mii.mdio_write = ep93xx_mdio_write;
  707. ep->mdc_divisor = 40; /* Max HCLK 100 MHz, min MDIO clk 2.5 MHz. */
  708. err = register_netdev(dev);
  709. if (err) {
  710. dev_err(&pdev->dev, "Failed to register netdev\n");
  711. goto err_out;
  712. }
  713. printk(KERN_INFO "%s: ep93xx on-chip ethernet, IRQ %d, "
  714. "%.2x:%.2x:%.2x:%.2x:%.2x:%.2x.\n", dev->name,
  715. ep->irq, data->dev_addr[0], data->dev_addr[1],
  716. data->dev_addr[2], data->dev_addr[3],
  717. data->dev_addr[4], data->dev_addr[5]);
  718. return 0;
  719. err_out:
  720. ep93xx_eth_remove(pdev);
  721. return err;
  722. }
  723. static struct platform_driver ep93xx_eth_driver = {
  724. .probe = ep93xx_eth_probe,
  725. .remove = ep93xx_eth_remove,
  726. .driver = {
  727. .name = "ep93xx-eth",
  728. },
  729. };
  730. static int __init ep93xx_eth_init_module(void)
  731. {
  732. printk(KERN_INFO DRV_MODULE_NAME " version " DRV_MODULE_VERSION " loading\n");
  733. return platform_driver_register(&ep93xx_eth_driver);
  734. }
  735. static void __exit ep93xx_eth_cleanup_module(void)
  736. {
  737. platform_driver_unregister(&ep93xx_eth_driver);
  738. }
  739. module_init(ep93xx_eth_init_module);
  740. module_exit(ep93xx_eth_cleanup_module);
  741. MODULE_LICENSE("GPL");