acenic.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235
  1. /*
  2. * acenic.c: Linux driver for the Alteon AceNIC Gigabit Ethernet card
  3. * and other Tigon based cards.
  4. *
  5. * Copyright 1998-2002 by Jes Sorensen, <jes@trained-monkey.org>.
  6. *
  7. * Thanks to Alteon and 3Com for providing hardware and documentation
  8. * enabling me to write this driver.
  9. *
  10. * A mailing list for discussing the use of this driver has been
  11. * setup, please subscribe to the lists if you have any questions
  12. * about the driver. Send mail to linux-acenic-help@sunsite.auc.dk to
  13. * see how to subscribe.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * Additional credits:
  21. * Pete Wyckoff <wyckoff@ca.sandia.gov>: Initial Linux/Alpha and trace
  22. * dump support. The trace dump support has not been
  23. * integrated yet however.
  24. * Troy Benjegerdes: Big Endian (PPC) patches.
  25. * Nate Stahl: Better out of memory handling and stats support.
  26. * Aman Singla: Nasty race between interrupt handler and tx code dealing
  27. * with 'testing the tx_ret_csm and setting tx_full'
  28. * David S. Miller <davem@redhat.com>: conversion to new PCI dma mapping
  29. * infrastructure and Sparc support
  30. * Pierrick Pinasseau (CERN): For lending me an Ultra 5 to test the
  31. * driver under Linux/Sparc64
  32. * Matt Domsch <Matt_Domsch@dell.com>: Detect Alteon 1000baseT cards
  33. * ETHTOOL_GDRVINFO support
  34. * Chip Salzenberg <chip@valinux.com>: Fix race condition between tx
  35. * handler and close() cleanup.
  36. * Ken Aaker <kdaaker@rchland.vnet.ibm.com>: Correct check for whether
  37. * memory mapped IO is enabled to
  38. * make the driver work on RS/6000.
  39. * Takayoshi Kouchi <kouchi@hpc.bs1.fc.nec.co.jp>: Identifying problem
  40. * where the driver would disable
  41. * bus master mode if it had to disable
  42. * write and invalidate.
  43. * Stephen Hack <stephen_hack@hp.com>: Fixed ace_set_mac_addr for little
  44. * endian systems.
  45. * Val Henson <vhenson@esscom.com>: Reset Jumbo skb producer and
  46. * rx producer index when
  47. * flushing the Jumbo ring.
  48. * Hans Grobler <grobh@sun.ac.za>: Memory leak fixes in the
  49. * driver init path.
  50. * Grant Grundler <grundler@cup.hp.com>: PCI write posting fixes.
  51. */
  52. #include <linux/module.h>
  53. #include <linux/moduleparam.h>
  54. #include <linux/version.h>
  55. #include <linux/types.h>
  56. #include <linux/errno.h>
  57. #include <linux/ioport.h>
  58. #include <linux/pci.h>
  59. #include <linux/dma-mapping.h>
  60. #include <linux/kernel.h>
  61. #include <linux/netdevice.h>
  62. #include <linux/etherdevice.h>
  63. #include <linux/skbuff.h>
  64. #include <linux/init.h>
  65. #include <linux/delay.h>
  66. #include <linux/mm.h>
  67. #include <linux/highmem.h>
  68. #include <linux/sockios.h>
  69. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  70. #include <linux/if_vlan.h>
  71. #endif
  72. #ifdef SIOCETHTOOL
  73. #include <linux/ethtool.h>
  74. #endif
  75. #include <net/sock.h>
  76. #include <net/ip.h>
  77. #include <asm/system.h>
  78. #include <asm/io.h>
  79. #include <asm/irq.h>
  80. #include <asm/byteorder.h>
  81. #include <asm/uaccess.h>
  82. #define DRV_NAME "acenic"
  83. #undef INDEX_DEBUG
  84. #ifdef CONFIG_ACENIC_OMIT_TIGON_I
  85. #define ACE_IS_TIGON_I(ap) 0
  86. #define ACE_TX_RING_ENTRIES(ap) MAX_TX_RING_ENTRIES
  87. #else
  88. #define ACE_IS_TIGON_I(ap) (ap->version == 1)
  89. #define ACE_TX_RING_ENTRIES(ap) ap->tx_ring_entries
  90. #endif
  91. #ifndef PCI_VENDOR_ID_ALTEON
  92. #define PCI_VENDOR_ID_ALTEON 0x12ae
  93. #endif
  94. #ifndef PCI_DEVICE_ID_ALTEON_ACENIC_FIBRE
  95. #define PCI_DEVICE_ID_ALTEON_ACENIC_FIBRE 0x0001
  96. #define PCI_DEVICE_ID_ALTEON_ACENIC_COPPER 0x0002
  97. #endif
  98. #ifndef PCI_DEVICE_ID_3COM_3C985
  99. #define PCI_DEVICE_ID_3COM_3C985 0x0001
  100. #endif
  101. #ifndef PCI_VENDOR_ID_NETGEAR
  102. #define PCI_VENDOR_ID_NETGEAR 0x1385
  103. #define PCI_DEVICE_ID_NETGEAR_GA620 0x620a
  104. #endif
  105. #ifndef PCI_DEVICE_ID_NETGEAR_GA620T
  106. #define PCI_DEVICE_ID_NETGEAR_GA620T 0x630a
  107. #endif
  108. /*
  109. * Farallon used the DEC vendor ID by mistake and they seem not
  110. * to care - stinky!
  111. */
  112. #ifndef PCI_DEVICE_ID_FARALLON_PN9000SX
  113. #define PCI_DEVICE_ID_FARALLON_PN9000SX 0x1a
  114. #endif
  115. #ifndef PCI_DEVICE_ID_FARALLON_PN9100T
  116. #define PCI_DEVICE_ID_FARALLON_PN9100T 0xfa
  117. #endif
  118. #ifndef PCI_VENDOR_ID_SGI
  119. #define PCI_VENDOR_ID_SGI 0x10a9
  120. #endif
  121. #ifndef PCI_DEVICE_ID_SGI_ACENIC
  122. #define PCI_DEVICE_ID_SGI_ACENIC 0x0009
  123. #endif
  124. static struct pci_device_id acenic_pci_tbl[] = {
  125. { PCI_VENDOR_ID_ALTEON, PCI_DEVICE_ID_ALTEON_ACENIC_FIBRE,
  126. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
  127. { PCI_VENDOR_ID_ALTEON, PCI_DEVICE_ID_ALTEON_ACENIC_COPPER,
  128. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
  129. { PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C985,
  130. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
  131. { PCI_VENDOR_ID_NETGEAR, PCI_DEVICE_ID_NETGEAR_GA620,
  132. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
  133. { PCI_VENDOR_ID_NETGEAR, PCI_DEVICE_ID_NETGEAR_GA620T,
  134. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
  135. /*
  136. * Farallon used the DEC vendor ID on their cards incorrectly,
  137. * then later Alteon's ID.
  138. */
  139. { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_FARALLON_PN9000SX,
  140. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
  141. { PCI_VENDOR_ID_ALTEON, PCI_DEVICE_ID_FARALLON_PN9100T,
  142. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
  143. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_ACENIC,
  144. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, },
  145. { }
  146. };
  147. MODULE_DEVICE_TABLE(pci, acenic_pci_tbl);
  148. #define ace_sync_irq(irq) synchronize_irq(irq)
  149. #ifndef offset_in_page
  150. #define offset_in_page(ptr) ((unsigned long)(ptr) & ~PAGE_MASK)
  151. #endif
  152. #define ACE_MAX_MOD_PARMS 8
  153. #define BOARD_IDX_STATIC 0
  154. #define BOARD_IDX_OVERFLOW -1
  155. #if (defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)) && \
  156. defined(NETIF_F_HW_VLAN_RX)
  157. #define ACENIC_DO_VLAN 1
  158. #define ACE_RCB_VLAN_FLAG RCB_FLG_VLAN_ASSIST
  159. #else
  160. #define ACENIC_DO_VLAN 0
  161. #define ACE_RCB_VLAN_FLAG 0
  162. #endif
  163. #include "acenic.h"
  164. /*
  165. * These must be defined before the firmware is included.
  166. */
  167. #define MAX_TEXT_LEN 96*1024
  168. #define MAX_RODATA_LEN 8*1024
  169. #define MAX_DATA_LEN 2*1024
  170. #include "acenic_firmware.h"
  171. #ifndef tigon2FwReleaseLocal
  172. #define tigon2FwReleaseLocal 0
  173. #endif
  174. /*
  175. * This driver currently supports Tigon I and Tigon II based cards
  176. * including the Alteon AceNIC, the 3Com 3C985[B] and NetGear
  177. * GA620. The driver should also work on the SGI, DEC and Farallon
  178. * versions of the card, however I have not been able to test that
  179. * myself.
  180. *
  181. * This card is really neat, it supports receive hardware checksumming
  182. * and jumbo frames (up to 9000 bytes) and does a lot of work in the
  183. * firmware. Also the programming interface is quite neat, except for
  184. * the parts dealing with the i2c eeprom on the card ;-)
  185. *
  186. * Using jumbo frames:
  187. *
  188. * To enable jumbo frames, simply specify an mtu between 1500 and 9000
  189. * bytes to ifconfig. Jumbo frames can be enabled or disabled at any time
  190. * by running `ifconfig eth<X> mtu <MTU>' with <X> being the Ethernet
  191. * interface number and <MTU> being the MTU value.
  192. *
  193. * Module parameters:
  194. *
  195. * When compiled as a loadable module, the driver allows for a number
  196. * of module parameters to be specified. The driver supports the
  197. * following module parameters:
  198. *
  199. * trace=<val> - Firmware trace level. This requires special traced
  200. * firmware to replace the firmware supplied with
  201. * the driver - for debugging purposes only.
  202. *
  203. * link=<val> - Link state. Normally you want to use the default link
  204. * parameters set by the driver. This can be used to
  205. * override these in case your switch doesn't negotiate
  206. * the link properly. Valid values are:
  207. * 0x0001 - Force half duplex link.
  208. * 0x0002 - Do not negotiate line speed with the other end.
  209. * 0x0010 - 10Mbit/sec link.
  210. * 0x0020 - 100Mbit/sec link.
  211. * 0x0040 - 1000Mbit/sec link.
  212. * 0x0100 - Do not negotiate flow control.
  213. * 0x0200 - Enable RX flow control Y
  214. * 0x0400 - Enable TX flow control Y (Tigon II NICs only).
  215. * Default value is 0x0270, ie. enable link+flow
  216. * control negotiation. Negotiating the highest
  217. * possible link speed with RX flow control enabled.
  218. *
  219. * When disabling link speed negotiation, only one link
  220. * speed is allowed to be specified!
  221. *
  222. * tx_coal_tick=<val> - number of coalescing clock ticks (us) allowed
  223. * to wait for more packets to arive before
  224. * interrupting the host, from the time the first
  225. * packet arrives.
  226. *
  227. * rx_coal_tick=<val> - number of coalescing clock ticks (us) allowed
  228. * to wait for more packets to arive in the transmit ring,
  229. * before interrupting the host, after transmitting the
  230. * first packet in the ring.
  231. *
  232. * max_tx_desc=<val> - maximum number of transmit descriptors
  233. * (packets) transmitted before interrupting the host.
  234. *
  235. * max_rx_desc=<val> - maximum number of receive descriptors
  236. * (packets) received before interrupting the host.
  237. *
  238. * tx_ratio=<val> - 7 bit value (0 - 63) specifying the split in 64th
  239. * increments of the NIC's on board memory to be used for
  240. * transmit and receive buffers. For the 1MB NIC app. 800KB
  241. * is available, on the 1/2MB NIC app. 300KB is available.
  242. * 68KB will always be available as a minimum for both
  243. * directions. The default value is a 50/50 split.
  244. * dis_pci_mem_inval=<val> - disable PCI memory write and invalidate
  245. * operations, default (1) is to always disable this as
  246. * that is what Alteon does on NT. I have not been able
  247. * to measure any real performance differences with
  248. * this on my systems. Set <val>=0 if you want to
  249. * enable these operations.
  250. *
  251. * If you use more than one NIC, specify the parameters for the
  252. * individual NICs with a comma, ie. trace=0,0x00001fff,0 you want to
  253. * run tracing on NIC #2 but not on NIC #1 and #3.
  254. *
  255. * TODO:
  256. *
  257. * - Proper multicast support.
  258. * - NIC dump support.
  259. * - More tuning parameters.
  260. *
  261. * The mini ring is not used under Linux and I am not sure it makes sense
  262. * to actually use it.
  263. *
  264. * New interrupt handler strategy:
  265. *
  266. * The old interrupt handler worked using the traditional method of
  267. * replacing an skbuff with a new one when a packet arrives. However
  268. * the rx rings do not need to contain a static number of buffer
  269. * descriptors, thus it makes sense to move the memory allocation out
  270. * of the main interrupt handler and do it in a bottom half handler
  271. * and only allocate new buffers when the number of buffers in the
  272. * ring is below a certain threshold. In order to avoid starving the
  273. * NIC under heavy load it is however necessary to force allocation
  274. * when hitting a minimum threshold. The strategy for alloction is as
  275. * follows:
  276. *
  277. * RX_LOW_BUF_THRES - allocate buffers in the bottom half
  278. * RX_PANIC_LOW_THRES - we are very low on buffers, allocate
  279. * the buffers in the interrupt handler
  280. * RX_RING_THRES - maximum number of buffers in the rx ring
  281. * RX_MINI_THRES - maximum number of buffers in the mini ring
  282. * RX_JUMBO_THRES - maximum number of buffers in the jumbo ring
  283. *
  284. * One advantagous side effect of this allocation approach is that the
  285. * entire rx processing can be done without holding any spin lock
  286. * since the rx rings and registers are totally independent of the tx
  287. * ring and its registers. This of course includes the kmalloc's of
  288. * new skb's. Thus start_xmit can run in parallel with rx processing
  289. * and the memory allocation on SMP systems.
  290. *
  291. * Note that running the skb reallocation in a bottom half opens up
  292. * another can of races which needs to be handled properly. In
  293. * particular it can happen that the interrupt handler tries to run
  294. * the reallocation while the bottom half is either running on another
  295. * CPU or was interrupted on the same CPU. To get around this the
  296. * driver uses bitops to prevent the reallocation routines from being
  297. * reentered.
  298. *
  299. * TX handling can also be done without holding any spin lock, wheee
  300. * this is fun! since tx_ret_csm is only written to by the interrupt
  301. * handler. The case to be aware of is when shutting down the device
  302. * and cleaning up where it is necessary to make sure that
  303. * start_xmit() is not running while this is happening. Well DaveM
  304. * informs me that this case is already protected against ... bye bye
  305. * Mr. Spin Lock, it was nice to know you.
  306. *
  307. * TX interrupts are now partly disabled so the NIC will only generate
  308. * TX interrupts for the number of coal ticks, not for the number of
  309. * TX packets in the queue. This should reduce the number of TX only,
  310. * ie. when no RX processing is done, interrupts seen.
  311. */
  312. /*
  313. * Threshold values for RX buffer allocation - the low water marks for
  314. * when to start refilling the rings are set to 75% of the ring
  315. * sizes. It seems to make sense to refill the rings entirely from the
  316. * intrrupt handler once it gets below the panic threshold, that way
  317. * we don't risk that the refilling is moved to another CPU when the
  318. * one running the interrupt handler just got the slab code hot in its
  319. * cache.
  320. */
  321. #define RX_RING_SIZE 72
  322. #define RX_MINI_SIZE 64
  323. #define RX_JUMBO_SIZE 48
  324. #define RX_PANIC_STD_THRES 16
  325. #define RX_PANIC_STD_REFILL (3*RX_PANIC_STD_THRES)/2
  326. #define RX_LOW_STD_THRES (3*RX_RING_SIZE)/4
  327. #define RX_PANIC_MINI_THRES 12
  328. #define RX_PANIC_MINI_REFILL (3*RX_PANIC_MINI_THRES)/2
  329. #define RX_LOW_MINI_THRES (3*RX_MINI_SIZE)/4
  330. #define RX_PANIC_JUMBO_THRES 6
  331. #define RX_PANIC_JUMBO_REFILL (3*RX_PANIC_JUMBO_THRES)/2
  332. #define RX_LOW_JUMBO_THRES (3*RX_JUMBO_SIZE)/4
  333. /*
  334. * Size of the mini ring entries, basically these just should be big
  335. * enough to take TCP ACKs
  336. */
  337. #define ACE_MINI_SIZE 100
  338. #define ACE_MINI_BUFSIZE ACE_MINI_SIZE
  339. #define ACE_STD_BUFSIZE (ACE_STD_MTU + ETH_HLEN + 4)
  340. #define ACE_JUMBO_BUFSIZE (ACE_JUMBO_MTU + ETH_HLEN + 4)
  341. /*
  342. * There seems to be a magic difference in the effect between 995 and 996
  343. * but little difference between 900 and 995 ... no idea why.
  344. *
  345. * There is now a default set of tuning parameters which is set, depending
  346. * on whether or not the user enables Jumbo frames. It's assumed that if
  347. * Jumbo frames are enabled, the user wants optimal tuning for that case.
  348. */
  349. #define DEF_TX_COAL 400 /* 996 */
  350. #define DEF_TX_MAX_DESC 60 /* was 40 */
  351. #define DEF_RX_COAL 120 /* 1000 */
  352. #define DEF_RX_MAX_DESC 25
  353. #define DEF_TX_RATIO 21 /* 24 */
  354. #define DEF_JUMBO_TX_COAL 20
  355. #define DEF_JUMBO_TX_MAX_DESC 60
  356. #define DEF_JUMBO_RX_COAL 30
  357. #define DEF_JUMBO_RX_MAX_DESC 6
  358. #define DEF_JUMBO_TX_RATIO 21
  359. #if tigon2FwReleaseLocal < 20001118
  360. /*
  361. * Standard firmware and early modifications duplicate
  362. * IRQ load without this flag (coal timer is never reset).
  363. * Note that with this flag tx_coal should be less than
  364. * time to xmit full tx ring.
  365. * 400usec is not so bad for tx ring size of 128.
  366. */
  367. #define TX_COAL_INTS_ONLY 1 /* worth it */
  368. #else
  369. /*
  370. * With modified firmware, this is not necessary, but still useful.
  371. */
  372. #define TX_COAL_INTS_ONLY 1
  373. #endif
  374. #define DEF_TRACE 0
  375. #define DEF_STAT (2 * TICKS_PER_SEC)
  376. static int link_state[ACE_MAX_MOD_PARMS];
  377. static int trace[ACE_MAX_MOD_PARMS];
  378. static int tx_coal_tick[ACE_MAX_MOD_PARMS];
  379. static int rx_coal_tick[ACE_MAX_MOD_PARMS];
  380. static int max_tx_desc[ACE_MAX_MOD_PARMS];
  381. static int max_rx_desc[ACE_MAX_MOD_PARMS];
  382. static int tx_ratio[ACE_MAX_MOD_PARMS];
  383. static int dis_pci_mem_inval[ACE_MAX_MOD_PARMS] = {1, 1, 1, 1, 1, 1, 1, 1};
  384. MODULE_AUTHOR("Jes Sorensen <jes@trained-monkey.org>");
  385. MODULE_LICENSE("GPL");
  386. MODULE_DESCRIPTION("AceNIC/3C985/GA620 Gigabit Ethernet driver");
  387. module_param_array_named(link, link_state, int, NULL, 0);
  388. module_param_array(trace, int, NULL, 0);
  389. module_param_array(tx_coal_tick, int, NULL, 0);
  390. module_param_array(max_tx_desc, int, NULL, 0);
  391. module_param_array(rx_coal_tick, int, NULL, 0);
  392. module_param_array(max_rx_desc, int, NULL, 0);
  393. module_param_array(tx_ratio, int, NULL, 0);
  394. MODULE_PARM_DESC(link, "AceNIC/3C985/NetGear link state");
  395. MODULE_PARM_DESC(trace, "AceNIC/3C985/NetGear firmware trace level");
  396. MODULE_PARM_DESC(tx_coal_tick, "AceNIC/3C985/GA620 max clock ticks to wait from first tx descriptor arrives");
  397. MODULE_PARM_DESC(max_tx_desc, "AceNIC/3C985/GA620 max number of transmit descriptors to wait");
  398. MODULE_PARM_DESC(rx_coal_tick, "AceNIC/3C985/GA620 max clock ticks to wait from first rx descriptor arrives");
  399. MODULE_PARM_DESC(max_rx_desc, "AceNIC/3C985/GA620 max number of receive descriptors to wait");
  400. MODULE_PARM_DESC(tx_ratio, "AceNIC/3C985/GA620 ratio of NIC memory used for TX/RX descriptors (range 0-63)");
  401. static char version[] __devinitdata =
  402. "acenic.c: v0.92 08/05/2002 Jes Sorensen, linux-acenic@SunSITE.dk\n"
  403. " http://home.cern.ch/~jes/gige/acenic.html\n";
  404. static int ace_get_settings(struct net_device *, struct ethtool_cmd *);
  405. static int ace_set_settings(struct net_device *, struct ethtool_cmd *);
  406. static void ace_get_drvinfo(struct net_device *, struct ethtool_drvinfo *);
  407. static const struct ethtool_ops ace_ethtool_ops = {
  408. .get_settings = ace_get_settings,
  409. .set_settings = ace_set_settings,
  410. .get_drvinfo = ace_get_drvinfo,
  411. };
  412. static void ace_watchdog(struct net_device *dev);
  413. static int __devinit acenic_probe_one(struct pci_dev *pdev,
  414. const struct pci_device_id *id)
  415. {
  416. struct net_device *dev;
  417. struct ace_private *ap;
  418. static int boards_found;
  419. dev = alloc_etherdev(sizeof(struct ace_private));
  420. if (dev == NULL) {
  421. printk(KERN_ERR "acenic: Unable to allocate "
  422. "net_device structure!\n");
  423. return -ENOMEM;
  424. }
  425. SET_NETDEV_DEV(dev, &pdev->dev);
  426. ap = dev->priv;
  427. ap->pdev = pdev;
  428. ap->name = pci_name(pdev);
  429. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  430. #if ACENIC_DO_VLAN
  431. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  432. dev->vlan_rx_register = ace_vlan_rx_register;
  433. #endif
  434. dev->tx_timeout = &ace_watchdog;
  435. dev->watchdog_timeo = 5*HZ;
  436. dev->open = &ace_open;
  437. dev->stop = &ace_close;
  438. dev->hard_start_xmit = &ace_start_xmit;
  439. dev->get_stats = &ace_get_stats;
  440. dev->set_multicast_list = &ace_set_multicast_list;
  441. SET_ETHTOOL_OPS(dev, &ace_ethtool_ops);
  442. dev->set_mac_address = &ace_set_mac_addr;
  443. dev->change_mtu = &ace_change_mtu;
  444. /* we only display this string ONCE */
  445. if (!boards_found)
  446. printk(version);
  447. if (pci_enable_device(pdev))
  448. goto fail_free_netdev;
  449. /*
  450. * Enable master mode before we start playing with the
  451. * pci_command word since pci_set_master() will modify
  452. * it.
  453. */
  454. pci_set_master(pdev);
  455. pci_read_config_word(pdev, PCI_COMMAND, &ap->pci_command);
  456. /* OpenFirmware on Mac's does not set this - DOH.. */
  457. if (!(ap->pci_command & PCI_COMMAND_MEMORY)) {
  458. printk(KERN_INFO "%s: Enabling PCI Memory Mapped "
  459. "access - was not enabled by BIOS/Firmware\n",
  460. ap->name);
  461. ap->pci_command = ap->pci_command | PCI_COMMAND_MEMORY;
  462. pci_write_config_word(ap->pdev, PCI_COMMAND,
  463. ap->pci_command);
  464. wmb();
  465. }
  466. pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &ap->pci_latency);
  467. if (ap->pci_latency <= 0x40) {
  468. ap->pci_latency = 0x40;
  469. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, ap->pci_latency);
  470. }
  471. /*
  472. * Remap the regs into kernel space - this is abuse of
  473. * dev->base_addr since it was means for I/O port
  474. * addresses but who gives a damn.
  475. */
  476. dev->base_addr = pci_resource_start(pdev, 0);
  477. ap->regs = ioremap(dev->base_addr, 0x4000);
  478. if (!ap->regs) {
  479. printk(KERN_ERR "%s: Unable to map I/O register, "
  480. "AceNIC %i will be disabled.\n",
  481. ap->name, boards_found);
  482. goto fail_free_netdev;
  483. }
  484. switch(pdev->vendor) {
  485. case PCI_VENDOR_ID_ALTEON:
  486. if (pdev->device == PCI_DEVICE_ID_FARALLON_PN9100T) {
  487. printk(KERN_INFO "%s: Farallon PN9100-T ",
  488. ap->name);
  489. } else {
  490. printk(KERN_INFO "%s: Alteon AceNIC ",
  491. ap->name);
  492. }
  493. break;
  494. case PCI_VENDOR_ID_3COM:
  495. printk(KERN_INFO "%s: 3Com 3C985 ", ap->name);
  496. break;
  497. case PCI_VENDOR_ID_NETGEAR:
  498. printk(KERN_INFO "%s: NetGear GA620 ", ap->name);
  499. break;
  500. case PCI_VENDOR_ID_DEC:
  501. if (pdev->device == PCI_DEVICE_ID_FARALLON_PN9000SX) {
  502. printk(KERN_INFO "%s: Farallon PN9000-SX ",
  503. ap->name);
  504. break;
  505. }
  506. case PCI_VENDOR_ID_SGI:
  507. printk(KERN_INFO "%s: SGI AceNIC ", ap->name);
  508. break;
  509. default:
  510. printk(KERN_INFO "%s: Unknown AceNIC ", ap->name);
  511. break;
  512. }
  513. printk("Gigabit Ethernet at 0x%08lx, ", dev->base_addr);
  514. printk("irq %d\n", pdev->irq);
  515. #ifdef CONFIG_ACENIC_OMIT_TIGON_I
  516. if ((readl(&ap->regs->HostCtrl) >> 28) == 4) {
  517. printk(KERN_ERR "%s: Driver compiled without Tigon I"
  518. " support - NIC disabled\n", dev->name);
  519. goto fail_uninit;
  520. }
  521. #endif
  522. if (ace_allocate_descriptors(dev))
  523. goto fail_free_netdev;
  524. #ifdef MODULE
  525. if (boards_found >= ACE_MAX_MOD_PARMS)
  526. ap->board_idx = BOARD_IDX_OVERFLOW;
  527. else
  528. ap->board_idx = boards_found;
  529. #else
  530. ap->board_idx = BOARD_IDX_STATIC;
  531. #endif
  532. if (ace_init(dev))
  533. goto fail_free_netdev;
  534. if (register_netdev(dev)) {
  535. printk(KERN_ERR "acenic: device registration failed\n");
  536. goto fail_uninit;
  537. }
  538. ap->name = dev->name;
  539. if (ap->pci_using_dac)
  540. dev->features |= NETIF_F_HIGHDMA;
  541. pci_set_drvdata(pdev, dev);
  542. boards_found++;
  543. return 0;
  544. fail_uninit:
  545. ace_init_cleanup(dev);
  546. fail_free_netdev:
  547. free_netdev(dev);
  548. return -ENODEV;
  549. }
  550. static void __devexit acenic_remove_one(struct pci_dev *pdev)
  551. {
  552. struct net_device *dev = pci_get_drvdata(pdev);
  553. struct ace_private *ap = netdev_priv(dev);
  554. struct ace_regs __iomem *regs = ap->regs;
  555. short i;
  556. unregister_netdev(dev);
  557. writel(readl(&regs->CpuCtrl) | CPU_HALT, &regs->CpuCtrl);
  558. if (ap->version >= 2)
  559. writel(readl(&regs->CpuBCtrl) | CPU_HALT, &regs->CpuBCtrl);
  560. /*
  561. * This clears any pending interrupts
  562. */
  563. writel(1, &regs->Mb0Lo);
  564. readl(&regs->CpuCtrl); /* flush */
  565. /*
  566. * Make sure no other CPUs are processing interrupts
  567. * on the card before the buffers are being released.
  568. * Otherwise one might experience some `interesting'
  569. * effects.
  570. *
  571. * Then release the RX buffers - jumbo buffers were
  572. * already released in ace_close().
  573. */
  574. ace_sync_irq(dev->irq);
  575. for (i = 0; i < RX_STD_RING_ENTRIES; i++) {
  576. struct sk_buff *skb = ap->skb->rx_std_skbuff[i].skb;
  577. if (skb) {
  578. struct ring_info *ringp;
  579. dma_addr_t mapping;
  580. ringp = &ap->skb->rx_std_skbuff[i];
  581. mapping = pci_unmap_addr(ringp, mapping);
  582. pci_unmap_page(ap->pdev, mapping,
  583. ACE_STD_BUFSIZE,
  584. PCI_DMA_FROMDEVICE);
  585. ap->rx_std_ring[i].size = 0;
  586. ap->skb->rx_std_skbuff[i].skb = NULL;
  587. dev_kfree_skb(skb);
  588. }
  589. }
  590. if (ap->version >= 2) {
  591. for (i = 0; i < RX_MINI_RING_ENTRIES; i++) {
  592. struct sk_buff *skb = ap->skb->rx_mini_skbuff[i].skb;
  593. if (skb) {
  594. struct ring_info *ringp;
  595. dma_addr_t mapping;
  596. ringp = &ap->skb->rx_mini_skbuff[i];
  597. mapping = pci_unmap_addr(ringp,mapping);
  598. pci_unmap_page(ap->pdev, mapping,
  599. ACE_MINI_BUFSIZE,
  600. PCI_DMA_FROMDEVICE);
  601. ap->rx_mini_ring[i].size = 0;
  602. ap->skb->rx_mini_skbuff[i].skb = NULL;
  603. dev_kfree_skb(skb);
  604. }
  605. }
  606. }
  607. for (i = 0; i < RX_JUMBO_RING_ENTRIES; i++) {
  608. struct sk_buff *skb = ap->skb->rx_jumbo_skbuff[i].skb;
  609. if (skb) {
  610. struct ring_info *ringp;
  611. dma_addr_t mapping;
  612. ringp = &ap->skb->rx_jumbo_skbuff[i];
  613. mapping = pci_unmap_addr(ringp, mapping);
  614. pci_unmap_page(ap->pdev, mapping,
  615. ACE_JUMBO_BUFSIZE,
  616. PCI_DMA_FROMDEVICE);
  617. ap->rx_jumbo_ring[i].size = 0;
  618. ap->skb->rx_jumbo_skbuff[i].skb = NULL;
  619. dev_kfree_skb(skb);
  620. }
  621. }
  622. ace_init_cleanup(dev);
  623. free_netdev(dev);
  624. }
  625. static struct pci_driver acenic_pci_driver = {
  626. .name = "acenic",
  627. .id_table = acenic_pci_tbl,
  628. .probe = acenic_probe_one,
  629. .remove = __devexit_p(acenic_remove_one),
  630. };
  631. static int __init acenic_init(void)
  632. {
  633. return pci_register_driver(&acenic_pci_driver);
  634. }
  635. static void __exit acenic_exit(void)
  636. {
  637. pci_unregister_driver(&acenic_pci_driver);
  638. }
  639. module_init(acenic_init);
  640. module_exit(acenic_exit);
  641. static void ace_free_descriptors(struct net_device *dev)
  642. {
  643. struct ace_private *ap = netdev_priv(dev);
  644. int size;
  645. if (ap->rx_std_ring != NULL) {
  646. size = (sizeof(struct rx_desc) *
  647. (RX_STD_RING_ENTRIES +
  648. RX_JUMBO_RING_ENTRIES +
  649. RX_MINI_RING_ENTRIES +
  650. RX_RETURN_RING_ENTRIES));
  651. pci_free_consistent(ap->pdev, size, ap->rx_std_ring,
  652. ap->rx_ring_base_dma);
  653. ap->rx_std_ring = NULL;
  654. ap->rx_jumbo_ring = NULL;
  655. ap->rx_mini_ring = NULL;
  656. ap->rx_return_ring = NULL;
  657. }
  658. if (ap->evt_ring != NULL) {
  659. size = (sizeof(struct event) * EVT_RING_ENTRIES);
  660. pci_free_consistent(ap->pdev, size, ap->evt_ring,
  661. ap->evt_ring_dma);
  662. ap->evt_ring = NULL;
  663. }
  664. if (ap->tx_ring != NULL && !ACE_IS_TIGON_I(ap)) {
  665. size = (sizeof(struct tx_desc) * MAX_TX_RING_ENTRIES);
  666. pci_free_consistent(ap->pdev, size, ap->tx_ring,
  667. ap->tx_ring_dma);
  668. }
  669. ap->tx_ring = NULL;
  670. if (ap->evt_prd != NULL) {
  671. pci_free_consistent(ap->pdev, sizeof(u32),
  672. (void *)ap->evt_prd, ap->evt_prd_dma);
  673. ap->evt_prd = NULL;
  674. }
  675. if (ap->rx_ret_prd != NULL) {
  676. pci_free_consistent(ap->pdev, sizeof(u32),
  677. (void *)ap->rx_ret_prd,
  678. ap->rx_ret_prd_dma);
  679. ap->rx_ret_prd = NULL;
  680. }
  681. if (ap->tx_csm != NULL) {
  682. pci_free_consistent(ap->pdev, sizeof(u32),
  683. (void *)ap->tx_csm, ap->tx_csm_dma);
  684. ap->tx_csm = NULL;
  685. }
  686. }
  687. static int ace_allocate_descriptors(struct net_device *dev)
  688. {
  689. struct ace_private *ap = netdev_priv(dev);
  690. int size;
  691. size = (sizeof(struct rx_desc) *
  692. (RX_STD_RING_ENTRIES +
  693. RX_JUMBO_RING_ENTRIES +
  694. RX_MINI_RING_ENTRIES +
  695. RX_RETURN_RING_ENTRIES));
  696. ap->rx_std_ring = pci_alloc_consistent(ap->pdev, size,
  697. &ap->rx_ring_base_dma);
  698. if (ap->rx_std_ring == NULL)
  699. goto fail;
  700. ap->rx_jumbo_ring = ap->rx_std_ring + RX_STD_RING_ENTRIES;
  701. ap->rx_mini_ring = ap->rx_jumbo_ring + RX_JUMBO_RING_ENTRIES;
  702. ap->rx_return_ring = ap->rx_mini_ring + RX_MINI_RING_ENTRIES;
  703. size = (sizeof(struct event) * EVT_RING_ENTRIES);
  704. ap->evt_ring = pci_alloc_consistent(ap->pdev, size, &ap->evt_ring_dma);
  705. if (ap->evt_ring == NULL)
  706. goto fail;
  707. /*
  708. * Only allocate a host TX ring for the Tigon II, the Tigon I
  709. * has to use PCI registers for this ;-(
  710. */
  711. if (!ACE_IS_TIGON_I(ap)) {
  712. size = (sizeof(struct tx_desc) * MAX_TX_RING_ENTRIES);
  713. ap->tx_ring = pci_alloc_consistent(ap->pdev, size,
  714. &ap->tx_ring_dma);
  715. if (ap->tx_ring == NULL)
  716. goto fail;
  717. }
  718. ap->evt_prd = pci_alloc_consistent(ap->pdev, sizeof(u32),
  719. &ap->evt_prd_dma);
  720. if (ap->evt_prd == NULL)
  721. goto fail;
  722. ap->rx_ret_prd = pci_alloc_consistent(ap->pdev, sizeof(u32),
  723. &ap->rx_ret_prd_dma);
  724. if (ap->rx_ret_prd == NULL)
  725. goto fail;
  726. ap->tx_csm = pci_alloc_consistent(ap->pdev, sizeof(u32),
  727. &ap->tx_csm_dma);
  728. if (ap->tx_csm == NULL)
  729. goto fail;
  730. return 0;
  731. fail:
  732. /* Clean up. */
  733. ace_init_cleanup(dev);
  734. return 1;
  735. }
  736. /*
  737. * Generic cleanup handling data allocated during init. Used when the
  738. * module is unloaded or if an error occurs during initialization
  739. */
  740. static void ace_init_cleanup(struct net_device *dev)
  741. {
  742. struct ace_private *ap;
  743. ap = netdev_priv(dev);
  744. ace_free_descriptors(dev);
  745. if (ap->info)
  746. pci_free_consistent(ap->pdev, sizeof(struct ace_info),
  747. ap->info, ap->info_dma);
  748. kfree(ap->skb);
  749. kfree(ap->trace_buf);
  750. if (dev->irq)
  751. free_irq(dev->irq, dev);
  752. iounmap(ap->regs);
  753. }
  754. /*
  755. * Commands are considered to be slow.
  756. */
  757. static inline void ace_issue_cmd(struct ace_regs __iomem *regs, struct cmd *cmd)
  758. {
  759. u32 idx;
  760. idx = readl(&regs->CmdPrd);
  761. writel(*(u32 *)(cmd), &regs->CmdRng[idx]);
  762. idx = (idx + 1) % CMD_RING_ENTRIES;
  763. writel(idx, &regs->CmdPrd);
  764. }
  765. static int __devinit ace_init(struct net_device *dev)
  766. {
  767. struct ace_private *ap;
  768. struct ace_regs __iomem *regs;
  769. struct ace_info *info = NULL;
  770. struct pci_dev *pdev;
  771. unsigned long myjif;
  772. u64 tmp_ptr;
  773. u32 tig_ver, mac1, mac2, tmp, pci_state;
  774. int board_idx, ecode = 0;
  775. short i;
  776. unsigned char cache_size;
  777. DECLARE_MAC_BUF(mac);
  778. ap = netdev_priv(dev);
  779. regs = ap->regs;
  780. board_idx = ap->board_idx;
  781. /*
  782. * aman@sgi.com - its useful to do a NIC reset here to
  783. * address the `Firmware not running' problem subsequent
  784. * to any crashes involving the NIC
  785. */
  786. writel(HW_RESET | (HW_RESET << 24), &regs->HostCtrl);
  787. readl(&regs->HostCtrl); /* PCI write posting */
  788. udelay(5);
  789. /*
  790. * Don't access any other registers before this point!
  791. */
  792. #ifdef __BIG_ENDIAN
  793. /*
  794. * This will most likely need BYTE_SWAP once we switch
  795. * to using __raw_writel()
  796. */
  797. writel((WORD_SWAP | CLR_INT | ((WORD_SWAP | CLR_INT) << 24)),
  798. &regs->HostCtrl);
  799. #else
  800. writel((CLR_INT | WORD_SWAP | ((CLR_INT | WORD_SWAP) << 24)),
  801. &regs->HostCtrl);
  802. #endif
  803. readl(&regs->HostCtrl); /* PCI write posting */
  804. /*
  805. * Stop the NIC CPU and clear pending interrupts
  806. */
  807. writel(readl(&regs->CpuCtrl) | CPU_HALT, &regs->CpuCtrl);
  808. readl(&regs->CpuCtrl); /* PCI write posting */
  809. writel(0, &regs->Mb0Lo);
  810. tig_ver = readl(&regs->HostCtrl) >> 28;
  811. switch(tig_ver){
  812. #ifndef CONFIG_ACENIC_OMIT_TIGON_I
  813. case 4:
  814. case 5:
  815. printk(KERN_INFO " Tigon I (Rev. %i), Firmware: %i.%i.%i, ",
  816. tig_ver, tigonFwReleaseMajor, tigonFwReleaseMinor,
  817. tigonFwReleaseFix);
  818. writel(0, &regs->LocalCtrl);
  819. ap->version = 1;
  820. ap->tx_ring_entries = TIGON_I_TX_RING_ENTRIES;
  821. break;
  822. #endif
  823. case 6:
  824. printk(KERN_INFO " Tigon II (Rev. %i), Firmware: %i.%i.%i, ",
  825. tig_ver, tigon2FwReleaseMajor, tigon2FwReleaseMinor,
  826. tigon2FwReleaseFix);
  827. writel(readl(&regs->CpuBCtrl) | CPU_HALT, &regs->CpuBCtrl);
  828. readl(&regs->CpuBCtrl); /* PCI write posting */
  829. /*
  830. * The SRAM bank size does _not_ indicate the amount
  831. * of memory on the card, it controls the _bank_ size!
  832. * Ie. a 1MB AceNIC will have two banks of 512KB.
  833. */
  834. writel(SRAM_BANK_512K, &regs->LocalCtrl);
  835. writel(SYNC_SRAM_TIMING, &regs->MiscCfg);
  836. ap->version = 2;
  837. ap->tx_ring_entries = MAX_TX_RING_ENTRIES;
  838. break;
  839. default:
  840. printk(KERN_WARNING " Unsupported Tigon version detected "
  841. "(%i)\n", tig_ver);
  842. ecode = -ENODEV;
  843. goto init_error;
  844. }
  845. /*
  846. * ModeStat _must_ be set after the SRAM settings as this change
  847. * seems to corrupt the ModeStat and possible other registers.
  848. * The SRAM settings survive resets and setting it to the same
  849. * value a second time works as well. This is what caused the
  850. * `Firmware not running' problem on the Tigon II.
  851. */
  852. #ifdef __BIG_ENDIAN
  853. writel(ACE_BYTE_SWAP_DMA | ACE_WARN | ACE_FATAL | ACE_BYTE_SWAP_BD |
  854. ACE_WORD_SWAP_BD | ACE_NO_JUMBO_FRAG, &regs->ModeStat);
  855. #else
  856. writel(ACE_BYTE_SWAP_DMA | ACE_WARN | ACE_FATAL |
  857. ACE_WORD_SWAP_BD | ACE_NO_JUMBO_FRAG, &regs->ModeStat);
  858. #endif
  859. readl(&regs->ModeStat); /* PCI write posting */
  860. mac1 = 0;
  861. for(i = 0; i < 4; i++) {
  862. int t;
  863. mac1 = mac1 << 8;
  864. t = read_eeprom_byte(dev, 0x8c+i);
  865. if (t < 0) {
  866. ecode = -EIO;
  867. goto init_error;
  868. } else
  869. mac1 |= (t & 0xff);
  870. }
  871. mac2 = 0;
  872. for(i = 4; i < 8; i++) {
  873. int t;
  874. mac2 = mac2 << 8;
  875. t = read_eeprom_byte(dev, 0x8c+i);
  876. if (t < 0) {
  877. ecode = -EIO;
  878. goto init_error;
  879. } else
  880. mac2 |= (t & 0xff);
  881. }
  882. writel(mac1, &regs->MacAddrHi);
  883. writel(mac2, &regs->MacAddrLo);
  884. dev->dev_addr[0] = (mac1 >> 8) & 0xff;
  885. dev->dev_addr[1] = mac1 & 0xff;
  886. dev->dev_addr[2] = (mac2 >> 24) & 0xff;
  887. dev->dev_addr[3] = (mac2 >> 16) & 0xff;
  888. dev->dev_addr[4] = (mac2 >> 8) & 0xff;
  889. dev->dev_addr[5] = mac2 & 0xff;
  890. printk("MAC: %s\n", print_mac(mac, dev->dev_addr));
  891. /*
  892. * Looks like this is necessary to deal with on all architectures,
  893. * even this %$#%$# N440BX Intel based thing doesn't get it right.
  894. * Ie. having two NICs in the machine, one will have the cache
  895. * line set at boot time, the other will not.
  896. */
  897. pdev = ap->pdev;
  898. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_size);
  899. cache_size <<= 2;
  900. if (cache_size != SMP_CACHE_BYTES) {
  901. printk(KERN_INFO " PCI cache line size set incorrectly "
  902. "(%i bytes) by BIOS/FW, ", cache_size);
  903. if (cache_size > SMP_CACHE_BYTES)
  904. printk("expecting %i\n", SMP_CACHE_BYTES);
  905. else {
  906. printk("correcting to %i\n", SMP_CACHE_BYTES);
  907. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE,
  908. SMP_CACHE_BYTES >> 2);
  909. }
  910. }
  911. pci_state = readl(&regs->PciState);
  912. printk(KERN_INFO " PCI bus width: %i bits, speed: %iMHz, "
  913. "latency: %i clks\n",
  914. (pci_state & PCI_32BIT) ? 32 : 64,
  915. (pci_state & PCI_66MHZ) ? 66 : 33,
  916. ap->pci_latency);
  917. /*
  918. * Set the max DMA transfer size. Seems that for most systems
  919. * the performance is better when no MAX parameter is
  920. * set. However for systems enabling PCI write and invalidate,
  921. * DMA writes must be set to the L1 cache line size to get
  922. * optimal performance.
  923. *
  924. * The default is now to turn the PCI write and invalidate off
  925. * - that is what Alteon does for NT.
  926. */
  927. tmp = READ_CMD_MEM | WRITE_CMD_MEM;
  928. if (ap->version >= 2) {
  929. tmp |= (MEM_READ_MULTIPLE | (pci_state & PCI_66MHZ));
  930. /*
  931. * Tuning parameters only supported for 8 cards
  932. */
  933. if (board_idx == BOARD_IDX_OVERFLOW ||
  934. dis_pci_mem_inval[board_idx]) {
  935. if (ap->pci_command & PCI_COMMAND_INVALIDATE) {
  936. ap->pci_command &= ~PCI_COMMAND_INVALIDATE;
  937. pci_write_config_word(pdev, PCI_COMMAND,
  938. ap->pci_command);
  939. printk(KERN_INFO " Disabling PCI memory "
  940. "write and invalidate\n");
  941. }
  942. } else if (ap->pci_command & PCI_COMMAND_INVALIDATE) {
  943. printk(KERN_INFO " PCI memory write & invalidate "
  944. "enabled by BIOS, enabling counter measures\n");
  945. switch(SMP_CACHE_BYTES) {
  946. case 16:
  947. tmp |= DMA_WRITE_MAX_16;
  948. break;
  949. case 32:
  950. tmp |= DMA_WRITE_MAX_32;
  951. break;
  952. case 64:
  953. tmp |= DMA_WRITE_MAX_64;
  954. break;
  955. case 128:
  956. tmp |= DMA_WRITE_MAX_128;
  957. break;
  958. default:
  959. printk(KERN_INFO " Cache line size %i not "
  960. "supported, PCI write and invalidate "
  961. "disabled\n", SMP_CACHE_BYTES);
  962. ap->pci_command &= ~PCI_COMMAND_INVALIDATE;
  963. pci_write_config_word(pdev, PCI_COMMAND,
  964. ap->pci_command);
  965. }
  966. }
  967. }
  968. #ifdef __sparc__
  969. /*
  970. * On this platform, we know what the best dma settings
  971. * are. We use 64-byte maximum bursts, because if we
  972. * burst larger than the cache line size (or even cross
  973. * a 64byte boundary in a single burst) the UltraSparc
  974. * PCI controller will disconnect at 64-byte multiples.
  975. *
  976. * Read-multiple will be properly enabled above, and when
  977. * set will give the PCI controller proper hints about
  978. * prefetching.
  979. */
  980. tmp &= ~DMA_READ_WRITE_MASK;
  981. tmp |= DMA_READ_MAX_64;
  982. tmp |= DMA_WRITE_MAX_64;
  983. #endif
  984. #ifdef __alpha__
  985. tmp &= ~DMA_READ_WRITE_MASK;
  986. tmp |= DMA_READ_MAX_128;
  987. /*
  988. * All the docs say MUST NOT. Well, I did.
  989. * Nothing terrible happens, if we load wrong size.
  990. * Bit w&i still works better!
  991. */
  992. tmp |= DMA_WRITE_MAX_128;
  993. #endif
  994. writel(tmp, &regs->PciState);
  995. #if 0
  996. /*
  997. * The Host PCI bus controller driver has to set FBB.
  998. * If all devices on that PCI bus support FBB, then the controller
  999. * can enable FBB support in the Host PCI Bus controller (or on
  1000. * the PCI-PCI bridge if that applies).
  1001. * -ggg
  1002. */
  1003. /*
  1004. * I have received reports from people having problems when this
  1005. * bit is enabled.
  1006. */
  1007. if (!(ap->pci_command & PCI_COMMAND_FAST_BACK)) {
  1008. printk(KERN_INFO " Enabling PCI Fast Back to Back\n");
  1009. ap->pci_command |= PCI_COMMAND_FAST_BACK;
  1010. pci_write_config_word(pdev, PCI_COMMAND, ap->pci_command);
  1011. }
  1012. #endif
  1013. /*
  1014. * Configure DMA attributes.
  1015. */
  1016. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1017. ap->pci_using_dac = 1;
  1018. } else if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  1019. ap->pci_using_dac = 0;
  1020. } else {
  1021. ecode = -ENODEV;
  1022. goto init_error;
  1023. }
  1024. /*
  1025. * Initialize the generic info block and the command+event rings
  1026. * and the control blocks for the transmit and receive rings
  1027. * as they need to be setup once and for all.
  1028. */
  1029. if (!(info = pci_alloc_consistent(ap->pdev, sizeof(struct ace_info),
  1030. &ap->info_dma))) {
  1031. ecode = -EAGAIN;
  1032. goto init_error;
  1033. }
  1034. ap->info = info;
  1035. /*
  1036. * Get the memory for the skb rings.
  1037. */
  1038. if (!(ap->skb = kmalloc(sizeof(struct ace_skb), GFP_KERNEL))) {
  1039. ecode = -EAGAIN;
  1040. goto init_error;
  1041. }
  1042. ecode = request_irq(pdev->irq, ace_interrupt, IRQF_SHARED,
  1043. DRV_NAME, dev);
  1044. if (ecode) {
  1045. printk(KERN_WARNING "%s: Requested IRQ %d is busy\n",
  1046. DRV_NAME, pdev->irq);
  1047. goto init_error;
  1048. } else
  1049. dev->irq = pdev->irq;
  1050. #ifdef INDEX_DEBUG
  1051. spin_lock_init(&ap->debug_lock);
  1052. ap->last_tx = ACE_TX_RING_ENTRIES(ap) - 1;
  1053. ap->last_std_rx = 0;
  1054. ap->last_mini_rx = 0;
  1055. #endif
  1056. memset(ap->info, 0, sizeof(struct ace_info));
  1057. memset(ap->skb, 0, sizeof(struct ace_skb));
  1058. ace_load_firmware(dev);
  1059. ap->fw_running = 0;
  1060. tmp_ptr = ap->info_dma;
  1061. writel(tmp_ptr >> 32, &regs->InfoPtrHi);
  1062. writel(tmp_ptr & 0xffffffff, &regs->InfoPtrLo);
  1063. memset(ap->evt_ring, 0, EVT_RING_ENTRIES * sizeof(struct event));
  1064. set_aceaddr(&info->evt_ctrl.rngptr, ap->evt_ring_dma);
  1065. info->evt_ctrl.flags = 0;
  1066. *(ap->evt_prd) = 0;
  1067. wmb();
  1068. set_aceaddr(&info->evt_prd_ptr, ap->evt_prd_dma);
  1069. writel(0, &regs->EvtCsm);
  1070. set_aceaddr(&info->cmd_ctrl.rngptr, 0x100);
  1071. info->cmd_ctrl.flags = 0;
  1072. info->cmd_ctrl.max_len = 0;
  1073. for (i = 0; i < CMD_RING_ENTRIES; i++)
  1074. writel(0, &regs->CmdRng[i]);
  1075. writel(0, &regs->CmdPrd);
  1076. writel(0, &regs->CmdCsm);
  1077. tmp_ptr = ap->info_dma;
  1078. tmp_ptr += (unsigned long) &(((struct ace_info *)0)->s.stats);
  1079. set_aceaddr(&info->stats2_ptr, (dma_addr_t) tmp_ptr);
  1080. set_aceaddr(&info->rx_std_ctrl.rngptr, ap->rx_ring_base_dma);
  1081. info->rx_std_ctrl.max_len = ACE_STD_BUFSIZE;
  1082. info->rx_std_ctrl.flags =
  1083. RCB_FLG_TCP_UDP_SUM | RCB_FLG_NO_PSEUDO_HDR | ACE_RCB_VLAN_FLAG;
  1084. memset(ap->rx_std_ring, 0,
  1085. RX_STD_RING_ENTRIES * sizeof(struct rx_desc));
  1086. for (i = 0; i < RX_STD_RING_ENTRIES; i++)
  1087. ap->rx_std_ring[i].flags = BD_FLG_TCP_UDP_SUM;
  1088. ap->rx_std_skbprd = 0;
  1089. atomic_set(&ap->cur_rx_bufs, 0);
  1090. set_aceaddr(&info->rx_jumbo_ctrl.rngptr,
  1091. (ap->rx_ring_base_dma +
  1092. (sizeof(struct rx_desc) * RX_STD_RING_ENTRIES)));
  1093. info->rx_jumbo_ctrl.max_len = 0;
  1094. info->rx_jumbo_ctrl.flags =
  1095. RCB_FLG_TCP_UDP_SUM | RCB_FLG_NO_PSEUDO_HDR | ACE_RCB_VLAN_FLAG;
  1096. memset(ap->rx_jumbo_ring, 0,
  1097. RX_JUMBO_RING_ENTRIES * sizeof(struct rx_desc));
  1098. for (i = 0; i < RX_JUMBO_RING_ENTRIES; i++)
  1099. ap->rx_jumbo_ring[i].flags = BD_FLG_TCP_UDP_SUM | BD_FLG_JUMBO;
  1100. ap->rx_jumbo_skbprd = 0;
  1101. atomic_set(&ap->cur_jumbo_bufs, 0);
  1102. memset(ap->rx_mini_ring, 0,
  1103. RX_MINI_RING_ENTRIES * sizeof(struct rx_desc));
  1104. if (ap->version >= 2) {
  1105. set_aceaddr(&info->rx_mini_ctrl.rngptr,
  1106. (ap->rx_ring_base_dma +
  1107. (sizeof(struct rx_desc) *
  1108. (RX_STD_RING_ENTRIES +
  1109. RX_JUMBO_RING_ENTRIES))));
  1110. info->rx_mini_ctrl.max_len = ACE_MINI_SIZE;
  1111. info->rx_mini_ctrl.flags =
  1112. RCB_FLG_TCP_UDP_SUM|RCB_FLG_NO_PSEUDO_HDR|ACE_RCB_VLAN_FLAG;
  1113. for (i = 0; i < RX_MINI_RING_ENTRIES; i++)
  1114. ap->rx_mini_ring[i].flags =
  1115. BD_FLG_TCP_UDP_SUM | BD_FLG_MINI;
  1116. } else {
  1117. set_aceaddr(&info->rx_mini_ctrl.rngptr, 0);
  1118. info->rx_mini_ctrl.flags = RCB_FLG_RNG_DISABLE;
  1119. info->rx_mini_ctrl.max_len = 0;
  1120. }
  1121. ap->rx_mini_skbprd = 0;
  1122. atomic_set(&ap->cur_mini_bufs, 0);
  1123. set_aceaddr(&info->rx_return_ctrl.rngptr,
  1124. (ap->rx_ring_base_dma +
  1125. (sizeof(struct rx_desc) *
  1126. (RX_STD_RING_ENTRIES +
  1127. RX_JUMBO_RING_ENTRIES +
  1128. RX_MINI_RING_ENTRIES))));
  1129. info->rx_return_ctrl.flags = 0;
  1130. info->rx_return_ctrl.max_len = RX_RETURN_RING_ENTRIES;
  1131. memset(ap->rx_return_ring, 0,
  1132. RX_RETURN_RING_ENTRIES * sizeof(struct rx_desc));
  1133. set_aceaddr(&info->rx_ret_prd_ptr, ap->rx_ret_prd_dma);
  1134. *(ap->rx_ret_prd) = 0;
  1135. writel(TX_RING_BASE, &regs->WinBase);
  1136. if (ACE_IS_TIGON_I(ap)) {
  1137. ap->tx_ring = (__force struct tx_desc *) regs->Window;
  1138. for (i = 0; i < (TIGON_I_TX_RING_ENTRIES
  1139. * sizeof(struct tx_desc)) / sizeof(u32); i++)
  1140. writel(0, (__force void __iomem *)ap->tx_ring + i * 4);
  1141. set_aceaddr(&info->tx_ctrl.rngptr, TX_RING_BASE);
  1142. } else {
  1143. memset(ap->tx_ring, 0,
  1144. MAX_TX_RING_ENTRIES * sizeof(struct tx_desc));
  1145. set_aceaddr(&info->tx_ctrl.rngptr, ap->tx_ring_dma);
  1146. }
  1147. info->tx_ctrl.max_len = ACE_TX_RING_ENTRIES(ap);
  1148. tmp = RCB_FLG_TCP_UDP_SUM | RCB_FLG_NO_PSEUDO_HDR | ACE_RCB_VLAN_FLAG;
  1149. /*
  1150. * The Tigon I does not like having the TX ring in host memory ;-(
  1151. */
  1152. if (!ACE_IS_TIGON_I(ap))
  1153. tmp |= RCB_FLG_TX_HOST_RING;
  1154. #if TX_COAL_INTS_ONLY
  1155. tmp |= RCB_FLG_COAL_INT_ONLY;
  1156. #endif
  1157. info->tx_ctrl.flags = tmp;
  1158. set_aceaddr(&info->tx_csm_ptr, ap->tx_csm_dma);
  1159. /*
  1160. * Potential item for tuning parameter
  1161. */
  1162. #if 0 /* NO */
  1163. writel(DMA_THRESH_16W, &regs->DmaReadCfg);
  1164. writel(DMA_THRESH_16W, &regs->DmaWriteCfg);
  1165. #else
  1166. writel(DMA_THRESH_8W, &regs->DmaReadCfg);
  1167. writel(DMA_THRESH_8W, &regs->DmaWriteCfg);
  1168. #endif
  1169. writel(0, &regs->MaskInt);
  1170. writel(1, &regs->IfIdx);
  1171. #if 0
  1172. /*
  1173. * McKinley boxes do not like us fiddling with AssistState
  1174. * this early
  1175. */
  1176. writel(1, &regs->AssistState);
  1177. #endif
  1178. writel(DEF_STAT, &regs->TuneStatTicks);
  1179. writel(DEF_TRACE, &regs->TuneTrace);
  1180. ace_set_rxtx_parms(dev, 0);
  1181. if (board_idx == BOARD_IDX_OVERFLOW) {
  1182. printk(KERN_WARNING "%s: more than %i NICs detected, "
  1183. "ignoring module parameters!\n",
  1184. ap->name, ACE_MAX_MOD_PARMS);
  1185. } else if (board_idx >= 0) {
  1186. if (tx_coal_tick[board_idx])
  1187. writel(tx_coal_tick[board_idx],
  1188. &regs->TuneTxCoalTicks);
  1189. if (max_tx_desc[board_idx])
  1190. writel(max_tx_desc[board_idx], &regs->TuneMaxTxDesc);
  1191. if (rx_coal_tick[board_idx])
  1192. writel(rx_coal_tick[board_idx],
  1193. &regs->TuneRxCoalTicks);
  1194. if (max_rx_desc[board_idx])
  1195. writel(max_rx_desc[board_idx], &regs->TuneMaxRxDesc);
  1196. if (trace[board_idx])
  1197. writel(trace[board_idx], &regs->TuneTrace);
  1198. if ((tx_ratio[board_idx] > 0) && (tx_ratio[board_idx] < 64))
  1199. writel(tx_ratio[board_idx], &regs->TxBufRat);
  1200. }
  1201. /*
  1202. * Default link parameters
  1203. */
  1204. tmp = LNK_ENABLE | LNK_FULL_DUPLEX | LNK_1000MB | LNK_100MB |
  1205. LNK_10MB | LNK_RX_FLOW_CTL_Y | LNK_NEG_FCTL | LNK_NEGOTIATE;
  1206. if(ap->version >= 2)
  1207. tmp |= LNK_TX_FLOW_CTL_Y;
  1208. /*
  1209. * Override link default parameters
  1210. */
  1211. if ((board_idx >= 0) && link_state[board_idx]) {
  1212. int option = link_state[board_idx];
  1213. tmp = LNK_ENABLE;
  1214. if (option & 0x01) {
  1215. printk(KERN_INFO "%s: Setting half duplex link\n",
  1216. ap->name);
  1217. tmp &= ~LNK_FULL_DUPLEX;
  1218. }
  1219. if (option & 0x02)
  1220. tmp &= ~LNK_NEGOTIATE;
  1221. if (option & 0x10)
  1222. tmp |= LNK_10MB;
  1223. if (option & 0x20)
  1224. tmp |= LNK_100MB;
  1225. if (option & 0x40)
  1226. tmp |= LNK_1000MB;
  1227. if ((option & 0x70) == 0) {
  1228. printk(KERN_WARNING "%s: No media speed specified, "
  1229. "forcing auto negotiation\n", ap->name);
  1230. tmp |= LNK_NEGOTIATE | LNK_1000MB |
  1231. LNK_100MB | LNK_10MB;
  1232. }
  1233. if ((option & 0x100) == 0)
  1234. tmp |= LNK_NEG_FCTL;
  1235. else
  1236. printk(KERN_INFO "%s: Disabling flow control "
  1237. "negotiation\n", ap->name);
  1238. if (option & 0x200)
  1239. tmp |= LNK_RX_FLOW_CTL_Y;
  1240. if ((option & 0x400) && (ap->version >= 2)) {
  1241. printk(KERN_INFO "%s: Enabling TX flow control\n",
  1242. ap->name);
  1243. tmp |= LNK_TX_FLOW_CTL_Y;
  1244. }
  1245. }
  1246. ap->link = tmp;
  1247. writel(tmp, &regs->TuneLink);
  1248. if (ap->version >= 2)
  1249. writel(tmp, &regs->TuneFastLink);
  1250. if (ACE_IS_TIGON_I(ap))
  1251. writel(tigonFwStartAddr, &regs->Pc);
  1252. if (ap->version == 2)
  1253. writel(tigon2FwStartAddr, &regs->Pc);
  1254. writel(0, &regs->Mb0Lo);
  1255. /*
  1256. * Set tx_csm before we start receiving interrupts, otherwise
  1257. * the interrupt handler might think it is supposed to process
  1258. * tx ints before we are up and running, which may cause a null
  1259. * pointer access in the int handler.
  1260. */
  1261. ap->cur_rx = 0;
  1262. ap->tx_prd = *(ap->tx_csm) = ap->tx_ret_csm = 0;
  1263. wmb();
  1264. ace_set_txprd(regs, ap, 0);
  1265. writel(0, &regs->RxRetCsm);
  1266. /*
  1267. * Zero the stats before starting the interface
  1268. */
  1269. memset(&ap->stats, 0, sizeof(ap->stats));
  1270. /*
  1271. * Enable DMA engine now.
  1272. * If we do this sooner, Mckinley box pukes.
  1273. * I assume it's because Tigon II DMA engine wants to check
  1274. * *something* even before the CPU is started.
  1275. */
  1276. writel(1, &regs->AssistState); /* enable DMA */
  1277. /*
  1278. * Start the NIC CPU
  1279. */
  1280. writel(readl(&regs->CpuCtrl) & ~(CPU_HALT|CPU_TRACE), &regs->CpuCtrl);
  1281. readl(&regs->CpuCtrl);
  1282. /*
  1283. * Wait for the firmware to spin up - max 3 seconds.
  1284. */
  1285. myjif = jiffies + 3 * HZ;
  1286. while (time_before(jiffies, myjif) && !ap->fw_running)
  1287. cpu_relax();
  1288. if (!ap->fw_running) {
  1289. printk(KERN_ERR "%s: Firmware NOT running!\n", ap->name);
  1290. ace_dump_trace(ap);
  1291. writel(readl(&regs->CpuCtrl) | CPU_HALT, &regs->CpuCtrl);
  1292. readl(&regs->CpuCtrl);
  1293. /* aman@sgi.com - account for badly behaving firmware/NIC:
  1294. * - have observed that the NIC may continue to generate
  1295. * interrupts for some reason; attempt to stop it - halt
  1296. * second CPU for Tigon II cards, and also clear Mb0
  1297. * - if we're a module, we'll fail to load if this was
  1298. * the only GbE card in the system => if the kernel does
  1299. * see an interrupt from the NIC, code to handle it is
  1300. * gone and OOps! - so free_irq also
  1301. */
  1302. if (ap->version >= 2)
  1303. writel(readl(&regs->CpuBCtrl) | CPU_HALT,
  1304. &regs->CpuBCtrl);
  1305. writel(0, &regs->Mb0Lo);
  1306. readl(&regs->Mb0Lo);
  1307. ecode = -EBUSY;
  1308. goto init_error;
  1309. }
  1310. /*
  1311. * We load the ring here as there seem to be no way to tell the
  1312. * firmware to wipe the ring without re-initializing it.
  1313. */
  1314. if (!test_and_set_bit(0, &ap->std_refill_busy))
  1315. ace_load_std_rx_ring(ap, RX_RING_SIZE);
  1316. else
  1317. printk(KERN_ERR "%s: Someone is busy refilling the RX ring\n",
  1318. ap->name);
  1319. if (ap->version >= 2) {
  1320. if (!test_and_set_bit(0, &ap->mini_refill_busy))
  1321. ace_load_mini_rx_ring(ap, RX_MINI_SIZE);
  1322. else
  1323. printk(KERN_ERR "%s: Someone is busy refilling "
  1324. "the RX mini ring\n", ap->name);
  1325. }
  1326. return 0;
  1327. init_error:
  1328. ace_init_cleanup(dev);
  1329. return ecode;
  1330. }
  1331. static void ace_set_rxtx_parms(struct net_device *dev, int jumbo)
  1332. {
  1333. struct ace_private *ap = netdev_priv(dev);
  1334. struct ace_regs __iomem *regs = ap->regs;
  1335. int board_idx = ap->board_idx;
  1336. if (board_idx >= 0) {
  1337. if (!jumbo) {
  1338. if (!tx_coal_tick[board_idx])
  1339. writel(DEF_TX_COAL, &regs->TuneTxCoalTicks);
  1340. if (!max_tx_desc[board_idx])
  1341. writel(DEF_TX_MAX_DESC, &regs->TuneMaxTxDesc);
  1342. if (!rx_coal_tick[board_idx])
  1343. writel(DEF_RX_COAL, &regs->TuneRxCoalTicks);
  1344. if (!max_rx_desc[board_idx])
  1345. writel(DEF_RX_MAX_DESC, &regs->TuneMaxRxDesc);
  1346. if (!tx_ratio[board_idx])
  1347. writel(DEF_TX_RATIO, &regs->TxBufRat);
  1348. } else {
  1349. if (!tx_coal_tick[board_idx])
  1350. writel(DEF_JUMBO_TX_COAL,
  1351. &regs->TuneTxCoalTicks);
  1352. if (!max_tx_desc[board_idx])
  1353. writel(DEF_JUMBO_TX_MAX_DESC,
  1354. &regs->TuneMaxTxDesc);
  1355. if (!rx_coal_tick[board_idx])
  1356. writel(DEF_JUMBO_RX_COAL,
  1357. &regs->TuneRxCoalTicks);
  1358. if (!max_rx_desc[board_idx])
  1359. writel(DEF_JUMBO_RX_MAX_DESC,
  1360. &regs->TuneMaxRxDesc);
  1361. if (!tx_ratio[board_idx])
  1362. writel(DEF_JUMBO_TX_RATIO, &regs->TxBufRat);
  1363. }
  1364. }
  1365. }
  1366. static void ace_watchdog(struct net_device *data)
  1367. {
  1368. struct net_device *dev = data;
  1369. struct ace_private *ap = netdev_priv(dev);
  1370. struct ace_regs __iomem *regs = ap->regs;
  1371. /*
  1372. * We haven't received a stats update event for more than 2.5
  1373. * seconds and there is data in the transmit queue, thus we
  1374. * asume the card is stuck.
  1375. */
  1376. if (*ap->tx_csm != ap->tx_ret_csm) {
  1377. printk(KERN_WARNING "%s: Transmitter is stuck, %08x\n",
  1378. dev->name, (unsigned int)readl(&regs->HostCtrl));
  1379. /* This can happen due to ieee flow control. */
  1380. } else {
  1381. printk(KERN_DEBUG "%s: BUG... transmitter died. Kicking it.\n",
  1382. dev->name);
  1383. #if 0
  1384. netif_wake_queue(dev);
  1385. #endif
  1386. }
  1387. }
  1388. static void ace_tasklet(unsigned long dev)
  1389. {
  1390. struct ace_private *ap = netdev_priv((struct net_device *)dev);
  1391. int cur_size;
  1392. cur_size = atomic_read(&ap->cur_rx_bufs);
  1393. if ((cur_size < RX_LOW_STD_THRES) &&
  1394. !test_and_set_bit(0, &ap->std_refill_busy)) {
  1395. #ifdef DEBUG
  1396. printk("refilling buffers (current %i)\n", cur_size);
  1397. #endif
  1398. ace_load_std_rx_ring(ap, RX_RING_SIZE - cur_size);
  1399. }
  1400. if (ap->version >= 2) {
  1401. cur_size = atomic_read(&ap->cur_mini_bufs);
  1402. if ((cur_size < RX_LOW_MINI_THRES) &&
  1403. !test_and_set_bit(0, &ap->mini_refill_busy)) {
  1404. #ifdef DEBUG
  1405. printk("refilling mini buffers (current %i)\n",
  1406. cur_size);
  1407. #endif
  1408. ace_load_mini_rx_ring(ap, RX_MINI_SIZE - cur_size);
  1409. }
  1410. }
  1411. cur_size = atomic_read(&ap->cur_jumbo_bufs);
  1412. if (ap->jumbo && (cur_size < RX_LOW_JUMBO_THRES) &&
  1413. !test_and_set_bit(0, &ap->jumbo_refill_busy)) {
  1414. #ifdef DEBUG
  1415. printk("refilling jumbo buffers (current %i)\n", cur_size);
  1416. #endif
  1417. ace_load_jumbo_rx_ring(ap, RX_JUMBO_SIZE - cur_size);
  1418. }
  1419. ap->tasklet_pending = 0;
  1420. }
  1421. /*
  1422. * Copy the contents of the NIC's trace buffer to kernel memory.
  1423. */
  1424. static void ace_dump_trace(struct ace_private *ap)
  1425. {
  1426. #if 0
  1427. if (!ap->trace_buf)
  1428. if (!(ap->trace_buf = kmalloc(ACE_TRACE_SIZE, GFP_KERNEL)))
  1429. return;
  1430. #endif
  1431. }
  1432. /*
  1433. * Load the standard rx ring.
  1434. *
  1435. * Loading rings is safe without holding the spin lock since this is
  1436. * done only before the device is enabled, thus no interrupts are
  1437. * generated and by the interrupt handler/tasklet handler.
  1438. */
  1439. static void ace_load_std_rx_ring(struct ace_private *ap, int nr_bufs)
  1440. {
  1441. struct ace_regs __iomem *regs = ap->regs;
  1442. short i, idx;
  1443. prefetchw(&ap->cur_rx_bufs);
  1444. idx = ap->rx_std_skbprd;
  1445. for (i = 0; i < nr_bufs; i++) {
  1446. struct sk_buff *skb;
  1447. struct rx_desc *rd;
  1448. dma_addr_t mapping;
  1449. skb = alloc_skb(ACE_STD_BUFSIZE + NET_IP_ALIGN, GFP_ATOMIC);
  1450. if (!skb)
  1451. break;
  1452. skb_reserve(skb, NET_IP_ALIGN);
  1453. mapping = pci_map_page(ap->pdev, virt_to_page(skb->data),
  1454. offset_in_page(skb->data),
  1455. ACE_STD_BUFSIZE,
  1456. PCI_DMA_FROMDEVICE);
  1457. ap->skb->rx_std_skbuff[idx].skb = skb;
  1458. pci_unmap_addr_set(&ap->skb->rx_std_skbuff[idx],
  1459. mapping, mapping);
  1460. rd = &ap->rx_std_ring[idx];
  1461. set_aceaddr(&rd->addr, mapping);
  1462. rd->size = ACE_STD_BUFSIZE;
  1463. rd->idx = idx;
  1464. idx = (idx + 1) % RX_STD_RING_ENTRIES;
  1465. }
  1466. if (!i)
  1467. goto error_out;
  1468. atomic_add(i, &ap->cur_rx_bufs);
  1469. ap->rx_std_skbprd = idx;
  1470. if (ACE_IS_TIGON_I(ap)) {
  1471. struct cmd cmd;
  1472. cmd.evt = C_SET_RX_PRD_IDX;
  1473. cmd.code = 0;
  1474. cmd.idx = ap->rx_std_skbprd;
  1475. ace_issue_cmd(regs, &cmd);
  1476. } else {
  1477. writel(idx, &regs->RxStdPrd);
  1478. wmb();
  1479. }
  1480. out:
  1481. clear_bit(0, &ap->std_refill_busy);
  1482. return;
  1483. error_out:
  1484. printk(KERN_INFO "Out of memory when allocating "
  1485. "standard receive buffers\n");
  1486. goto out;
  1487. }
  1488. static void ace_load_mini_rx_ring(struct ace_private *ap, int nr_bufs)
  1489. {
  1490. struct ace_regs __iomem *regs = ap->regs;
  1491. short i, idx;
  1492. prefetchw(&ap->cur_mini_bufs);
  1493. idx = ap->rx_mini_skbprd;
  1494. for (i = 0; i < nr_bufs; i++) {
  1495. struct sk_buff *skb;
  1496. struct rx_desc *rd;
  1497. dma_addr_t mapping;
  1498. skb = alloc_skb(ACE_MINI_BUFSIZE + NET_IP_ALIGN, GFP_ATOMIC);
  1499. if (!skb)
  1500. break;
  1501. skb_reserve(skb, NET_IP_ALIGN);
  1502. mapping = pci_map_page(ap->pdev, virt_to_page(skb->data),
  1503. offset_in_page(skb->data),
  1504. ACE_MINI_BUFSIZE,
  1505. PCI_DMA_FROMDEVICE);
  1506. ap->skb->rx_mini_skbuff[idx].skb = skb;
  1507. pci_unmap_addr_set(&ap->skb->rx_mini_skbuff[idx],
  1508. mapping, mapping);
  1509. rd = &ap->rx_mini_ring[idx];
  1510. set_aceaddr(&rd->addr, mapping);
  1511. rd->size = ACE_MINI_BUFSIZE;
  1512. rd->idx = idx;
  1513. idx = (idx + 1) % RX_MINI_RING_ENTRIES;
  1514. }
  1515. if (!i)
  1516. goto error_out;
  1517. atomic_add(i, &ap->cur_mini_bufs);
  1518. ap->rx_mini_skbprd = idx;
  1519. writel(idx, &regs->RxMiniPrd);
  1520. wmb();
  1521. out:
  1522. clear_bit(0, &ap->mini_refill_busy);
  1523. return;
  1524. error_out:
  1525. printk(KERN_INFO "Out of memory when allocating "
  1526. "mini receive buffers\n");
  1527. goto out;
  1528. }
  1529. /*
  1530. * Load the jumbo rx ring, this may happen at any time if the MTU
  1531. * is changed to a value > 1500.
  1532. */
  1533. static void ace_load_jumbo_rx_ring(struct ace_private *ap, int nr_bufs)
  1534. {
  1535. struct ace_regs __iomem *regs = ap->regs;
  1536. short i, idx;
  1537. idx = ap->rx_jumbo_skbprd;
  1538. for (i = 0; i < nr_bufs; i++) {
  1539. struct sk_buff *skb;
  1540. struct rx_desc *rd;
  1541. dma_addr_t mapping;
  1542. skb = alloc_skb(ACE_JUMBO_BUFSIZE + NET_IP_ALIGN, GFP_ATOMIC);
  1543. if (!skb)
  1544. break;
  1545. skb_reserve(skb, NET_IP_ALIGN);
  1546. mapping = pci_map_page(ap->pdev, virt_to_page(skb->data),
  1547. offset_in_page(skb->data),
  1548. ACE_JUMBO_BUFSIZE,
  1549. PCI_DMA_FROMDEVICE);
  1550. ap->skb->rx_jumbo_skbuff[idx].skb = skb;
  1551. pci_unmap_addr_set(&ap->skb->rx_jumbo_skbuff[idx],
  1552. mapping, mapping);
  1553. rd = &ap->rx_jumbo_ring[idx];
  1554. set_aceaddr(&rd->addr, mapping);
  1555. rd->size = ACE_JUMBO_BUFSIZE;
  1556. rd->idx = idx;
  1557. idx = (idx + 1) % RX_JUMBO_RING_ENTRIES;
  1558. }
  1559. if (!i)
  1560. goto error_out;
  1561. atomic_add(i, &ap->cur_jumbo_bufs);
  1562. ap->rx_jumbo_skbprd = idx;
  1563. if (ACE_IS_TIGON_I(ap)) {
  1564. struct cmd cmd;
  1565. cmd.evt = C_SET_RX_JUMBO_PRD_IDX;
  1566. cmd.code = 0;
  1567. cmd.idx = ap->rx_jumbo_skbprd;
  1568. ace_issue_cmd(regs, &cmd);
  1569. } else {
  1570. writel(idx, &regs->RxJumboPrd);
  1571. wmb();
  1572. }
  1573. out:
  1574. clear_bit(0, &ap->jumbo_refill_busy);
  1575. return;
  1576. error_out:
  1577. if (net_ratelimit())
  1578. printk(KERN_INFO "Out of memory when allocating "
  1579. "jumbo receive buffers\n");
  1580. goto out;
  1581. }
  1582. /*
  1583. * All events are considered to be slow (RX/TX ints do not generate
  1584. * events) and are handled here, outside the main interrupt handler,
  1585. * to reduce the size of the handler.
  1586. */
  1587. static u32 ace_handle_event(struct net_device *dev, u32 evtcsm, u32 evtprd)
  1588. {
  1589. struct ace_private *ap;
  1590. ap = netdev_priv(dev);
  1591. while (evtcsm != evtprd) {
  1592. switch (ap->evt_ring[evtcsm].evt) {
  1593. case E_FW_RUNNING:
  1594. printk(KERN_INFO "%s: Firmware up and running\n",
  1595. ap->name);
  1596. ap->fw_running = 1;
  1597. wmb();
  1598. break;
  1599. case E_STATS_UPDATED:
  1600. break;
  1601. case E_LNK_STATE:
  1602. {
  1603. u16 code = ap->evt_ring[evtcsm].code;
  1604. switch (code) {
  1605. case E_C_LINK_UP:
  1606. {
  1607. u32 state = readl(&ap->regs->GigLnkState);
  1608. printk(KERN_WARNING "%s: Optical link UP "
  1609. "(%s Duplex, Flow Control: %s%s)\n",
  1610. ap->name,
  1611. state & LNK_FULL_DUPLEX ? "Full":"Half",
  1612. state & LNK_TX_FLOW_CTL_Y ? "TX " : "",
  1613. state & LNK_RX_FLOW_CTL_Y ? "RX" : "");
  1614. break;
  1615. }
  1616. case E_C_LINK_DOWN:
  1617. printk(KERN_WARNING "%s: Optical link DOWN\n",
  1618. ap->name);
  1619. break;
  1620. case E_C_LINK_10_100:
  1621. printk(KERN_WARNING "%s: 10/100BaseT link "
  1622. "UP\n", ap->name);
  1623. break;
  1624. default:
  1625. printk(KERN_ERR "%s: Unknown optical link "
  1626. "state %02x\n", ap->name, code);
  1627. }
  1628. break;
  1629. }
  1630. case E_ERROR:
  1631. switch(ap->evt_ring[evtcsm].code) {
  1632. case E_C_ERR_INVAL_CMD:
  1633. printk(KERN_ERR "%s: invalid command error\n",
  1634. ap->name);
  1635. break;
  1636. case E_C_ERR_UNIMP_CMD:
  1637. printk(KERN_ERR "%s: unimplemented command "
  1638. "error\n", ap->name);
  1639. break;
  1640. case E_C_ERR_BAD_CFG:
  1641. printk(KERN_ERR "%s: bad config error\n",
  1642. ap->name);
  1643. break;
  1644. default:
  1645. printk(KERN_ERR "%s: unknown error %02x\n",
  1646. ap->name, ap->evt_ring[evtcsm].code);
  1647. }
  1648. break;
  1649. case E_RESET_JUMBO_RNG:
  1650. {
  1651. int i;
  1652. for (i = 0; i < RX_JUMBO_RING_ENTRIES; i++) {
  1653. if (ap->skb->rx_jumbo_skbuff[i].skb) {
  1654. ap->rx_jumbo_ring[i].size = 0;
  1655. set_aceaddr(&ap->rx_jumbo_ring[i].addr, 0);
  1656. dev_kfree_skb(ap->skb->rx_jumbo_skbuff[i].skb);
  1657. ap->skb->rx_jumbo_skbuff[i].skb = NULL;
  1658. }
  1659. }
  1660. if (ACE_IS_TIGON_I(ap)) {
  1661. struct cmd cmd;
  1662. cmd.evt = C_SET_RX_JUMBO_PRD_IDX;
  1663. cmd.code = 0;
  1664. cmd.idx = 0;
  1665. ace_issue_cmd(ap->regs, &cmd);
  1666. } else {
  1667. writel(0, &((ap->regs)->RxJumboPrd));
  1668. wmb();
  1669. }
  1670. ap->jumbo = 0;
  1671. ap->rx_jumbo_skbprd = 0;
  1672. printk(KERN_INFO "%s: Jumbo ring flushed\n",
  1673. ap->name);
  1674. clear_bit(0, &ap->jumbo_refill_busy);
  1675. break;
  1676. }
  1677. default:
  1678. printk(KERN_ERR "%s: Unhandled event 0x%02x\n",
  1679. ap->name, ap->evt_ring[evtcsm].evt);
  1680. }
  1681. evtcsm = (evtcsm + 1) % EVT_RING_ENTRIES;
  1682. }
  1683. return evtcsm;
  1684. }
  1685. static void ace_rx_int(struct net_device *dev, u32 rxretprd, u32 rxretcsm)
  1686. {
  1687. struct ace_private *ap = netdev_priv(dev);
  1688. u32 idx;
  1689. int mini_count = 0, std_count = 0;
  1690. idx = rxretcsm;
  1691. prefetchw(&ap->cur_rx_bufs);
  1692. prefetchw(&ap->cur_mini_bufs);
  1693. while (idx != rxretprd) {
  1694. struct ring_info *rip;
  1695. struct sk_buff *skb;
  1696. struct rx_desc *rxdesc, *retdesc;
  1697. u32 skbidx;
  1698. int bd_flags, desc_type, mapsize;
  1699. u16 csum;
  1700. /* make sure the rx descriptor isn't read before rxretprd */
  1701. if (idx == rxretcsm)
  1702. rmb();
  1703. retdesc = &ap->rx_return_ring[idx];
  1704. skbidx = retdesc->idx;
  1705. bd_flags = retdesc->flags;
  1706. desc_type = bd_flags & (BD_FLG_JUMBO | BD_FLG_MINI);
  1707. switch(desc_type) {
  1708. /*
  1709. * Normal frames do not have any flags set
  1710. *
  1711. * Mini and normal frames arrive frequently,
  1712. * so use a local counter to avoid doing
  1713. * atomic operations for each packet arriving.
  1714. */
  1715. case 0:
  1716. rip = &ap->skb->rx_std_skbuff[skbidx];
  1717. mapsize = ACE_STD_BUFSIZE;
  1718. rxdesc = &ap->rx_std_ring[skbidx];
  1719. std_count++;
  1720. break;
  1721. case BD_FLG_JUMBO:
  1722. rip = &ap->skb->rx_jumbo_skbuff[skbidx];
  1723. mapsize = ACE_JUMBO_BUFSIZE;
  1724. rxdesc = &ap->rx_jumbo_ring[skbidx];
  1725. atomic_dec(&ap->cur_jumbo_bufs);
  1726. break;
  1727. case BD_FLG_MINI:
  1728. rip = &ap->skb->rx_mini_skbuff[skbidx];
  1729. mapsize = ACE_MINI_BUFSIZE;
  1730. rxdesc = &ap->rx_mini_ring[skbidx];
  1731. mini_count++;
  1732. break;
  1733. default:
  1734. printk(KERN_INFO "%s: unknown frame type (0x%02x) "
  1735. "returned by NIC\n", dev->name,
  1736. retdesc->flags);
  1737. goto error;
  1738. }
  1739. skb = rip->skb;
  1740. rip->skb = NULL;
  1741. pci_unmap_page(ap->pdev,
  1742. pci_unmap_addr(rip, mapping),
  1743. mapsize,
  1744. PCI_DMA_FROMDEVICE);
  1745. skb_put(skb, retdesc->size);
  1746. /*
  1747. * Fly baby, fly!
  1748. */
  1749. csum = retdesc->tcp_udp_csum;
  1750. skb->protocol = eth_type_trans(skb, dev);
  1751. /*
  1752. * Instead of forcing the poor tigon mips cpu to calculate
  1753. * pseudo hdr checksum, we do this ourselves.
  1754. */
  1755. if (bd_flags & BD_FLG_TCP_UDP_SUM) {
  1756. skb->csum = htons(csum);
  1757. skb->ip_summed = CHECKSUM_COMPLETE;
  1758. } else {
  1759. skb->ip_summed = CHECKSUM_NONE;
  1760. }
  1761. /* send it up */
  1762. #if ACENIC_DO_VLAN
  1763. if (ap->vlgrp && (bd_flags & BD_FLG_VLAN_TAG)) {
  1764. vlan_hwaccel_rx(skb, ap->vlgrp, retdesc->vlan);
  1765. } else
  1766. #endif
  1767. netif_rx(skb);
  1768. dev->last_rx = jiffies;
  1769. ap->stats.rx_packets++;
  1770. ap->stats.rx_bytes += retdesc->size;
  1771. idx = (idx + 1) % RX_RETURN_RING_ENTRIES;
  1772. }
  1773. atomic_sub(std_count, &ap->cur_rx_bufs);
  1774. if (!ACE_IS_TIGON_I(ap))
  1775. atomic_sub(mini_count, &ap->cur_mini_bufs);
  1776. out:
  1777. /*
  1778. * According to the documentation RxRetCsm is obsolete with
  1779. * the 12.3.x Firmware - my Tigon I NICs seem to disagree!
  1780. */
  1781. if (ACE_IS_TIGON_I(ap)) {
  1782. writel(idx, &ap->regs->RxRetCsm);
  1783. }
  1784. ap->cur_rx = idx;
  1785. return;
  1786. error:
  1787. idx = rxretprd;
  1788. goto out;
  1789. }
  1790. static inline void ace_tx_int(struct net_device *dev,
  1791. u32 txcsm, u32 idx)
  1792. {
  1793. struct ace_private *ap = netdev_priv(dev);
  1794. do {
  1795. struct sk_buff *skb;
  1796. dma_addr_t mapping;
  1797. struct tx_ring_info *info;
  1798. info = ap->skb->tx_skbuff + idx;
  1799. skb = info->skb;
  1800. mapping = pci_unmap_addr(info, mapping);
  1801. if (mapping) {
  1802. pci_unmap_page(ap->pdev, mapping,
  1803. pci_unmap_len(info, maplen),
  1804. PCI_DMA_TODEVICE);
  1805. pci_unmap_addr_set(info, mapping, 0);
  1806. }
  1807. if (skb) {
  1808. ap->stats.tx_packets++;
  1809. ap->stats.tx_bytes += skb->len;
  1810. dev_kfree_skb_irq(skb);
  1811. info->skb = NULL;
  1812. }
  1813. idx = (idx + 1) % ACE_TX_RING_ENTRIES(ap);
  1814. } while (idx != txcsm);
  1815. if (netif_queue_stopped(dev))
  1816. netif_wake_queue(dev);
  1817. wmb();
  1818. ap->tx_ret_csm = txcsm;
  1819. /* So... tx_ret_csm is advanced _after_ check for device wakeup.
  1820. *
  1821. * We could try to make it before. In this case we would get
  1822. * the following race condition: hard_start_xmit on other cpu
  1823. * enters after we advanced tx_ret_csm and fills space,
  1824. * which we have just freed, so that we make illegal device wakeup.
  1825. * There is no good way to workaround this (at entry
  1826. * to ace_start_xmit detects this condition and prevents
  1827. * ring corruption, but it is not a good workaround.)
  1828. *
  1829. * When tx_ret_csm is advanced after, we wake up device _only_
  1830. * if we really have some space in ring (though the core doing
  1831. * hard_start_xmit can see full ring for some period and has to
  1832. * synchronize.) Superb.
  1833. * BUT! We get another subtle race condition. hard_start_xmit
  1834. * may think that ring is full between wakeup and advancing
  1835. * tx_ret_csm and will stop device instantly! It is not so bad.
  1836. * We are guaranteed that there is something in ring, so that
  1837. * the next irq will resume transmission. To speedup this we could
  1838. * mark descriptor, which closes ring with BD_FLG_COAL_NOW
  1839. * (see ace_start_xmit).
  1840. *
  1841. * Well, this dilemma exists in all lock-free devices.
  1842. * We, following scheme used in drivers by Donald Becker,
  1843. * select the least dangerous.
  1844. * --ANK
  1845. */
  1846. }
  1847. static irqreturn_t ace_interrupt(int irq, void *dev_id)
  1848. {
  1849. struct net_device *dev = (struct net_device *)dev_id;
  1850. struct ace_private *ap = netdev_priv(dev);
  1851. struct ace_regs __iomem *regs = ap->regs;
  1852. u32 idx;
  1853. u32 txcsm, rxretcsm, rxretprd;
  1854. u32 evtcsm, evtprd;
  1855. /*
  1856. * In case of PCI shared interrupts or spurious interrupts,
  1857. * we want to make sure it is actually our interrupt before
  1858. * spending any time in here.
  1859. */
  1860. if (!(readl(&regs->HostCtrl) & IN_INT))
  1861. return IRQ_NONE;
  1862. /*
  1863. * ACK intr now. Otherwise we will lose updates to rx_ret_prd,
  1864. * which happened _after_ rxretprd = *ap->rx_ret_prd; but before
  1865. * writel(0, &regs->Mb0Lo).
  1866. *
  1867. * "IRQ avoidance" recommended in docs applies to IRQs served
  1868. * threads and it is wrong even for that case.
  1869. */
  1870. writel(0, &regs->Mb0Lo);
  1871. readl(&regs->Mb0Lo);
  1872. /*
  1873. * There is no conflict between transmit handling in
  1874. * start_xmit and receive processing, thus there is no reason
  1875. * to take a spin lock for RX handling. Wait until we start
  1876. * working on the other stuff - hey we don't need a spin lock
  1877. * anymore.
  1878. */
  1879. rxretprd = *ap->rx_ret_prd;
  1880. rxretcsm = ap->cur_rx;
  1881. if (rxretprd != rxretcsm)
  1882. ace_rx_int(dev, rxretprd, rxretcsm);
  1883. txcsm = *ap->tx_csm;
  1884. idx = ap->tx_ret_csm;
  1885. if (txcsm != idx) {
  1886. /*
  1887. * If each skb takes only one descriptor this check degenerates
  1888. * to identity, because new space has just been opened.
  1889. * But if skbs are fragmented we must check that this index
  1890. * update releases enough of space, otherwise we just
  1891. * wait for device to make more work.
  1892. */
  1893. if (!tx_ring_full(ap, txcsm, ap->tx_prd))
  1894. ace_tx_int(dev, txcsm, idx);
  1895. }
  1896. evtcsm = readl(&regs->EvtCsm);
  1897. evtprd = *ap->evt_prd;
  1898. if (evtcsm != evtprd) {
  1899. evtcsm = ace_handle_event(dev, evtcsm, evtprd);
  1900. writel(evtcsm, &regs->EvtCsm);
  1901. }
  1902. /*
  1903. * This has to go last in the interrupt handler and run with
  1904. * the spin lock released ... what lock?
  1905. */
  1906. if (netif_running(dev)) {
  1907. int cur_size;
  1908. int run_tasklet = 0;
  1909. cur_size = atomic_read(&ap->cur_rx_bufs);
  1910. if (cur_size < RX_LOW_STD_THRES) {
  1911. if ((cur_size < RX_PANIC_STD_THRES) &&
  1912. !test_and_set_bit(0, &ap->std_refill_busy)) {
  1913. #ifdef DEBUG
  1914. printk("low on std buffers %i\n", cur_size);
  1915. #endif
  1916. ace_load_std_rx_ring(ap,
  1917. RX_RING_SIZE - cur_size);
  1918. } else
  1919. run_tasklet = 1;
  1920. }
  1921. if (!ACE_IS_TIGON_I(ap)) {
  1922. cur_size = atomic_read(&ap->cur_mini_bufs);
  1923. if (cur_size < RX_LOW_MINI_THRES) {
  1924. if ((cur_size < RX_PANIC_MINI_THRES) &&
  1925. !test_and_set_bit(0,
  1926. &ap->mini_refill_busy)) {
  1927. #ifdef DEBUG
  1928. printk("low on mini buffers %i\n",
  1929. cur_size);
  1930. #endif
  1931. ace_load_mini_rx_ring(ap, RX_MINI_SIZE - cur_size);
  1932. } else
  1933. run_tasklet = 1;
  1934. }
  1935. }
  1936. if (ap->jumbo) {
  1937. cur_size = atomic_read(&ap->cur_jumbo_bufs);
  1938. if (cur_size < RX_LOW_JUMBO_THRES) {
  1939. if ((cur_size < RX_PANIC_JUMBO_THRES) &&
  1940. !test_and_set_bit(0,
  1941. &ap->jumbo_refill_busy)){
  1942. #ifdef DEBUG
  1943. printk("low on jumbo buffers %i\n",
  1944. cur_size);
  1945. #endif
  1946. ace_load_jumbo_rx_ring(ap, RX_JUMBO_SIZE - cur_size);
  1947. } else
  1948. run_tasklet = 1;
  1949. }
  1950. }
  1951. if (run_tasklet && !ap->tasklet_pending) {
  1952. ap->tasklet_pending = 1;
  1953. tasklet_schedule(&ap->ace_tasklet);
  1954. }
  1955. }
  1956. return IRQ_HANDLED;
  1957. }
  1958. #if ACENIC_DO_VLAN
  1959. static void ace_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1960. {
  1961. struct ace_private *ap = netdev_priv(dev);
  1962. unsigned long flags;
  1963. local_irq_save(flags);
  1964. ace_mask_irq(dev);
  1965. ap->vlgrp = grp;
  1966. ace_unmask_irq(dev);
  1967. local_irq_restore(flags);
  1968. }
  1969. #endif /* ACENIC_DO_VLAN */
  1970. static int ace_open(struct net_device *dev)
  1971. {
  1972. struct ace_private *ap = netdev_priv(dev);
  1973. struct ace_regs __iomem *regs = ap->regs;
  1974. struct cmd cmd;
  1975. if (!(ap->fw_running)) {
  1976. printk(KERN_WARNING "%s: Firmware not running!\n", dev->name);
  1977. return -EBUSY;
  1978. }
  1979. writel(dev->mtu + ETH_HLEN + 4, &regs->IfMtu);
  1980. cmd.evt = C_CLEAR_STATS;
  1981. cmd.code = 0;
  1982. cmd.idx = 0;
  1983. ace_issue_cmd(regs, &cmd);
  1984. cmd.evt = C_HOST_STATE;
  1985. cmd.code = C_C_STACK_UP;
  1986. cmd.idx = 0;
  1987. ace_issue_cmd(regs, &cmd);
  1988. if (ap->jumbo &&
  1989. !test_and_set_bit(0, &ap->jumbo_refill_busy))
  1990. ace_load_jumbo_rx_ring(ap, RX_JUMBO_SIZE);
  1991. if (dev->flags & IFF_PROMISC) {
  1992. cmd.evt = C_SET_PROMISC_MODE;
  1993. cmd.code = C_C_PROMISC_ENABLE;
  1994. cmd.idx = 0;
  1995. ace_issue_cmd(regs, &cmd);
  1996. ap->promisc = 1;
  1997. }else
  1998. ap->promisc = 0;
  1999. ap->mcast_all = 0;
  2000. #if 0
  2001. cmd.evt = C_LNK_NEGOTIATION;
  2002. cmd.code = 0;
  2003. cmd.idx = 0;
  2004. ace_issue_cmd(regs, &cmd);
  2005. #endif
  2006. netif_start_queue(dev);
  2007. /*
  2008. * Setup the bottom half rx ring refill handler
  2009. */
  2010. tasklet_init(&ap->ace_tasklet, ace_tasklet, (unsigned long)dev);
  2011. return 0;
  2012. }
  2013. static int ace_close(struct net_device *dev)
  2014. {
  2015. struct ace_private *ap = netdev_priv(dev);
  2016. struct ace_regs __iomem *regs = ap->regs;
  2017. struct cmd cmd;
  2018. unsigned long flags;
  2019. short i;
  2020. /*
  2021. * Without (or before) releasing irq and stopping hardware, this
  2022. * is an absolute non-sense, by the way. It will be reset instantly
  2023. * by the first irq.
  2024. */
  2025. netif_stop_queue(dev);
  2026. if (ap->promisc) {
  2027. cmd.evt = C_SET_PROMISC_MODE;
  2028. cmd.code = C_C_PROMISC_DISABLE;
  2029. cmd.idx = 0;
  2030. ace_issue_cmd(regs, &cmd);
  2031. ap->promisc = 0;
  2032. }
  2033. cmd.evt = C_HOST_STATE;
  2034. cmd.code = C_C_STACK_DOWN;
  2035. cmd.idx = 0;
  2036. ace_issue_cmd(regs, &cmd);
  2037. tasklet_kill(&ap->ace_tasklet);
  2038. /*
  2039. * Make sure one CPU is not processing packets while
  2040. * buffers are being released by another.
  2041. */
  2042. local_irq_save(flags);
  2043. ace_mask_irq(dev);
  2044. for (i = 0; i < ACE_TX_RING_ENTRIES(ap); i++) {
  2045. struct sk_buff *skb;
  2046. dma_addr_t mapping;
  2047. struct tx_ring_info *info;
  2048. info = ap->skb->tx_skbuff + i;
  2049. skb = info->skb;
  2050. mapping = pci_unmap_addr(info, mapping);
  2051. if (mapping) {
  2052. if (ACE_IS_TIGON_I(ap)) {
  2053. /* NB: TIGON_1 is special, tx_ring is in io space */
  2054. struct tx_desc __iomem *tx;
  2055. tx = (__force struct tx_desc __iomem *) &ap->tx_ring[i];
  2056. writel(0, &tx->addr.addrhi);
  2057. writel(0, &tx->addr.addrlo);
  2058. writel(0, &tx->flagsize);
  2059. } else
  2060. memset(ap->tx_ring + i, 0,
  2061. sizeof(struct tx_desc));
  2062. pci_unmap_page(ap->pdev, mapping,
  2063. pci_unmap_len(info, maplen),
  2064. PCI_DMA_TODEVICE);
  2065. pci_unmap_addr_set(info, mapping, 0);
  2066. }
  2067. if (skb) {
  2068. dev_kfree_skb(skb);
  2069. info->skb = NULL;
  2070. }
  2071. }
  2072. if (ap->jumbo) {
  2073. cmd.evt = C_RESET_JUMBO_RNG;
  2074. cmd.code = 0;
  2075. cmd.idx = 0;
  2076. ace_issue_cmd(regs, &cmd);
  2077. }
  2078. ace_unmask_irq(dev);
  2079. local_irq_restore(flags);
  2080. return 0;
  2081. }
  2082. static inline dma_addr_t
  2083. ace_map_tx_skb(struct ace_private *ap, struct sk_buff *skb,
  2084. struct sk_buff *tail, u32 idx)
  2085. {
  2086. dma_addr_t mapping;
  2087. struct tx_ring_info *info;
  2088. mapping = pci_map_page(ap->pdev, virt_to_page(skb->data),
  2089. offset_in_page(skb->data),
  2090. skb->len, PCI_DMA_TODEVICE);
  2091. info = ap->skb->tx_skbuff + idx;
  2092. info->skb = tail;
  2093. pci_unmap_addr_set(info, mapping, mapping);
  2094. pci_unmap_len_set(info, maplen, skb->len);
  2095. return mapping;
  2096. }
  2097. static inline void
  2098. ace_load_tx_bd(struct ace_private *ap, struct tx_desc *desc, u64 addr,
  2099. u32 flagsize, u32 vlan_tag)
  2100. {
  2101. #if !USE_TX_COAL_NOW
  2102. flagsize &= ~BD_FLG_COAL_NOW;
  2103. #endif
  2104. if (ACE_IS_TIGON_I(ap)) {
  2105. struct tx_desc __iomem *io = (__force struct tx_desc __iomem *) desc;
  2106. writel(addr >> 32, &io->addr.addrhi);
  2107. writel(addr & 0xffffffff, &io->addr.addrlo);
  2108. writel(flagsize, &io->flagsize);
  2109. #if ACENIC_DO_VLAN
  2110. writel(vlan_tag, &io->vlanres);
  2111. #endif
  2112. } else {
  2113. desc->addr.addrhi = addr >> 32;
  2114. desc->addr.addrlo = addr;
  2115. desc->flagsize = flagsize;
  2116. #if ACENIC_DO_VLAN
  2117. desc->vlanres = vlan_tag;
  2118. #endif
  2119. }
  2120. }
  2121. static int ace_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2122. {
  2123. struct ace_private *ap = netdev_priv(dev);
  2124. struct ace_regs __iomem *regs = ap->regs;
  2125. struct tx_desc *desc;
  2126. u32 idx, flagsize;
  2127. unsigned long maxjiff = jiffies + 3*HZ;
  2128. restart:
  2129. idx = ap->tx_prd;
  2130. if (tx_ring_full(ap, ap->tx_ret_csm, idx))
  2131. goto overflow;
  2132. if (!skb_shinfo(skb)->nr_frags) {
  2133. dma_addr_t mapping;
  2134. u32 vlan_tag = 0;
  2135. mapping = ace_map_tx_skb(ap, skb, skb, idx);
  2136. flagsize = (skb->len << 16) | (BD_FLG_END);
  2137. if (skb->ip_summed == CHECKSUM_PARTIAL)
  2138. flagsize |= BD_FLG_TCP_UDP_SUM;
  2139. #if ACENIC_DO_VLAN
  2140. if (vlan_tx_tag_present(skb)) {
  2141. flagsize |= BD_FLG_VLAN_TAG;
  2142. vlan_tag = vlan_tx_tag_get(skb);
  2143. }
  2144. #endif
  2145. desc = ap->tx_ring + idx;
  2146. idx = (idx + 1) % ACE_TX_RING_ENTRIES(ap);
  2147. /* Look at ace_tx_int for explanations. */
  2148. if (tx_ring_full(ap, ap->tx_ret_csm, idx))
  2149. flagsize |= BD_FLG_COAL_NOW;
  2150. ace_load_tx_bd(ap, desc, mapping, flagsize, vlan_tag);
  2151. } else {
  2152. dma_addr_t mapping;
  2153. u32 vlan_tag = 0;
  2154. int i, len = 0;
  2155. mapping = ace_map_tx_skb(ap, skb, NULL, idx);
  2156. flagsize = (skb_headlen(skb) << 16);
  2157. if (skb->ip_summed == CHECKSUM_PARTIAL)
  2158. flagsize |= BD_FLG_TCP_UDP_SUM;
  2159. #if ACENIC_DO_VLAN
  2160. if (vlan_tx_tag_present(skb)) {
  2161. flagsize |= BD_FLG_VLAN_TAG;
  2162. vlan_tag = vlan_tx_tag_get(skb);
  2163. }
  2164. #endif
  2165. ace_load_tx_bd(ap, ap->tx_ring + idx, mapping, flagsize, vlan_tag);
  2166. idx = (idx + 1) % ACE_TX_RING_ENTRIES(ap);
  2167. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2168. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2169. struct tx_ring_info *info;
  2170. len += frag->size;
  2171. info = ap->skb->tx_skbuff + idx;
  2172. desc = ap->tx_ring + idx;
  2173. mapping = pci_map_page(ap->pdev, frag->page,
  2174. frag->page_offset, frag->size,
  2175. PCI_DMA_TODEVICE);
  2176. flagsize = (frag->size << 16);
  2177. if (skb->ip_summed == CHECKSUM_PARTIAL)
  2178. flagsize |= BD_FLG_TCP_UDP_SUM;
  2179. idx = (idx + 1) % ACE_TX_RING_ENTRIES(ap);
  2180. if (i == skb_shinfo(skb)->nr_frags - 1) {
  2181. flagsize |= BD_FLG_END;
  2182. if (tx_ring_full(ap, ap->tx_ret_csm, idx))
  2183. flagsize |= BD_FLG_COAL_NOW;
  2184. /*
  2185. * Only the last fragment frees
  2186. * the skb!
  2187. */
  2188. info->skb = skb;
  2189. } else {
  2190. info->skb = NULL;
  2191. }
  2192. pci_unmap_addr_set(info, mapping, mapping);
  2193. pci_unmap_len_set(info, maplen, frag->size);
  2194. ace_load_tx_bd(ap, desc, mapping, flagsize, vlan_tag);
  2195. }
  2196. }
  2197. wmb();
  2198. ap->tx_prd = idx;
  2199. ace_set_txprd(regs, ap, idx);
  2200. if (flagsize & BD_FLG_COAL_NOW) {
  2201. netif_stop_queue(dev);
  2202. /*
  2203. * A TX-descriptor producer (an IRQ) might have gotten
  2204. * inbetween, making the ring free again. Since xmit is
  2205. * serialized, this is the only situation we have to
  2206. * re-test.
  2207. */
  2208. if (!tx_ring_full(ap, ap->tx_ret_csm, idx))
  2209. netif_wake_queue(dev);
  2210. }
  2211. dev->trans_start = jiffies;
  2212. return NETDEV_TX_OK;
  2213. overflow:
  2214. /*
  2215. * This race condition is unavoidable with lock-free drivers.
  2216. * We wake up the queue _before_ tx_prd is advanced, so that we can
  2217. * enter hard_start_xmit too early, while tx ring still looks closed.
  2218. * This happens ~1-4 times per 100000 packets, so that we can allow
  2219. * to loop syncing to other CPU. Probably, we need an additional
  2220. * wmb() in ace_tx_intr as well.
  2221. *
  2222. * Note that this race is relieved by reserving one more entry
  2223. * in tx ring than it is necessary (see original non-SG driver).
  2224. * However, with SG we need to reserve 2*MAX_SKB_FRAGS+1, which
  2225. * is already overkill.
  2226. *
  2227. * Alternative is to return with 1 not throttling queue. In this
  2228. * case loop becomes longer, no more useful effects.
  2229. */
  2230. if (time_before(jiffies, maxjiff)) {
  2231. barrier();
  2232. cpu_relax();
  2233. goto restart;
  2234. }
  2235. /* The ring is stuck full. */
  2236. printk(KERN_WARNING "%s: Transmit ring stuck full\n", dev->name);
  2237. return NETDEV_TX_BUSY;
  2238. }
  2239. static int ace_change_mtu(struct net_device *dev, int new_mtu)
  2240. {
  2241. struct ace_private *ap = netdev_priv(dev);
  2242. struct ace_regs __iomem *regs = ap->regs;
  2243. if (new_mtu > ACE_JUMBO_MTU)
  2244. return -EINVAL;
  2245. writel(new_mtu + ETH_HLEN + 4, &regs->IfMtu);
  2246. dev->mtu = new_mtu;
  2247. if (new_mtu > ACE_STD_MTU) {
  2248. if (!(ap->jumbo)) {
  2249. printk(KERN_INFO "%s: Enabling Jumbo frame "
  2250. "support\n", dev->name);
  2251. ap->jumbo = 1;
  2252. if (!test_and_set_bit(0, &ap->jumbo_refill_busy))
  2253. ace_load_jumbo_rx_ring(ap, RX_JUMBO_SIZE);
  2254. ace_set_rxtx_parms(dev, 1);
  2255. }
  2256. } else {
  2257. while (test_and_set_bit(0, &ap->jumbo_refill_busy));
  2258. ace_sync_irq(dev->irq);
  2259. ace_set_rxtx_parms(dev, 0);
  2260. if (ap->jumbo) {
  2261. struct cmd cmd;
  2262. cmd.evt = C_RESET_JUMBO_RNG;
  2263. cmd.code = 0;
  2264. cmd.idx = 0;
  2265. ace_issue_cmd(regs, &cmd);
  2266. }
  2267. }
  2268. return 0;
  2269. }
  2270. static int ace_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2271. {
  2272. struct ace_private *ap = netdev_priv(dev);
  2273. struct ace_regs __iomem *regs = ap->regs;
  2274. u32 link;
  2275. memset(ecmd, 0, sizeof(struct ethtool_cmd));
  2276. ecmd->supported =
  2277. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2278. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2279. SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full |
  2280. SUPPORTED_Autoneg | SUPPORTED_FIBRE);
  2281. ecmd->port = PORT_FIBRE;
  2282. ecmd->transceiver = XCVR_INTERNAL;
  2283. link = readl(&regs->GigLnkState);
  2284. if (link & LNK_1000MB)
  2285. ecmd->speed = SPEED_1000;
  2286. else {
  2287. link = readl(&regs->FastLnkState);
  2288. if (link & LNK_100MB)
  2289. ecmd->speed = SPEED_100;
  2290. else if (link & LNK_10MB)
  2291. ecmd->speed = SPEED_10;
  2292. else
  2293. ecmd->speed = 0;
  2294. }
  2295. if (link & LNK_FULL_DUPLEX)
  2296. ecmd->duplex = DUPLEX_FULL;
  2297. else
  2298. ecmd->duplex = DUPLEX_HALF;
  2299. if (link & LNK_NEGOTIATE)
  2300. ecmd->autoneg = AUTONEG_ENABLE;
  2301. else
  2302. ecmd->autoneg = AUTONEG_DISABLE;
  2303. #if 0
  2304. /*
  2305. * Current struct ethtool_cmd is insufficient
  2306. */
  2307. ecmd->trace = readl(&regs->TuneTrace);
  2308. ecmd->txcoal = readl(&regs->TuneTxCoalTicks);
  2309. ecmd->rxcoal = readl(&regs->TuneRxCoalTicks);
  2310. #endif
  2311. ecmd->maxtxpkt = readl(&regs->TuneMaxTxDesc);
  2312. ecmd->maxrxpkt = readl(&regs->TuneMaxRxDesc);
  2313. return 0;
  2314. }
  2315. static int ace_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2316. {
  2317. struct ace_private *ap = netdev_priv(dev);
  2318. struct ace_regs __iomem *regs = ap->regs;
  2319. u32 link, speed;
  2320. link = readl(&regs->GigLnkState);
  2321. if (link & LNK_1000MB)
  2322. speed = SPEED_1000;
  2323. else {
  2324. link = readl(&regs->FastLnkState);
  2325. if (link & LNK_100MB)
  2326. speed = SPEED_100;
  2327. else if (link & LNK_10MB)
  2328. speed = SPEED_10;
  2329. else
  2330. speed = SPEED_100;
  2331. }
  2332. link = LNK_ENABLE | LNK_1000MB | LNK_100MB | LNK_10MB |
  2333. LNK_RX_FLOW_CTL_Y | LNK_NEG_FCTL;
  2334. if (!ACE_IS_TIGON_I(ap))
  2335. link |= LNK_TX_FLOW_CTL_Y;
  2336. if (ecmd->autoneg == AUTONEG_ENABLE)
  2337. link |= LNK_NEGOTIATE;
  2338. if (ecmd->speed != speed) {
  2339. link &= ~(LNK_1000MB | LNK_100MB | LNK_10MB);
  2340. switch (speed) {
  2341. case SPEED_1000:
  2342. link |= LNK_1000MB;
  2343. break;
  2344. case SPEED_100:
  2345. link |= LNK_100MB;
  2346. break;
  2347. case SPEED_10:
  2348. link |= LNK_10MB;
  2349. break;
  2350. }
  2351. }
  2352. if (ecmd->duplex == DUPLEX_FULL)
  2353. link |= LNK_FULL_DUPLEX;
  2354. if (link != ap->link) {
  2355. struct cmd cmd;
  2356. printk(KERN_INFO "%s: Renegotiating link state\n",
  2357. dev->name);
  2358. ap->link = link;
  2359. writel(link, &regs->TuneLink);
  2360. if (!ACE_IS_TIGON_I(ap))
  2361. writel(link, &regs->TuneFastLink);
  2362. wmb();
  2363. cmd.evt = C_LNK_NEGOTIATION;
  2364. cmd.code = 0;
  2365. cmd.idx = 0;
  2366. ace_issue_cmd(regs, &cmd);
  2367. }
  2368. return 0;
  2369. }
  2370. static void ace_get_drvinfo(struct net_device *dev,
  2371. struct ethtool_drvinfo *info)
  2372. {
  2373. struct ace_private *ap = netdev_priv(dev);
  2374. strlcpy(info->driver, "acenic", sizeof(info->driver));
  2375. snprintf(info->version, sizeof(info->version), "%i.%i.%i",
  2376. tigonFwReleaseMajor, tigonFwReleaseMinor,
  2377. tigonFwReleaseFix);
  2378. if (ap->pdev)
  2379. strlcpy(info->bus_info, pci_name(ap->pdev),
  2380. sizeof(info->bus_info));
  2381. }
  2382. /*
  2383. * Set the hardware MAC address.
  2384. */
  2385. static int ace_set_mac_addr(struct net_device *dev, void *p)
  2386. {
  2387. struct ace_private *ap = netdev_priv(dev);
  2388. struct ace_regs __iomem *regs = ap->regs;
  2389. struct sockaddr *addr=p;
  2390. u8 *da;
  2391. struct cmd cmd;
  2392. if(netif_running(dev))
  2393. return -EBUSY;
  2394. memcpy(dev->dev_addr, addr->sa_data,dev->addr_len);
  2395. da = (u8 *)dev->dev_addr;
  2396. writel(da[0] << 8 | da[1], &regs->MacAddrHi);
  2397. writel((da[2] << 24) | (da[3] << 16) | (da[4] << 8) | da[5],
  2398. &regs->MacAddrLo);
  2399. cmd.evt = C_SET_MAC_ADDR;
  2400. cmd.code = 0;
  2401. cmd.idx = 0;
  2402. ace_issue_cmd(regs, &cmd);
  2403. return 0;
  2404. }
  2405. static void ace_set_multicast_list(struct net_device *dev)
  2406. {
  2407. struct ace_private *ap = netdev_priv(dev);
  2408. struct ace_regs __iomem *regs = ap->regs;
  2409. struct cmd cmd;
  2410. if ((dev->flags & IFF_ALLMULTI) && !(ap->mcast_all)) {
  2411. cmd.evt = C_SET_MULTICAST_MODE;
  2412. cmd.code = C_C_MCAST_ENABLE;
  2413. cmd.idx = 0;
  2414. ace_issue_cmd(regs, &cmd);
  2415. ap->mcast_all = 1;
  2416. } else if (ap->mcast_all) {
  2417. cmd.evt = C_SET_MULTICAST_MODE;
  2418. cmd.code = C_C_MCAST_DISABLE;
  2419. cmd.idx = 0;
  2420. ace_issue_cmd(regs, &cmd);
  2421. ap->mcast_all = 0;
  2422. }
  2423. if ((dev->flags & IFF_PROMISC) && !(ap->promisc)) {
  2424. cmd.evt = C_SET_PROMISC_MODE;
  2425. cmd.code = C_C_PROMISC_ENABLE;
  2426. cmd.idx = 0;
  2427. ace_issue_cmd(regs, &cmd);
  2428. ap->promisc = 1;
  2429. }else if (!(dev->flags & IFF_PROMISC) && (ap->promisc)) {
  2430. cmd.evt = C_SET_PROMISC_MODE;
  2431. cmd.code = C_C_PROMISC_DISABLE;
  2432. cmd.idx = 0;
  2433. ace_issue_cmd(regs, &cmd);
  2434. ap->promisc = 0;
  2435. }
  2436. /*
  2437. * For the time being multicast relies on the upper layers
  2438. * filtering it properly. The Firmware does not allow one to
  2439. * set the entire multicast list at a time and keeping track of
  2440. * it here is going to be messy.
  2441. */
  2442. if ((dev->mc_count) && !(ap->mcast_all)) {
  2443. cmd.evt = C_SET_MULTICAST_MODE;
  2444. cmd.code = C_C_MCAST_ENABLE;
  2445. cmd.idx = 0;
  2446. ace_issue_cmd(regs, &cmd);
  2447. }else if (!ap->mcast_all) {
  2448. cmd.evt = C_SET_MULTICAST_MODE;
  2449. cmd.code = C_C_MCAST_DISABLE;
  2450. cmd.idx = 0;
  2451. ace_issue_cmd(regs, &cmd);
  2452. }
  2453. }
  2454. static struct net_device_stats *ace_get_stats(struct net_device *dev)
  2455. {
  2456. struct ace_private *ap = netdev_priv(dev);
  2457. struct ace_mac_stats __iomem *mac_stats =
  2458. (struct ace_mac_stats __iomem *)ap->regs->Stats;
  2459. ap->stats.rx_missed_errors = readl(&mac_stats->drop_space);
  2460. ap->stats.multicast = readl(&mac_stats->kept_mc);
  2461. ap->stats.collisions = readl(&mac_stats->coll);
  2462. return &ap->stats;
  2463. }
  2464. static void __devinit ace_copy(struct ace_regs __iomem *regs, void *src,
  2465. u32 dest, int size)
  2466. {
  2467. void __iomem *tdest;
  2468. u32 *wsrc;
  2469. short tsize, i;
  2470. if (size <= 0)
  2471. return;
  2472. while (size > 0) {
  2473. tsize = min_t(u32, ((~dest & (ACE_WINDOW_SIZE - 1)) + 1),
  2474. min_t(u32, size, ACE_WINDOW_SIZE));
  2475. tdest = (void __iomem *) &regs->Window +
  2476. (dest & (ACE_WINDOW_SIZE - 1));
  2477. writel(dest & ~(ACE_WINDOW_SIZE - 1), &regs->WinBase);
  2478. /*
  2479. * This requires byte swapping on big endian, however
  2480. * writel does that for us
  2481. */
  2482. wsrc = src;
  2483. for (i = 0; i < (tsize / 4); i++) {
  2484. writel(wsrc[i], tdest + i*4);
  2485. }
  2486. dest += tsize;
  2487. src += tsize;
  2488. size -= tsize;
  2489. }
  2490. return;
  2491. }
  2492. static void __devinit ace_clear(struct ace_regs __iomem *regs, u32 dest, int size)
  2493. {
  2494. void __iomem *tdest;
  2495. short tsize = 0, i;
  2496. if (size <= 0)
  2497. return;
  2498. while (size > 0) {
  2499. tsize = min_t(u32, ((~dest & (ACE_WINDOW_SIZE - 1)) + 1),
  2500. min_t(u32, size, ACE_WINDOW_SIZE));
  2501. tdest = (void __iomem *) &regs->Window +
  2502. (dest & (ACE_WINDOW_SIZE - 1));
  2503. writel(dest & ~(ACE_WINDOW_SIZE - 1), &regs->WinBase);
  2504. for (i = 0; i < (tsize / 4); i++) {
  2505. writel(0, tdest + i*4);
  2506. }
  2507. dest += tsize;
  2508. size -= tsize;
  2509. }
  2510. return;
  2511. }
  2512. /*
  2513. * Download the firmware into the SRAM on the NIC
  2514. *
  2515. * This operation requires the NIC to be halted and is performed with
  2516. * interrupts disabled and with the spinlock hold.
  2517. */
  2518. static int __devinit ace_load_firmware(struct net_device *dev)
  2519. {
  2520. struct ace_private *ap = netdev_priv(dev);
  2521. struct ace_regs __iomem *regs = ap->regs;
  2522. if (!(readl(&regs->CpuCtrl) & CPU_HALTED)) {
  2523. printk(KERN_ERR "%s: trying to download firmware while the "
  2524. "CPU is running!\n", ap->name);
  2525. return -EFAULT;
  2526. }
  2527. /*
  2528. * Do not try to clear more than 512KB or we end up seeing
  2529. * funny things on NICs with only 512KB SRAM
  2530. */
  2531. ace_clear(regs, 0x2000, 0x80000-0x2000);
  2532. if (ACE_IS_TIGON_I(ap)) {
  2533. ace_copy(regs, tigonFwText, tigonFwTextAddr, tigonFwTextLen);
  2534. ace_copy(regs, tigonFwData, tigonFwDataAddr, tigonFwDataLen);
  2535. ace_copy(regs, tigonFwRodata, tigonFwRodataAddr,
  2536. tigonFwRodataLen);
  2537. ace_clear(regs, tigonFwBssAddr, tigonFwBssLen);
  2538. ace_clear(regs, tigonFwSbssAddr, tigonFwSbssLen);
  2539. }else if (ap->version == 2) {
  2540. ace_clear(regs, tigon2FwBssAddr, tigon2FwBssLen);
  2541. ace_clear(regs, tigon2FwSbssAddr, tigon2FwSbssLen);
  2542. ace_copy(regs, tigon2FwText, tigon2FwTextAddr,tigon2FwTextLen);
  2543. ace_copy(regs, tigon2FwRodata, tigon2FwRodataAddr,
  2544. tigon2FwRodataLen);
  2545. ace_copy(regs, tigon2FwData, tigon2FwDataAddr,tigon2FwDataLen);
  2546. }
  2547. return 0;
  2548. }
  2549. /*
  2550. * The eeprom on the AceNIC is an Atmel i2c EEPROM.
  2551. *
  2552. * Accessing the EEPROM is `interesting' to say the least - don't read
  2553. * this code right after dinner.
  2554. *
  2555. * This is all about black magic and bit-banging the device .... I
  2556. * wonder in what hospital they have put the guy who designed the i2c
  2557. * specs.
  2558. *
  2559. * Oh yes, this is only the beginning!
  2560. *
  2561. * Thanks to Stevarino Webinski for helping tracking down the bugs in the
  2562. * code i2c readout code by beta testing all my hacks.
  2563. */
  2564. static void __devinit eeprom_start(struct ace_regs __iomem *regs)
  2565. {
  2566. u32 local;
  2567. readl(&regs->LocalCtrl);
  2568. udelay(ACE_SHORT_DELAY);
  2569. local = readl(&regs->LocalCtrl);
  2570. local |= EEPROM_DATA_OUT | EEPROM_WRITE_ENABLE;
  2571. writel(local, &regs->LocalCtrl);
  2572. readl(&regs->LocalCtrl);
  2573. mb();
  2574. udelay(ACE_SHORT_DELAY);
  2575. local |= EEPROM_CLK_OUT;
  2576. writel(local, &regs->LocalCtrl);
  2577. readl(&regs->LocalCtrl);
  2578. mb();
  2579. udelay(ACE_SHORT_DELAY);
  2580. local &= ~EEPROM_DATA_OUT;
  2581. writel(local, &regs->LocalCtrl);
  2582. readl(&regs->LocalCtrl);
  2583. mb();
  2584. udelay(ACE_SHORT_DELAY);
  2585. local &= ~EEPROM_CLK_OUT;
  2586. writel(local, &regs->LocalCtrl);
  2587. readl(&regs->LocalCtrl);
  2588. mb();
  2589. }
  2590. static void __devinit eeprom_prep(struct ace_regs __iomem *regs, u8 magic)
  2591. {
  2592. short i;
  2593. u32 local;
  2594. udelay(ACE_SHORT_DELAY);
  2595. local = readl(&regs->LocalCtrl);
  2596. local &= ~EEPROM_DATA_OUT;
  2597. local |= EEPROM_WRITE_ENABLE;
  2598. writel(local, &regs->LocalCtrl);
  2599. readl(&regs->LocalCtrl);
  2600. mb();
  2601. for (i = 0; i < 8; i++, magic <<= 1) {
  2602. udelay(ACE_SHORT_DELAY);
  2603. if (magic & 0x80)
  2604. local |= EEPROM_DATA_OUT;
  2605. else
  2606. local &= ~EEPROM_DATA_OUT;
  2607. writel(local, &regs->LocalCtrl);
  2608. readl(&regs->LocalCtrl);
  2609. mb();
  2610. udelay(ACE_SHORT_DELAY);
  2611. local |= EEPROM_CLK_OUT;
  2612. writel(local, &regs->LocalCtrl);
  2613. readl(&regs->LocalCtrl);
  2614. mb();
  2615. udelay(ACE_SHORT_DELAY);
  2616. local &= ~(EEPROM_CLK_OUT | EEPROM_DATA_OUT);
  2617. writel(local, &regs->LocalCtrl);
  2618. readl(&regs->LocalCtrl);
  2619. mb();
  2620. }
  2621. }
  2622. static int __devinit eeprom_check_ack(struct ace_regs __iomem *regs)
  2623. {
  2624. int state;
  2625. u32 local;
  2626. local = readl(&regs->LocalCtrl);
  2627. local &= ~EEPROM_WRITE_ENABLE;
  2628. writel(local, &regs->LocalCtrl);
  2629. readl(&regs->LocalCtrl);
  2630. mb();
  2631. udelay(ACE_LONG_DELAY);
  2632. local |= EEPROM_CLK_OUT;
  2633. writel(local, &regs->LocalCtrl);
  2634. readl(&regs->LocalCtrl);
  2635. mb();
  2636. udelay(ACE_SHORT_DELAY);
  2637. /* sample data in middle of high clk */
  2638. state = (readl(&regs->LocalCtrl) & EEPROM_DATA_IN) != 0;
  2639. udelay(ACE_SHORT_DELAY);
  2640. mb();
  2641. writel(readl(&regs->LocalCtrl) & ~EEPROM_CLK_OUT, &regs->LocalCtrl);
  2642. readl(&regs->LocalCtrl);
  2643. mb();
  2644. return state;
  2645. }
  2646. static void __devinit eeprom_stop(struct ace_regs __iomem *regs)
  2647. {
  2648. u32 local;
  2649. udelay(ACE_SHORT_DELAY);
  2650. local = readl(&regs->LocalCtrl);
  2651. local |= EEPROM_WRITE_ENABLE;
  2652. writel(local, &regs->LocalCtrl);
  2653. readl(&regs->LocalCtrl);
  2654. mb();
  2655. udelay(ACE_SHORT_DELAY);
  2656. local &= ~EEPROM_DATA_OUT;
  2657. writel(local, &regs->LocalCtrl);
  2658. readl(&regs->LocalCtrl);
  2659. mb();
  2660. udelay(ACE_SHORT_DELAY);
  2661. local |= EEPROM_CLK_OUT;
  2662. writel(local, &regs->LocalCtrl);
  2663. readl(&regs->LocalCtrl);
  2664. mb();
  2665. udelay(ACE_SHORT_DELAY);
  2666. local |= EEPROM_DATA_OUT;
  2667. writel(local, &regs->LocalCtrl);
  2668. readl(&regs->LocalCtrl);
  2669. mb();
  2670. udelay(ACE_LONG_DELAY);
  2671. local &= ~EEPROM_CLK_OUT;
  2672. writel(local, &regs->LocalCtrl);
  2673. mb();
  2674. }
  2675. /*
  2676. * Read a whole byte from the EEPROM.
  2677. */
  2678. static int __devinit read_eeprom_byte(struct net_device *dev,
  2679. unsigned long offset)
  2680. {
  2681. struct ace_private *ap = netdev_priv(dev);
  2682. struct ace_regs __iomem *regs = ap->regs;
  2683. unsigned long flags;
  2684. u32 local;
  2685. int result = 0;
  2686. short i;
  2687. /*
  2688. * Don't take interrupts on this CPU will bit banging
  2689. * the %#%#@$ I2C device
  2690. */
  2691. local_irq_save(flags);
  2692. eeprom_start(regs);
  2693. eeprom_prep(regs, EEPROM_WRITE_SELECT);
  2694. if (eeprom_check_ack(regs)) {
  2695. local_irq_restore(flags);
  2696. printk(KERN_ERR "%s: Unable to sync eeprom\n", ap->name);
  2697. result = -EIO;
  2698. goto eeprom_read_error;
  2699. }
  2700. eeprom_prep(regs, (offset >> 8) & 0xff);
  2701. if (eeprom_check_ack(regs)) {
  2702. local_irq_restore(flags);
  2703. printk(KERN_ERR "%s: Unable to set address byte 0\n",
  2704. ap->name);
  2705. result = -EIO;
  2706. goto eeprom_read_error;
  2707. }
  2708. eeprom_prep(regs, offset & 0xff);
  2709. if (eeprom_check_ack(regs)) {
  2710. local_irq_restore(flags);
  2711. printk(KERN_ERR "%s: Unable to set address byte 1\n",
  2712. ap->name);
  2713. result = -EIO;
  2714. goto eeprom_read_error;
  2715. }
  2716. eeprom_start(regs);
  2717. eeprom_prep(regs, EEPROM_READ_SELECT);
  2718. if (eeprom_check_ack(regs)) {
  2719. local_irq_restore(flags);
  2720. printk(KERN_ERR "%s: Unable to set READ_SELECT\n",
  2721. ap->name);
  2722. result = -EIO;
  2723. goto eeprom_read_error;
  2724. }
  2725. for (i = 0; i < 8; i++) {
  2726. local = readl(&regs->LocalCtrl);
  2727. local &= ~EEPROM_WRITE_ENABLE;
  2728. writel(local, &regs->LocalCtrl);
  2729. readl(&regs->LocalCtrl);
  2730. udelay(ACE_LONG_DELAY);
  2731. mb();
  2732. local |= EEPROM_CLK_OUT;
  2733. writel(local, &regs->LocalCtrl);
  2734. readl(&regs->LocalCtrl);
  2735. mb();
  2736. udelay(ACE_SHORT_DELAY);
  2737. /* sample data mid high clk */
  2738. result = (result << 1) |
  2739. ((readl(&regs->LocalCtrl) & EEPROM_DATA_IN) != 0);
  2740. udelay(ACE_SHORT_DELAY);
  2741. mb();
  2742. local = readl(&regs->LocalCtrl);
  2743. local &= ~EEPROM_CLK_OUT;
  2744. writel(local, &regs->LocalCtrl);
  2745. readl(&regs->LocalCtrl);
  2746. udelay(ACE_SHORT_DELAY);
  2747. mb();
  2748. if (i == 7) {
  2749. local |= EEPROM_WRITE_ENABLE;
  2750. writel(local, &regs->LocalCtrl);
  2751. readl(&regs->LocalCtrl);
  2752. mb();
  2753. udelay(ACE_SHORT_DELAY);
  2754. }
  2755. }
  2756. local |= EEPROM_DATA_OUT;
  2757. writel(local, &regs->LocalCtrl);
  2758. readl(&regs->LocalCtrl);
  2759. mb();
  2760. udelay(ACE_SHORT_DELAY);
  2761. writel(readl(&regs->LocalCtrl) | EEPROM_CLK_OUT, &regs->LocalCtrl);
  2762. readl(&regs->LocalCtrl);
  2763. udelay(ACE_LONG_DELAY);
  2764. writel(readl(&regs->LocalCtrl) & ~EEPROM_CLK_OUT, &regs->LocalCtrl);
  2765. readl(&regs->LocalCtrl);
  2766. mb();
  2767. udelay(ACE_SHORT_DELAY);
  2768. eeprom_stop(regs);
  2769. local_irq_restore(flags);
  2770. out:
  2771. return result;
  2772. eeprom_read_error:
  2773. printk(KERN_ERR "%s: Unable to read eeprom byte 0x%02lx\n",
  2774. ap->name, offset);
  2775. goto out;
  2776. }
  2777. /*
  2778. * Local variables:
  2779. * compile-command: "gcc -D__SMP__ -D__KERNEL__ -DMODULE -I../../include -Wall -Wstrict-prototypes -O2 -fomit-frame-pointer -pipe -fno-strength-reduce -DMODVERSIONS -include ../../include/linux/modversions.h -c -o acenic.o acenic.c"
  2780. * End:
  2781. */