amd76xrom.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * amd76xrom.c
  3. *
  4. * Normal mappings of chips in physical memory
  5. * $Id: amd76xrom.c,v 1.21 2005/11/07 11:14:26 gleixner Exp $
  6. */
  7. #include <linux/module.h>
  8. #include <linux/types.h>
  9. #include <linux/version.h>
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <asm/io.h>
  13. #include <linux/mtd/mtd.h>
  14. #include <linux/mtd/map.h>
  15. #include <linux/mtd/cfi.h>
  16. #include <linux/mtd/flashchip.h>
  17. #include <linux/pci.h>
  18. #include <linux/pci_ids.h>
  19. #include <linux/list.h>
  20. #define xstr(s) str(s)
  21. #define str(s) #s
  22. #define MOD_NAME xstr(KBUILD_BASENAME)
  23. #define ADDRESS_NAME_LEN 18
  24. #define ROM_PROBE_STEP_SIZE (64*1024) /* 64KiB */
  25. struct amd76xrom_window {
  26. void __iomem *virt;
  27. unsigned long phys;
  28. unsigned long size;
  29. struct list_head maps;
  30. struct resource rsrc;
  31. struct pci_dev *pdev;
  32. };
  33. struct amd76xrom_map_info {
  34. struct list_head list;
  35. struct map_info map;
  36. struct mtd_info *mtd;
  37. struct resource rsrc;
  38. char map_name[sizeof(MOD_NAME) + 2 + ADDRESS_NAME_LEN];
  39. };
  40. /* The 2 bits controlling the window size are often set to allow reading
  41. * the BIOS, but too small to allow writing, since the lock registers are
  42. * 4MiB lower in the address space than the data.
  43. *
  44. * This is intended to prevent flashing the bios, perhaps accidentally.
  45. *
  46. * This parameter allows the normal driver to over-ride the BIOS settings.
  47. *
  48. * The bits are 6 and 7. If both bits are set, it is a 5MiB window.
  49. * If only the 7 Bit is set, it is a 4MiB window. Otherwise, a
  50. * 64KiB window.
  51. *
  52. */
  53. static uint win_size_bits;
  54. module_param(win_size_bits, uint, 0);
  55. MODULE_PARM_DESC(win_size_bits, "ROM window size bits override for 0x43 byte, normally set by BIOS.");
  56. static struct amd76xrom_window amd76xrom_window = {
  57. .maps = LIST_HEAD_INIT(amd76xrom_window.maps),
  58. };
  59. static void amd76xrom_cleanup(struct amd76xrom_window *window)
  60. {
  61. struct amd76xrom_map_info *map, *scratch;
  62. u8 byte;
  63. if (window->pdev) {
  64. /* Disable writes through the rom window */
  65. pci_read_config_byte(window->pdev, 0x40, &byte);
  66. pci_write_config_byte(window->pdev, 0x40, byte & ~1);
  67. pci_dev_put(window->pdev);
  68. }
  69. /* Free all of the mtd devices */
  70. list_for_each_entry_safe(map, scratch, &window->maps, list) {
  71. if (map->rsrc.parent) {
  72. release_resource(&map->rsrc);
  73. }
  74. del_mtd_device(map->mtd);
  75. map_destroy(map->mtd);
  76. list_del(&map->list);
  77. kfree(map);
  78. }
  79. if (window->rsrc.parent)
  80. release_resource(&window->rsrc);
  81. if (window->virt) {
  82. iounmap(window->virt);
  83. window->virt = NULL;
  84. window->phys = 0;
  85. window->size = 0;
  86. window->pdev = NULL;
  87. }
  88. }
  89. static int __devinit amd76xrom_init_one (struct pci_dev *pdev,
  90. const struct pci_device_id *ent)
  91. {
  92. static char *rom_probe_types[] = { "cfi_probe", "jedec_probe", NULL };
  93. u8 byte;
  94. struct amd76xrom_window *window = &amd76xrom_window;
  95. struct amd76xrom_map_info *map = NULL;
  96. unsigned long map_top;
  97. /* Remember the pci dev I find the window in - already have a ref */
  98. window->pdev = pdev;
  99. /* Enable the selected rom window. This is often incorrectly
  100. * set up by the BIOS, and the 4MiB offset for the lock registers
  101. * requires the full 5MiB of window space.
  102. *
  103. * This 'write, then read' approach leaves the bits for
  104. * other uses of the hardware info.
  105. */
  106. pci_read_config_byte(pdev, 0x43, &byte);
  107. pci_write_config_byte(pdev, 0x43, byte | win_size_bits );
  108. /* Assume the rom window is properly setup, and find it's size */
  109. pci_read_config_byte(pdev, 0x43, &byte);
  110. if ((byte & ((1<<7)|(1<<6))) == ((1<<7)|(1<<6))) {
  111. window->phys = 0xffb00000; /* 5MiB */
  112. }
  113. else if ((byte & (1<<7)) == (1<<7)) {
  114. window->phys = 0xffc00000; /* 4MiB */
  115. }
  116. else {
  117. window->phys = 0xffff0000; /* 64KiB */
  118. }
  119. window->size = 0xffffffffUL - window->phys + 1UL;
  120. /*
  121. * Try to reserve the window mem region. If this fails then
  122. * it is likely due to a fragment of the window being
  123. * "reseved" by the BIOS. In the case that the
  124. * request_mem_region() fails then once the rom size is
  125. * discovered we will try to reserve the unreserved fragment.
  126. */
  127. window->rsrc.name = MOD_NAME;
  128. window->rsrc.start = window->phys;
  129. window->rsrc.end = window->phys + window->size - 1;
  130. window->rsrc.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  131. if (request_resource(&iomem_resource, &window->rsrc)) {
  132. window->rsrc.parent = NULL;
  133. printk(KERN_ERR MOD_NAME
  134. " %s(): Unable to register resource"
  135. " 0x%.16llx-0x%.16llx - kernel bug?\n",
  136. __func__,
  137. (unsigned long long)window->rsrc.start,
  138. (unsigned long long)window->rsrc.end);
  139. }
  140. /* Enable writes through the rom window */
  141. pci_read_config_byte(pdev, 0x40, &byte);
  142. pci_write_config_byte(pdev, 0x40, byte | 1);
  143. /* FIXME handle registers 0x80 - 0x8C the bios region locks */
  144. /* For write accesses caches are useless */
  145. window->virt = ioremap_nocache(window->phys, window->size);
  146. if (!window->virt) {
  147. printk(KERN_ERR MOD_NAME ": ioremap(%08lx, %08lx) failed\n",
  148. window->phys, window->size);
  149. goto out;
  150. }
  151. /* Get the first address to look for an rom chip at */
  152. map_top = window->phys;
  153. #if 1
  154. /* The probe sequence run over the firmware hub lock
  155. * registers sets them to 0x7 (no access).
  156. * Probe at most the last 4M of the address space.
  157. */
  158. if (map_top < 0xffc00000) {
  159. map_top = 0xffc00000;
  160. }
  161. #endif
  162. /* Loop through and look for rom chips */
  163. while((map_top - 1) < 0xffffffffUL) {
  164. struct cfi_private *cfi;
  165. unsigned long offset;
  166. int i;
  167. if (!map) {
  168. map = kmalloc(sizeof(*map), GFP_KERNEL);
  169. }
  170. if (!map) {
  171. printk(KERN_ERR MOD_NAME ": kmalloc failed");
  172. goto out;
  173. }
  174. memset(map, 0, sizeof(*map));
  175. INIT_LIST_HEAD(&map->list);
  176. map->map.name = map->map_name;
  177. map->map.phys = map_top;
  178. offset = map_top - window->phys;
  179. map->map.virt = (void __iomem *)
  180. (((unsigned long)(window->virt)) + offset);
  181. map->map.size = 0xffffffffUL - map_top + 1UL;
  182. /* Set the name of the map to the address I am trying */
  183. sprintf(map->map_name, "%s @%08Lx",
  184. MOD_NAME, (unsigned long long)map->map.phys);
  185. /* There is no generic VPP support */
  186. for(map->map.bankwidth = 32; map->map.bankwidth;
  187. map->map.bankwidth >>= 1)
  188. {
  189. char **probe_type;
  190. /* Skip bankwidths that are not supported */
  191. if (!map_bankwidth_supported(map->map.bankwidth))
  192. continue;
  193. /* Setup the map methods */
  194. simple_map_init(&map->map);
  195. /* Try all of the probe methods */
  196. probe_type = rom_probe_types;
  197. for(; *probe_type; probe_type++) {
  198. map->mtd = do_map_probe(*probe_type, &map->map);
  199. if (map->mtd)
  200. goto found;
  201. }
  202. }
  203. map_top += ROM_PROBE_STEP_SIZE;
  204. continue;
  205. found:
  206. /* Trim the size if we are larger than the map */
  207. if (map->mtd->size > map->map.size) {
  208. printk(KERN_WARNING MOD_NAME
  209. " rom(%u) larger than window(%lu). fixing...\n",
  210. map->mtd->size, map->map.size);
  211. map->mtd->size = map->map.size;
  212. }
  213. if (window->rsrc.parent) {
  214. /*
  215. * Registering the MTD device in iomem may not be possible
  216. * if there is a BIOS "reserved" and BUSY range. If this
  217. * fails then continue anyway.
  218. */
  219. map->rsrc.name = map->map_name;
  220. map->rsrc.start = map->map.phys;
  221. map->rsrc.end = map->map.phys + map->mtd->size - 1;
  222. map->rsrc.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  223. if (request_resource(&window->rsrc, &map->rsrc)) {
  224. printk(KERN_ERR MOD_NAME
  225. ": cannot reserve MTD resource\n");
  226. map->rsrc.parent = NULL;
  227. }
  228. }
  229. /* Make the whole region visible in the map */
  230. map->map.virt = window->virt;
  231. map->map.phys = window->phys;
  232. cfi = map->map.fldrv_priv;
  233. for(i = 0; i < cfi->numchips; i++) {
  234. cfi->chips[i].start += offset;
  235. }
  236. /* Now that the mtd devices is complete claim and export it */
  237. map->mtd->owner = THIS_MODULE;
  238. if (add_mtd_device(map->mtd)) {
  239. map_destroy(map->mtd);
  240. map->mtd = NULL;
  241. goto out;
  242. }
  243. /* Calculate the new value of map_top */
  244. map_top += map->mtd->size;
  245. /* File away the map structure */
  246. list_add(&map->list, &window->maps);
  247. map = NULL;
  248. }
  249. out:
  250. /* Free any left over map structures */
  251. kfree(map);
  252. /* See if I have any map structures */
  253. if (list_empty(&window->maps)) {
  254. amd76xrom_cleanup(window);
  255. return -ENODEV;
  256. }
  257. return 0;
  258. }
  259. static void __devexit amd76xrom_remove_one (struct pci_dev *pdev)
  260. {
  261. struct amd76xrom_window *window = &amd76xrom_window;
  262. amd76xrom_cleanup(window);
  263. }
  264. static struct pci_device_id amd76xrom_pci_tbl[] = {
  265. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410,
  266. PCI_ANY_ID, PCI_ANY_ID, },
  267. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7440,
  268. PCI_ANY_ID, PCI_ANY_ID, },
  269. { PCI_VENDOR_ID_AMD, 0x7468 }, /* amd8111 support */
  270. { 0, }
  271. };
  272. MODULE_DEVICE_TABLE(pci, amd76xrom_pci_tbl);
  273. #if 0
  274. static struct pci_driver amd76xrom_driver = {
  275. .name = MOD_NAME,
  276. .id_table = amd76xrom_pci_tbl,
  277. .probe = amd76xrom_init_one,
  278. .remove = amd76xrom_remove_one,
  279. };
  280. #endif
  281. static int __init init_amd76xrom(void)
  282. {
  283. struct pci_dev *pdev;
  284. struct pci_device_id *id;
  285. pdev = NULL;
  286. for(id = amd76xrom_pci_tbl; id->vendor; id++) {
  287. pdev = pci_get_device(id->vendor, id->device, NULL);
  288. if (pdev) {
  289. break;
  290. }
  291. }
  292. if (pdev) {
  293. return amd76xrom_init_one(pdev, &amd76xrom_pci_tbl[0]);
  294. }
  295. return -ENXIO;
  296. #if 0
  297. return pci_register_driver(&amd76xrom_driver);
  298. #endif
  299. }
  300. static void __exit cleanup_amd76xrom(void)
  301. {
  302. amd76xrom_remove_one(amd76xrom_window.pdev);
  303. }
  304. module_init(init_amd76xrom);
  305. module_exit(cleanup_amd76xrom);
  306. MODULE_LICENSE("GPL");
  307. MODULE_AUTHOR("Eric Biederman <ebiederman@lnxi.com>");
  308. MODULE_DESCRIPTION("MTD map driver for BIOS chips on the AMD76X southbridge");