jedec_probe.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. $Id: jedec_probe.c,v 1.66 2005/11/07 11:14:23 gleixner Exp $
  5. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  6. for the standard this probe goes back to.
  7. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/kernel.h>
  13. #include <asm/io.h>
  14. #include <asm/byteorder.h>
  15. #include <linux/errno.h>
  16. #include <linux/slab.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mtd/mtd.h>
  19. #include <linux/mtd/map.h>
  20. #include <linux/mtd/cfi.h>
  21. #include <linux/mtd/gen_probe.h>
  22. /* Manufacturers */
  23. #define MANUFACTURER_AMD 0x0001
  24. #define MANUFACTURER_ATMEL 0x001f
  25. #define MANUFACTURER_FUJITSU 0x0004
  26. #define MANUFACTURER_HYUNDAI 0x00AD
  27. #define MANUFACTURER_INTEL 0x0089
  28. #define MANUFACTURER_MACRONIX 0x00C2
  29. #define MANUFACTURER_NEC 0x0010
  30. #define MANUFACTURER_PMC 0x009D
  31. #define MANUFACTURER_SHARP 0x00b0
  32. #define MANUFACTURER_SST 0x00BF
  33. #define MANUFACTURER_ST 0x0020
  34. #define MANUFACTURER_TOSHIBA 0x0098
  35. #define MANUFACTURER_WINBOND 0x00da
  36. /* AMD */
  37. #define AM29DL800BB 0x22C8
  38. #define AM29DL800BT 0x224A
  39. #define AM29F800BB 0x2258
  40. #define AM29F800BT 0x22D6
  41. #define AM29LV400BB 0x22BA
  42. #define AM29LV400BT 0x22B9
  43. #define AM29LV800BB 0x225B
  44. #define AM29LV800BT 0x22DA
  45. #define AM29LV160DT 0x22C4
  46. #define AM29LV160DB 0x2249
  47. #define AM29F017D 0x003D
  48. #define AM29F016D 0x00AD
  49. #define AM29F080 0x00D5
  50. #define AM29F040 0x00A4
  51. #define AM29LV040B 0x004F
  52. #define AM29F032B 0x0041
  53. #define AM29F002T 0x00B0
  54. /* Atmel */
  55. #define AT49BV512 0x0003
  56. #define AT29LV512 0x003d
  57. #define AT49BV16X 0x00C0
  58. #define AT49BV16XT 0x00C2
  59. #define AT49BV32X 0x00C8
  60. #define AT49BV32XT 0x00C9
  61. /* Fujitsu */
  62. #define MBM29F040C 0x00A4
  63. #define MBM29F800BA 0x2258
  64. #define MBM29LV650UE 0x22D7
  65. #define MBM29LV320TE 0x22F6
  66. #define MBM29LV320BE 0x22F9
  67. #define MBM29LV160TE 0x22C4
  68. #define MBM29LV160BE 0x2249
  69. #define MBM29LV800BA 0x225B
  70. #define MBM29LV800TA 0x22DA
  71. #define MBM29LV400TC 0x22B9
  72. #define MBM29LV400BC 0x22BA
  73. /* Hyundai */
  74. #define HY29F002T 0x00B0
  75. /* Intel */
  76. #define I28F004B3T 0x00d4
  77. #define I28F004B3B 0x00d5
  78. #define I28F400B3T 0x8894
  79. #define I28F400B3B 0x8895
  80. #define I28F008S5 0x00a6
  81. #define I28F016S5 0x00a0
  82. #define I28F008SA 0x00a2
  83. #define I28F008B3T 0x00d2
  84. #define I28F008B3B 0x00d3
  85. #define I28F800B3T 0x8892
  86. #define I28F800B3B 0x8893
  87. #define I28F016S3 0x00aa
  88. #define I28F016B3T 0x00d0
  89. #define I28F016B3B 0x00d1
  90. #define I28F160B3T 0x8890
  91. #define I28F160B3B 0x8891
  92. #define I28F320B3T 0x8896
  93. #define I28F320B3B 0x8897
  94. #define I28F640B3T 0x8898
  95. #define I28F640B3B 0x8899
  96. #define I82802AB 0x00ad
  97. #define I82802AC 0x00ac
  98. /* Macronix */
  99. #define MX29LV040C 0x004F
  100. #define MX29LV160T 0x22C4
  101. #define MX29LV160B 0x2249
  102. #define MX29F040 0x00A4
  103. #define MX29F016 0x00AD
  104. #define MX29F002T 0x00B0
  105. #define MX29F004T 0x0045
  106. #define MX29F004B 0x0046
  107. /* NEC */
  108. #define UPD29F064115 0x221C
  109. /* PMC */
  110. #define PM49FL002 0x006D
  111. #define PM49FL004 0x006E
  112. #define PM49FL008 0x006A
  113. /* Sharp */
  114. #define LH28F640BF 0x00b0
  115. /* ST - www.st.com */
  116. #define M29F800AB 0x0058
  117. #define M29W800DT 0x00D7
  118. #define M29W800DB 0x005B
  119. #define M29W160DT 0x22C4
  120. #define M29W160DB 0x2249
  121. #define M29W040B 0x00E3
  122. #define M50FW040 0x002C
  123. #define M50FW080 0x002D
  124. #define M50FW016 0x002E
  125. #define M50LPW080 0x002F
  126. /* SST */
  127. #define SST29EE020 0x0010
  128. #define SST29LE020 0x0012
  129. #define SST29EE512 0x005d
  130. #define SST29LE512 0x003d
  131. #define SST39LF800 0x2781
  132. #define SST39LF160 0x2782
  133. #define SST39VF1601 0x234b
  134. #define SST39LF512 0x00D4
  135. #define SST39LF010 0x00D5
  136. #define SST39LF020 0x00D6
  137. #define SST39LF040 0x00D7
  138. #define SST39SF010A 0x00B5
  139. #define SST39SF020A 0x00B6
  140. #define SST49LF004B 0x0060
  141. #define SST49LF040B 0x0050
  142. #define SST49LF008A 0x005a
  143. #define SST49LF030A 0x001C
  144. #define SST49LF040A 0x0051
  145. #define SST49LF080A 0x005B
  146. /* Toshiba */
  147. #define TC58FVT160 0x00C2
  148. #define TC58FVB160 0x0043
  149. #define TC58FVT321 0x009A
  150. #define TC58FVB321 0x009C
  151. #define TC58FVT641 0x0093
  152. #define TC58FVB641 0x0095
  153. /* Winbond */
  154. #define W49V002A 0x00b0
  155. /*
  156. * Unlock address sets for AMD command sets.
  157. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  158. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  159. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  160. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  161. * initialization need not require initializing all of the
  162. * unlock addresses for all bit widths.
  163. */
  164. enum uaddr {
  165. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  166. MTD_UADDR_0x0555_0x02AA,
  167. MTD_UADDR_0x0555_0x0AAA,
  168. MTD_UADDR_0x5555_0x2AAA,
  169. MTD_UADDR_0x0AAA_0x0555,
  170. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  171. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  172. };
  173. struct unlock_addr {
  174. u32 addr1;
  175. u32 addr2;
  176. };
  177. /*
  178. * I don't like the fact that the first entry in unlock_addrs[]
  179. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  180. * should not be used. The problem is that structures with
  181. * initializers have extra fields initialized to 0. It is _very_
  182. * desireable to have the unlock address entries for unsupported
  183. * data widths automatically initialized - that means that
  184. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  185. * must go unused.
  186. */
  187. static const struct unlock_addr unlock_addrs[] = {
  188. [MTD_UADDR_NOT_SUPPORTED] = {
  189. .addr1 = 0xffff,
  190. .addr2 = 0xffff
  191. },
  192. [MTD_UADDR_0x0555_0x02AA] = {
  193. .addr1 = 0x0555,
  194. .addr2 = 0x02aa
  195. },
  196. [MTD_UADDR_0x0555_0x0AAA] = {
  197. .addr1 = 0x0555,
  198. .addr2 = 0x0aaa
  199. },
  200. [MTD_UADDR_0x5555_0x2AAA] = {
  201. .addr1 = 0x5555,
  202. .addr2 = 0x2aaa
  203. },
  204. [MTD_UADDR_0x0AAA_0x0555] = {
  205. .addr1 = 0x0AAA,
  206. .addr2 = 0x0555
  207. },
  208. [MTD_UADDR_DONT_CARE] = {
  209. .addr1 = 0x0000, /* Doesn't matter which address */
  210. .addr2 = 0x0000 /* is used - must be last entry */
  211. },
  212. [MTD_UADDR_UNNECESSARY] = {
  213. .addr1 = 0x0000,
  214. .addr2 = 0x0000
  215. }
  216. };
  217. struct amd_flash_info {
  218. const __u16 mfr_id;
  219. const __u16 dev_id;
  220. const char *name;
  221. const int DevSize;
  222. const int NumEraseRegions;
  223. const int CmdSet;
  224. const __u8 uaddr[4]; /* unlock addrs for 8, 16, 32, 64 */
  225. const ulong regions[6];
  226. };
  227. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  228. #define SIZE_64KiB 16
  229. #define SIZE_128KiB 17
  230. #define SIZE_256KiB 18
  231. #define SIZE_512KiB 19
  232. #define SIZE_1MiB 20
  233. #define SIZE_2MiB 21
  234. #define SIZE_4MiB 22
  235. #define SIZE_8MiB 23
  236. /*
  237. * Please keep this list ordered by manufacturer!
  238. * Fortunately, the list isn't searched often and so a
  239. * slow, linear search isn't so bad.
  240. */
  241. static const struct amd_flash_info jedec_table[] = {
  242. {
  243. .mfr_id = MANUFACTURER_AMD,
  244. .dev_id = AM29F032B,
  245. .name = "AMD AM29F032B",
  246. .uaddr = {
  247. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  248. },
  249. .DevSize = SIZE_4MiB,
  250. .CmdSet = P_ID_AMD_STD,
  251. .NumEraseRegions= 1,
  252. .regions = {
  253. ERASEINFO(0x10000,64)
  254. }
  255. }, {
  256. .mfr_id = MANUFACTURER_AMD,
  257. .dev_id = AM29LV160DT,
  258. .name = "AMD AM29LV160DT",
  259. .uaddr = {
  260. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  261. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  262. },
  263. .DevSize = SIZE_2MiB,
  264. .CmdSet = P_ID_AMD_STD,
  265. .NumEraseRegions= 4,
  266. .regions = {
  267. ERASEINFO(0x10000,31),
  268. ERASEINFO(0x08000,1),
  269. ERASEINFO(0x02000,2),
  270. ERASEINFO(0x04000,1)
  271. }
  272. }, {
  273. .mfr_id = MANUFACTURER_AMD,
  274. .dev_id = AM29LV160DB,
  275. .name = "AMD AM29LV160DB",
  276. .uaddr = {
  277. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  278. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  279. },
  280. .DevSize = SIZE_2MiB,
  281. .CmdSet = P_ID_AMD_STD,
  282. .NumEraseRegions= 4,
  283. .regions = {
  284. ERASEINFO(0x04000,1),
  285. ERASEINFO(0x02000,2),
  286. ERASEINFO(0x08000,1),
  287. ERASEINFO(0x10000,31)
  288. }
  289. }, {
  290. .mfr_id = MANUFACTURER_AMD,
  291. .dev_id = AM29LV400BB,
  292. .name = "AMD AM29LV400BB",
  293. .uaddr = {
  294. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  295. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  296. },
  297. .DevSize = SIZE_512KiB,
  298. .CmdSet = P_ID_AMD_STD,
  299. .NumEraseRegions= 4,
  300. .regions = {
  301. ERASEINFO(0x04000,1),
  302. ERASEINFO(0x02000,2),
  303. ERASEINFO(0x08000,1),
  304. ERASEINFO(0x10000,7)
  305. }
  306. }, {
  307. .mfr_id = MANUFACTURER_AMD,
  308. .dev_id = AM29LV400BT,
  309. .name = "AMD AM29LV400BT",
  310. .uaddr = {
  311. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  312. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  313. },
  314. .DevSize = SIZE_512KiB,
  315. .CmdSet = P_ID_AMD_STD,
  316. .NumEraseRegions= 4,
  317. .regions = {
  318. ERASEINFO(0x10000,7),
  319. ERASEINFO(0x08000,1),
  320. ERASEINFO(0x02000,2),
  321. ERASEINFO(0x04000,1)
  322. }
  323. }, {
  324. .mfr_id = MANUFACTURER_AMD,
  325. .dev_id = AM29LV800BB,
  326. .name = "AMD AM29LV800BB",
  327. .uaddr = {
  328. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  329. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  330. },
  331. .DevSize = SIZE_1MiB,
  332. .CmdSet = P_ID_AMD_STD,
  333. .NumEraseRegions= 4,
  334. .regions = {
  335. ERASEINFO(0x04000,1),
  336. ERASEINFO(0x02000,2),
  337. ERASEINFO(0x08000,1),
  338. ERASEINFO(0x10000,15),
  339. }
  340. }, {
  341. /* add DL */
  342. .mfr_id = MANUFACTURER_AMD,
  343. .dev_id = AM29DL800BB,
  344. .name = "AMD AM29DL800BB",
  345. .uaddr = {
  346. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  347. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  348. },
  349. .DevSize = SIZE_1MiB,
  350. .CmdSet = P_ID_AMD_STD,
  351. .NumEraseRegions= 6,
  352. .regions = {
  353. ERASEINFO(0x04000,1),
  354. ERASEINFO(0x08000,1),
  355. ERASEINFO(0x02000,4),
  356. ERASEINFO(0x08000,1),
  357. ERASEINFO(0x04000,1),
  358. ERASEINFO(0x10000,14)
  359. }
  360. }, {
  361. .mfr_id = MANUFACTURER_AMD,
  362. .dev_id = AM29DL800BT,
  363. .name = "AMD AM29DL800BT",
  364. .uaddr = {
  365. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  366. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  367. },
  368. .DevSize = SIZE_1MiB,
  369. .CmdSet = P_ID_AMD_STD,
  370. .NumEraseRegions= 6,
  371. .regions = {
  372. ERASEINFO(0x10000,14),
  373. ERASEINFO(0x04000,1),
  374. ERASEINFO(0x08000,1),
  375. ERASEINFO(0x02000,4),
  376. ERASEINFO(0x08000,1),
  377. ERASEINFO(0x04000,1)
  378. }
  379. }, {
  380. .mfr_id = MANUFACTURER_AMD,
  381. .dev_id = AM29F800BB,
  382. .name = "AMD AM29F800BB",
  383. .uaddr = {
  384. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  385. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  386. },
  387. .DevSize = SIZE_1MiB,
  388. .CmdSet = P_ID_AMD_STD,
  389. .NumEraseRegions= 4,
  390. .regions = {
  391. ERASEINFO(0x04000,1),
  392. ERASEINFO(0x02000,2),
  393. ERASEINFO(0x08000,1),
  394. ERASEINFO(0x10000,15),
  395. }
  396. }, {
  397. .mfr_id = MANUFACTURER_AMD,
  398. .dev_id = AM29LV800BT,
  399. .name = "AMD AM29LV800BT",
  400. .uaddr = {
  401. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  402. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  403. },
  404. .DevSize = SIZE_1MiB,
  405. .CmdSet = P_ID_AMD_STD,
  406. .NumEraseRegions= 4,
  407. .regions = {
  408. ERASEINFO(0x10000,15),
  409. ERASEINFO(0x08000,1),
  410. ERASEINFO(0x02000,2),
  411. ERASEINFO(0x04000,1)
  412. }
  413. }, {
  414. .mfr_id = MANUFACTURER_AMD,
  415. .dev_id = AM29F800BT,
  416. .name = "AMD AM29F800BT",
  417. .uaddr = {
  418. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  419. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  420. },
  421. .DevSize = SIZE_1MiB,
  422. .CmdSet = P_ID_AMD_STD,
  423. .NumEraseRegions= 4,
  424. .regions = {
  425. ERASEINFO(0x10000,15),
  426. ERASEINFO(0x08000,1),
  427. ERASEINFO(0x02000,2),
  428. ERASEINFO(0x04000,1)
  429. }
  430. }, {
  431. .mfr_id = MANUFACTURER_AMD,
  432. .dev_id = AM29F017D,
  433. .name = "AMD AM29F017D",
  434. .uaddr = {
  435. [0] = MTD_UADDR_DONT_CARE /* x8 */
  436. },
  437. .DevSize = SIZE_2MiB,
  438. .CmdSet = P_ID_AMD_STD,
  439. .NumEraseRegions= 1,
  440. .regions = {
  441. ERASEINFO(0x10000,32),
  442. }
  443. }, {
  444. .mfr_id = MANUFACTURER_AMD,
  445. .dev_id = AM29F016D,
  446. .name = "AMD AM29F016D",
  447. .uaddr = {
  448. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  449. },
  450. .DevSize = SIZE_2MiB,
  451. .CmdSet = P_ID_AMD_STD,
  452. .NumEraseRegions= 1,
  453. .regions = {
  454. ERASEINFO(0x10000,32),
  455. }
  456. }, {
  457. .mfr_id = MANUFACTURER_AMD,
  458. .dev_id = AM29F080,
  459. .name = "AMD AM29F080",
  460. .uaddr = {
  461. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  462. },
  463. .DevSize = SIZE_1MiB,
  464. .CmdSet = P_ID_AMD_STD,
  465. .NumEraseRegions= 1,
  466. .regions = {
  467. ERASEINFO(0x10000,16),
  468. }
  469. }, {
  470. .mfr_id = MANUFACTURER_AMD,
  471. .dev_id = AM29F040,
  472. .name = "AMD AM29F040",
  473. .uaddr = {
  474. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  475. },
  476. .DevSize = SIZE_512KiB,
  477. .CmdSet = P_ID_AMD_STD,
  478. .NumEraseRegions= 1,
  479. .regions = {
  480. ERASEINFO(0x10000,8),
  481. }
  482. }, {
  483. .mfr_id = MANUFACTURER_AMD,
  484. .dev_id = AM29LV040B,
  485. .name = "AMD AM29LV040B",
  486. .uaddr = {
  487. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  488. },
  489. .DevSize = SIZE_512KiB,
  490. .CmdSet = P_ID_AMD_STD,
  491. .NumEraseRegions= 1,
  492. .regions = {
  493. ERASEINFO(0x10000,8),
  494. }
  495. }, {
  496. .mfr_id = MANUFACTURER_AMD,
  497. .dev_id = AM29F002T,
  498. .name = "AMD AM29F002T",
  499. .uaddr = {
  500. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  501. },
  502. .DevSize = SIZE_256KiB,
  503. .CmdSet = P_ID_AMD_STD,
  504. .NumEraseRegions= 4,
  505. .regions = {
  506. ERASEINFO(0x10000,3),
  507. ERASEINFO(0x08000,1),
  508. ERASEINFO(0x02000,2),
  509. ERASEINFO(0x04000,1),
  510. }
  511. }, {
  512. .mfr_id = MANUFACTURER_ATMEL,
  513. .dev_id = AT49BV512,
  514. .name = "Atmel AT49BV512",
  515. .uaddr = {
  516. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  517. },
  518. .DevSize = SIZE_64KiB,
  519. .CmdSet = P_ID_AMD_STD,
  520. .NumEraseRegions= 1,
  521. .regions = {
  522. ERASEINFO(0x10000,1)
  523. }
  524. }, {
  525. .mfr_id = MANUFACTURER_ATMEL,
  526. .dev_id = AT29LV512,
  527. .name = "Atmel AT29LV512",
  528. .uaddr = {
  529. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  530. },
  531. .DevSize = SIZE_64KiB,
  532. .CmdSet = P_ID_AMD_STD,
  533. .NumEraseRegions= 1,
  534. .regions = {
  535. ERASEINFO(0x80,256),
  536. ERASEINFO(0x80,256)
  537. }
  538. }, {
  539. .mfr_id = MANUFACTURER_ATMEL,
  540. .dev_id = AT49BV16X,
  541. .name = "Atmel AT49BV16X",
  542. .uaddr = {
  543. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  544. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  545. },
  546. .DevSize = SIZE_2MiB,
  547. .CmdSet = P_ID_AMD_STD,
  548. .NumEraseRegions= 2,
  549. .regions = {
  550. ERASEINFO(0x02000,8),
  551. ERASEINFO(0x10000,31)
  552. }
  553. }, {
  554. .mfr_id = MANUFACTURER_ATMEL,
  555. .dev_id = AT49BV16XT,
  556. .name = "Atmel AT49BV16XT",
  557. .uaddr = {
  558. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  559. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  560. },
  561. .DevSize = SIZE_2MiB,
  562. .CmdSet = P_ID_AMD_STD,
  563. .NumEraseRegions= 2,
  564. .regions = {
  565. ERASEINFO(0x10000,31),
  566. ERASEINFO(0x02000,8)
  567. }
  568. }, {
  569. .mfr_id = MANUFACTURER_ATMEL,
  570. .dev_id = AT49BV32X,
  571. .name = "Atmel AT49BV32X",
  572. .uaddr = {
  573. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  574. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  575. },
  576. .DevSize = SIZE_4MiB,
  577. .CmdSet = P_ID_AMD_STD,
  578. .NumEraseRegions= 2,
  579. .regions = {
  580. ERASEINFO(0x02000,8),
  581. ERASEINFO(0x10000,63)
  582. }
  583. }, {
  584. .mfr_id = MANUFACTURER_ATMEL,
  585. .dev_id = AT49BV32XT,
  586. .name = "Atmel AT49BV32XT",
  587. .uaddr = {
  588. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  589. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  590. },
  591. .DevSize = SIZE_4MiB,
  592. .CmdSet = P_ID_AMD_STD,
  593. .NumEraseRegions= 2,
  594. .regions = {
  595. ERASEINFO(0x10000,63),
  596. ERASEINFO(0x02000,8)
  597. }
  598. }, {
  599. .mfr_id = MANUFACTURER_FUJITSU,
  600. .dev_id = MBM29F040C,
  601. .name = "Fujitsu MBM29F040C",
  602. .uaddr = {
  603. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  604. },
  605. .DevSize = SIZE_512KiB,
  606. .CmdSet = P_ID_AMD_STD,
  607. .NumEraseRegions= 1,
  608. .regions = {
  609. ERASEINFO(0x10000,8)
  610. }
  611. }, {
  612. .mfr_id = MANUFACTURER_FUJITSU,
  613. .dev_id = MBM29F800BA,
  614. .name = "Fujitsu MBM29F800BA",
  615. .uaddr = {
  616. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  617. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  618. },
  619. .DevSize = SIZE_1MiB,
  620. .CmdSet = P_ID_AMD_STD,
  621. .NumEraseRegions= 4,
  622. .regions = {
  623. ERASEINFO(0x04000,1),
  624. ERASEINFO(0x02000,2),
  625. ERASEINFO(0x08000,1),
  626. ERASEINFO(0x10000,15),
  627. }
  628. }, {
  629. .mfr_id = MANUFACTURER_FUJITSU,
  630. .dev_id = MBM29LV650UE,
  631. .name = "Fujitsu MBM29LV650UE",
  632. .uaddr = {
  633. [0] = MTD_UADDR_DONT_CARE /* x16 */
  634. },
  635. .DevSize = SIZE_8MiB,
  636. .CmdSet = P_ID_AMD_STD,
  637. .NumEraseRegions= 1,
  638. .regions = {
  639. ERASEINFO(0x10000,128)
  640. }
  641. }, {
  642. .mfr_id = MANUFACTURER_FUJITSU,
  643. .dev_id = MBM29LV320TE,
  644. .name = "Fujitsu MBM29LV320TE",
  645. .uaddr = {
  646. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  647. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  648. },
  649. .DevSize = SIZE_4MiB,
  650. .CmdSet = P_ID_AMD_STD,
  651. .NumEraseRegions= 2,
  652. .regions = {
  653. ERASEINFO(0x10000,63),
  654. ERASEINFO(0x02000,8)
  655. }
  656. }, {
  657. .mfr_id = MANUFACTURER_FUJITSU,
  658. .dev_id = MBM29LV320BE,
  659. .name = "Fujitsu MBM29LV320BE",
  660. .uaddr = {
  661. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  662. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  663. },
  664. .DevSize = SIZE_4MiB,
  665. .CmdSet = P_ID_AMD_STD,
  666. .NumEraseRegions= 2,
  667. .regions = {
  668. ERASEINFO(0x02000,8),
  669. ERASEINFO(0x10000,63)
  670. }
  671. }, {
  672. .mfr_id = MANUFACTURER_FUJITSU,
  673. .dev_id = MBM29LV160TE,
  674. .name = "Fujitsu MBM29LV160TE",
  675. .uaddr = {
  676. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  677. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  678. },
  679. .DevSize = SIZE_2MiB,
  680. .CmdSet = P_ID_AMD_STD,
  681. .NumEraseRegions= 4,
  682. .regions = {
  683. ERASEINFO(0x10000,31),
  684. ERASEINFO(0x08000,1),
  685. ERASEINFO(0x02000,2),
  686. ERASEINFO(0x04000,1)
  687. }
  688. }, {
  689. .mfr_id = MANUFACTURER_FUJITSU,
  690. .dev_id = MBM29LV160BE,
  691. .name = "Fujitsu MBM29LV160BE",
  692. .uaddr = {
  693. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  694. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  695. },
  696. .DevSize = SIZE_2MiB,
  697. .CmdSet = P_ID_AMD_STD,
  698. .NumEraseRegions= 4,
  699. .regions = {
  700. ERASEINFO(0x04000,1),
  701. ERASEINFO(0x02000,2),
  702. ERASEINFO(0x08000,1),
  703. ERASEINFO(0x10000,31)
  704. }
  705. }, {
  706. .mfr_id = MANUFACTURER_FUJITSU,
  707. .dev_id = MBM29LV800BA,
  708. .name = "Fujitsu MBM29LV800BA",
  709. .uaddr = {
  710. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  711. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  712. },
  713. .DevSize = SIZE_1MiB,
  714. .CmdSet = P_ID_AMD_STD,
  715. .NumEraseRegions= 4,
  716. .regions = {
  717. ERASEINFO(0x04000,1),
  718. ERASEINFO(0x02000,2),
  719. ERASEINFO(0x08000,1),
  720. ERASEINFO(0x10000,15)
  721. }
  722. }, {
  723. .mfr_id = MANUFACTURER_FUJITSU,
  724. .dev_id = MBM29LV800TA,
  725. .name = "Fujitsu MBM29LV800TA",
  726. .uaddr = {
  727. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  728. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  729. },
  730. .DevSize = SIZE_1MiB,
  731. .CmdSet = P_ID_AMD_STD,
  732. .NumEraseRegions= 4,
  733. .regions = {
  734. ERASEINFO(0x10000,15),
  735. ERASEINFO(0x08000,1),
  736. ERASEINFO(0x02000,2),
  737. ERASEINFO(0x04000,1)
  738. }
  739. }, {
  740. .mfr_id = MANUFACTURER_FUJITSU,
  741. .dev_id = MBM29LV400BC,
  742. .name = "Fujitsu MBM29LV400BC",
  743. .uaddr = {
  744. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  745. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  746. },
  747. .DevSize = SIZE_512KiB,
  748. .CmdSet = P_ID_AMD_STD,
  749. .NumEraseRegions= 4,
  750. .regions = {
  751. ERASEINFO(0x04000,1),
  752. ERASEINFO(0x02000,2),
  753. ERASEINFO(0x08000,1),
  754. ERASEINFO(0x10000,7)
  755. }
  756. }, {
  757. .mfr_id = MANUFACTURER_FUJITSU,
  758. .dev_id = MBM29LV400TC,
  759. .name = "Fujitsu MBM29LV400TC",
  760. .uaddr = {
  761. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  762. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  763. },
  764. .DevSize = SIZE_512KiB,
  765. .CmdSet = P_ID_AMD_STD,
  766. .NumEraseRegions= 4,
  767. .regions = {
  768. ERASEINFO(0x10000,7),
  769. ERASEINFO(0x08000,1),
  770. ERASEINFO(0x02000,2),
  771. ERASEINFO(0x04000,1)
  772. }
  773. }, {
  774. .mfr_id = MANUFACTURER_HYUNDAI,
  775. .dev_id = HY29F002T,
  776. .name = "Hyundai HY29F002T",
  777. .uaddr = {
  778. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  779. },
  780. .DevSize = SIZE_256KiB,
  781. .CmdSet = P_ID_AMD_STD,
  782. .NumEraseRegions= 4,
  783. .regions = {
  784. ERASEINFO(0x10000,3),
  785. ERASEINFO(0x08000,1),
  786. ERASEINFO(0x02000,2),
  787. ERASEINFO(0x04000,1),
  788. }
  789. }, {
  790. .mfr_id = MANUFACTURER_INTEL,
  791. .dev_id = I28F004B3B,
  792. .name = "Intel 28F004B3B",
  793. .uaddr = {
  794. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  795. },
  796. .DevSize = SIZE_512KiB,
  797. .CmdSet = P_ID_INTEL_STD,
  798. .NumEraseRegions= 2,
  799. .regions = {
  800. ERASEINFO(0x02000, 8),
  801. ERASEINFO(0x10000, 7),
  802. }
  803. }, {
  804. .mfr_id = MANUFACTURER_INTEL,
  805. .dev_id = I28F004B3T,
  806. .name = "Intel 28F004B3T",
  807. .uaddr = {
  808. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  809. },
  810. .DevSize = SIZE_512KiB,
  811. .CmdSet = P_ID_INTEL_STD,
  812. .NumEraseRegions= 2,
  813. .regions = {
  814. ERASEINFO(0x10000, 7),
  815. ERASEINFO(0x02000, 8),
  816. }
  817. }, {
  818. .mfr_id = MANUFACTURER_INTEL,
  819. .dev_id = I28F400B3B,
  820. .name = "Intel 28F400B3B",
  821. .uaddr = {
  822. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  823. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  824. },
  825. .DevSize = SIZE_512KiB,
  826. .CmdSet = P_ID_INTEL_STD,
  827. .NumEraseRegions= 2,
  828. .regions = {
  829. ERASEINFO(0x02000, 8),
  830. ERASEINFO(0x10000, 7),
  831. }
  832. }, {
  833. .mfr_id = MANUFACTURER_INTEL,
  834. .dev_id = I28F400B3T,
  835. .name = "Intel 28F400B3T",
  836. .uaddr = {
  837. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  838. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  839. },
  840. .DevSize = SIZE_512KiB,
  841. .CmdSet = P_ID_INTEL_STD,
  842. .NumEraseRegions= 2,
  843. .regions = {
  844. ERASEINFO(0x10000, 7),
  845. ERASEINFO(0x02000, 8),
  846. }
  847. }, {
  848. .mfr_id = MANUFACTURER_INTEL,
  849. .dev_id = I28F008B3B,
  850. .name = "Intel 28F008B3B",
  851. .uaddr = {
  852. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  853. },
  854. .DevSize = SIZE_1MiB,
  855. .CmdSet = P_ID_INTEL_STD,
  856. .NumEraseRegions= 2,
  857. .regions = {
  858. ERASEINFO(0x02000, 8),
  859. ERASEINFO(0x10000, 15),
  860. }
  861. }, {
  862. .mfr_id = MANUFACTURER_INTEL,
  863. .dev_id = I28F008B3T,
  864. .name = "Intel 28F008B3T",
  865. .uaddr = {
  866. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  867. },
  868. .DevSize = SIZE_1MiB,
  869. .CmdSet = P_ID_INTEL_STD,
  870. .NumEraseRegions= 2,
  871. .regions = {
  872. ERASEINFO(0x10000, 15),
  873. ERASEINFO(0x02000, 8),
  874. }
  875. }, {
  876. .mfr_id = MANUFACTURER_INTEL,
  877. .dev_id = I28F008S5,
  878. .name = "Intel 28F008S5",
  879. .uaddr = {
  880. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  881. },
  882. .DevSize = SIZE_1MiB,
  883. .CmdSet = P_ID_INTEL_EXT,
  884. .NumEraseRegions= 1,
  885. .regions = {
  886. ERASEINFO(0x10000,16),
  887. }
  888. }, {
  889. .mfr_id = MANUFACTURER_INTEL,
  890. .dev_id = I28F016S5,
  891. .name = "Intel 28F016S5",
  892. .uaddr = {
  893. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  894. },
  895. .DevSize = SIZE_2MiB,
  896. .CmdSet = P_ID_INTEL_EXT,
  897. .NumEraseRegions= 1,
  898. .regions = {
  899. ERASEINFO(0x10000,32),
  900. }
  901. }, {
  902. .mfr_id = MANUFACTURER_INTEL,
  903. .dev_id = I28F008SA,
  904. .name = "Intel 28F008SA",
  905. .uaddr = {
  906. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  907. },
  908. .DevSize = SIZE_1MiB,
  909. .CmdSet = P_ID_INTEL_STD,
  910. .NumEraseRegions= 1,
  911. .regions = {
  912. ERASEINFO(0x10000, 16),
  913. }
  914. }, {
  915. .mfr_id = MANUFACTURER_INTEL,
  916. .dev_id = I28F800B3B,
  917. .name = "Intel 28F800B3B",
  918. .uaddr = {
  919. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  920. },
  921. .DevSize = SIZE_1MiB,
  922. .CmdSet = P_ID_INTEL_STD,
  923. .NumEraseRegions= 2,
  924. .regions = {
  925. ERASEINFO(0x02000, 8),
  926. ERASEINFO(0x10000, 15),
  927. }
  928. }, {
  929. .mfr_id = MANUFACTURER_INTEL,
  930. .dev_id = I28F800B3T,
  931. .name = "Intel 28F800B3T",
  932. .uaddr = {
  933. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  934. },
  935. .DevSize = SIZE_1MiB,
  936. .CmdSet = P_ID_INTEL_STD,
  937. .NumEraseRegions= 2,
  938. .regions = {
  939. ERASEINFO(0x10000, 15),
  940. ERASEINFO(0x02000, 8),
  941. }
  942. }, {
  943. .mfr_id = MANUFACTURER_INTEL,
  944. .dev_id = I28F016B3B,
  945. .name = "Intel 28F016B3B",
  946. .uaddr = {
  947. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  948. },
  949. .DevSize = SIZE_2MiB,
  950. .CmdSet = P_ID_INTEL_STD,
  951. .NumEraseRegions= 2,
  952. .regions = {
  953. ERASEINFO(0x02000, 8),
  954. ERASEINFO(0x10000, 31),
  955. }
  956. }, {
  957. .mfr_id = MANUFACTURER_INTEL,
  958. .dev_id = I28F016S3,
  959. .name = "Intel I28F016S3",
  960. .uaddr = {
  961. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  962. },
  963. .DevSize = SIZE_2MiB,
  964. .CmdSet = P_ID_INTEL_STD,
  965. .NumEraseRegions= 1,
  966. .regions = {
  967. ERASEINFO(0x10000, 32),
  968. }
  969. }, {
  970. .mfr_id = MANUFACTURER_INTEL,
  971. .dev_id = I28F016B3T,
  972. .name = "Intel 28F016B3T",
  973. .uaddr = {
  974. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  975. },
  976. .DevSize = SIZE_2MiB,
  977. .CmdSet = P_ID_INTEL_STD,
  978. .NumEraseRegions= 2,
  979. .regions = {
  980. ERASEINFO(0x10000, 31),
  981. ERASEINFO(0x02000, 8),
  982. }
  983. }, {
  984. .mfr_id = MANUFACTURER_INTEL,
  985. .dev_id = I28F160B3B,
  986. .name = "Intel 28F160B3B",
  987. .uaddr = {
  988. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  989. },
  990. .DevSize = SIZE_2MiB,
  991. .CmdSet = P_ID_INTEL_STD,
  992. .NumEraseRegions= 2,
  993. .regions = {
  994. ERASEINFO(0x02000, 8),
  995. ERASEINFO(0x10000, 31),
  996. }
  997. }, {
  998. .mfr_id = MANUFACTURER_INTEL,
  999. .dev_id = I28F160B3T,
  1000. .name = "Intel 28F160B3T",
  1001. .uaddr = {
  1002. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1003. },
  1004. .DevSize = SIZE_2MiB,
  1005. .CmdSet = P_ID_INTEL_STD,
  1006. .NumEraseRegions= 2,
  1007. .regions = {
  1008. ERASEINFO(0x10000, 31),
  1009. ERASEINFO(0x02000, 8),
  1010. }
  1011. }, {
  1012. .mfr_id = MANUFACTURER_INTEL,
  1013. .dev_id = I28F320B3B,
  1014. .name = "Intel 28F320B3B",
  1015. .uaddr = {
  1016. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1017. },
  1018. .DevSize = SIZE_4MiB,
  1019. .CmdSet = P_ID_INTEL_STD,
  1020. .NumEraseRegions= 2,
  1021. .regions = {
  1022. ERASEINFO(0x02000, 8),
  1023. ERASEINFO(0x10000, 63),
  1024. }
  1025. }, {
  1026. .mfr_id = MANUFACTURER_INTEL,
  1027. .dev_id = I28F320B3T,
  1028. .name = "Intel 28F320B3T",
  1029. .uaddr = {
  1030. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1031. },
  1032. .DevSize = SIZE_4MiB,
  1033. .CmdSet = P_ID_INTEL_STD,
  1034. .NumEraseRegions= 2,
  1035. .regions = {
  1036. ERASEINFO(0x10000, 63),
  1037. ERASEINFO(0x02000, 8),
  1038. }
  1039. }, {
  1040. .mfr_id = MANUFACTURER_INTEL,
  1041. .dev_id = I28F640B3B,
  1042. .name = "Intel 28F640B3B",
  1043. .uaddr = {
  1044. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1045. },
  1046. .DevSize = SIZE_8MiB,
  1047. .CmdSet = P_ID_INTEL_STD,
  1048. .NumEraseRegions= 2,
  1049. .regions = {
  1050. ERASEINFO(0x02000, 8),
  1051. ERASEINFO(0x10000, 127),
  1052. }
  1053. }, {
  1054. .mfr_id = MANUFACTURER_INTEL,
  1055. .dev_id = I28F640B3T,
  1056. .name = "Intel 28F640B3T",
  1057. .uaddr = {
  1058. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1059. },
  1060. .DevSize = SIZE_8MiB,
  1061. .CmdSet = P_ID_INTEL_STD,
  1062. .NumEraseRegions= 2,
  1063. .regions = {
  1064. ERASEINFO(0x10000, 127),
  1065. ERASEINFO(0x02000, 8),
  1066. }
  1067. }, {
  1068. .mfr_id = MANUFACTURER_INTEL,
  1069. .dev_id = I82802AB,
  1070. .name = "Intel 82802AB",
  1071. .uaddr = {
  1072. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1073. },
  1074. .DevSize = SIZE_512KiB,
  1075. .CmdSet = P_ID_INTEL_EXT,
  1076. .NumEraseRegions= 1,
  1077. .regions = {
  1078. ERASEINFO(0x10000,8),
  1079. }
  1080. }, {
  1081. .mfr_id = MANUFACTURER_INTEL,
  1082. .dev_id = I82802AC,
  1083. .name = "Intel 82802AC",
  1084. .uaddr = {
  1085. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1086. },
  1087. .DevSize = SIZE_1MiB,
  1088. .CmdSet = P_ID_INTEL_EXT,
  1089. .NumEraseRegions= 1,
  1090. .regions = {
  1091. ERASEINFO(0x10000,16),
  1092. }
  1093. }, {
  1094. .mfr_id = MANUFACTURER_MACRONIX,
  1095. .dev_id = MX29LV040C,
  1096. .name = "Macronix MX29LV040C",
  1097. .uaddr = {
  1098. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1099. },
  1100. .DevSize = SIZE_512KiB,
  1101. .CmdSet = P_ID_AMD_STD,
  1102. .NumEraseRegions= 1,
  1103. .regions = {
  1104. ERASEINFO(0x10000,8),
  1105. }
  1106. }, {
  1107. .mfr_id = MANUFACTURER_MACRONIX,
  1108. .dev_id = MX29LV160T,
  1109. .name = "MXIC MX29LV160T",
  1110. .uaddr = {
  1111. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1112. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1113. },
  1114. .DevSize = SIZE_2MiB,
  1115. .CmdSet = P_ID_AMD_STD,
  1116. .NumEraseRegions= 4,
  1117. .regions = {
  1118. ERASEINFO(0x10000,31),
  1119. ERASEINFO(0x08000,1),
  1120. ERASEINFO(0x02000,2),
  1121. ERASEINFO(0x04000,1)
  1122. }
  1123. }, {
  1124. .mfr_id = MANUFACTURER_NEC,
  1125. .dev_id = UPD29F064115,
  1126. .name = "NEC uPD29F064115",
  1127. .uaddr = {
  1128. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1129. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1130. },
  1131. .DevSize = SIZE_8MiB,
  1132. .CmdSet = P_ID_AMD_STD,
  1133. .NumEraseRegions= 3,
  1134. .regions = {
  1135. ERASEINFO(0x2000,8),
  1136. ERASEINFO(0x10000,126),
  1137. ERASEINFO(0x2000,8),
  1138. }
  1139. }, {
  1140. .mfr_id = MANUFACTURER_MACRONIX,
  1141. .dev_id = MX29LV160B,
  1142. .name = "MXIC MX29LV160B",
  1143. .uaddr = {
  1144. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1145. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1146. },
  1147. .DevSize = SIZE_2MiB,
  1148. .CmdSet = P_ID_AMD_STD,
  1149. .NumEraseRegions= 4,
  1150. .regions = {
  1151. ERASEINFO(0x04000,1),
  1152. ERASEINFO(0x02000,2),
  1153. ERASEINFO(0x08000,1),
  1154. ERASEINFO(0x10000,31)
  1155. }
  1156. }, {
  1157. .mfr_id = MANUFACTURER_MACRONIX,
  1158. .dev_id = MX29F040,
  1159. .name = "Macronix MX29F040",
  1160. .uaddr = {
  1161. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1162. },
  1163. .DevSize = SIZE_512KiB,
  1164. .CmdSet = P_ID_AMD_STD,
  1165. .NumEraseRegions= 1,
  1166. .regions = {
  1167. ERASEINFO(0x10000,8),
  1168. }
  1169. }, {
  1170. .mfr_id = MANUFACTURER_MACRONIX,
  1171. .dev_id = MX29F016,
  1172. .name = "Macronix MX29F016",
  1173. .uaddr = {
  1174. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1175. },
  1176. .DevSize = SIZE_2MiB,
  1177. .CmdSet = P_ID_AMD_STD,
  1178. .NumEraseRegions= 1,
  1179. .regions = {
  1180. ERASEINFO(0x10000,32),
  1181. }
  1182. }, {
  1183. .mfr_id = MANUFACTURER_MACRONIX,
  1184. .dev_id = MX29F004T,
  1185. .name = "Macronix MX29F004T",
  1186. .uaddr = {
  1187. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1188. },
  1189. .DevSize = SIZE_512KiB,
  1190. .CmdSet = P_ID_AMD_STD,
  1191. .NumEraseRegions= 4,
  1192. .regions = {
  1193. ERASEINFO(0x10000,7),
  1194. ERASEINFO(0x08000,1),
  1195. ERASEINFO(0x02000,2),
  1196. ERASEINFO(0x04000,1),
  1197. }
  1198. }, {
  1199. .mfr_id = MANUFACTURER_MACRONIX,
  1200. .dev_id = MX29F004B,
  1201. .name = "Macronix MX29F004B",
  1202. .uaddr = {
  1203. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1204. },
  1205. .DevSize = SIZE_512KiB,
  1206. .CmdSet = P_ID_AMD_STD,
  1207. .NumEraseRegions= 4,
  1208. .regions = {
  1209. ERASEINFO(0x04000,1),
  1210. ERASEINFO(0x02000,2),
  1211. ERASEINFO(0x08000,1),
  1212. ERASEINFO(0x10000,7),
  1213. }
  1214. }, {
  1215. .mfr_id = MANUFACTURER_MACRONIX,
  1216. .dev_id = MX29F002T,
  1217. .name = "Macronix MX29F002T",
  1218. .uaddr = {
  1219. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1220. },
  1221. .DevSize = SIZE_256KiB,
  1222. .CmdSet = P_ID_AMD_STD,
  1223. .NumEraseRegions= 4,
  1224. .regions = {
  1225. ERASEINFO(0x10000,3),
  1226. ERASEINFO(0x08000,1),
  1227. ERASEINFO(0x02000,2),
  1228. ERASEINFO(0x04000,1),
  1229. }
  1230. }, {
  1231. .mfr_id = MANUFACTURER_PMC,
  1232. .dev_id = PM49FL002,
  1233. .name = "PMC Pm49FL002",
  1234. .uaddr = {
  1235. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1236. },
  1237. .DevSize = SIZE_256KiB,
  1238. .CmdSet = P_ID_AMD_STD,
  1239. .NumEraseRegions= 1,
  1240. .regions = {
  1241. ERASEINFO( 0x01000, 64 )
  1242. }
  1243. }, {
  1244. .mfr_id = MANUFACTURER_PMC,
  1245. .dev_id = PM49FL004,
  1246. .name = "PMC Pm49FL004",
  1247. .uaddr = {
  1248. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1249. },
  1250. .DevSize = SIZE_512KiB,
  1251. .CmdSet = P_ID_AMD_STD,
  1252. .NumEraseRegions= 1,
  1253. .regions = {
  1254. ERASEINFO( 0x01000, 128 )
  1255. }
  1256. }, {
  1257. .mfr_id = MANUFACTURER_PMC,
  1258. .dev_id = PM49FL008,
  1259. .name = "PMC Pm49FL008",
  1260. .uaddr = {
  1261. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1262. },
  1263. .DevSize = SIZE_1MiB,
  1264. .CmdSet = P_ID_AMD_STD,
  1265. .NumEraseRegions= 1,
  1266. .regions = {
  1267. ERASEINFO( 0x01000, 256 )
  1268. }
  1269. }, {
  1270. .mfr_id = MANUFACTURER_SHARP,
  1271. .dev_id = LH28F640BF,
  1272. .name = "LH28F640BF",
  1273. .uaddr = {
  1274. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1275. },
  1276. .DevSize = SIZE_4MiB,
  1277. .CmdSet = P_ID_INTEL_STD,
  1278. .NumEraseRegions= 1,
  1279. .regions = {
  1280. ERASEINFO(0x40000,16),
  1281. }
  1282. }, {
  1283. .mfr_id = MANUFACTURER_SST,
  1284. .dev_id = SST39LF512,
  1285. .name = "SST 39LF512",
  1286. .uaddr = {
  1287. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1288. },
  1289. .DevSize = SIZE_64KiB,
  1290. .CmdSet = P_ID_AMD_STD,
  1291. .NumEraseRegions= 1,
  1292. .regions = {
  1293. ERASEINFO(0x01000,16),
  1294. }
  1295. }, {
  1296. .mfr_id = MANUFACTURER_SST,
  1297. .dev_id = SST39LF010,
  1298. .name = "SST 39LF010",
  1299. .uaddr = {
  1300. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1301. },
  1302. .DevSize = SIZE_128KiB,
  1303. .CmdSet = P_ID_AMD_STD,
  1304. .NumEraseRegions= 1,
  1305. .regions = {
  1306. ERASEINFO(0x01000,32),
  1307. }
  1308. }, {
  1309. .mfr_id = MANUFACTURER_SST,
  1310. .dev_id = SST29EE020,
  1311. .name = "SST 29EE020",
  1312. .uaddr = {
  1313. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1314. },
  1315. .DevSize = SIZE_256KiB,
  1316. .CmdSet = P_ID_SST_PAGE,
  1317. .NumEraseRegions= 1,
  1318. .regions = {ERASEINFO(0x01000,64),
  1319. }
  1320. }, {
  1321. .mfr_id = MANUFACTURER_SST,
  1322. .dev_id = SST29LE020,
  1323. .name = "SST 29LE020",
  1324. .uaddr = {
  1325. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1326. },
  1327. .DevSize = SIZE_256KiB,
  1328. .CmdSet = P_ID_SST_PAGE,
  1329. .NumEraseRegions= 1,
  1330. .regions = {ERASEINFO(0x01000,64),
  1331. }
  1332. }, {
  1333. .mfr_id = MANUFACTURER_SST,
  1334. .dev_id = SST39LF020,
  1335. .name = "SST 39LF020",
  1336. .uaddr = {
  1337. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1338. },
  1339. .DevSize = SIZE_256KiB,
  1340. .CmdSet = P_ID_AMD_STD,
  1341. .NumEraseRegions= 1,
  1342. .regions = {
  1343. ERASEINFO(0x01000,64),
  1344. }
  1345. }, {
  1346. .mfr_id = MANUFACTURER_SST,
  1347. .dev_id = SST39LF040,
  1348. .name = "SST 39LF040",
  1349. .uaddr = {
  1350. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1351. },
  1352. .DevSize = SIZE_512KiB,
  1353. .CmdSet = P_ID_AMD_STD,
  1354. .NumEraseRegions= 1,
  1355. .regions = {
  1356. ERASEINFO(0x01000,128),
  1357. }
  1358. }, {
  1359. .mfr_id = MANUFACTURER_SST,
  1360. .dev_id = SST39SF010A,
  1361. .name = "SST 39SF010A",
  1362. .uaddr = {
  1363. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1364. },
  1365. .DevSize = SIZE_128KiB,
  1366. .CmdSet = P_ID_AMD_STD,
  1367. .NumEraseRegions= 1,
  1368. .regions = {
  1369. ERASEINFO(0x01000,32),
  1370. }
  1371. }, {
  1372. .mfr_id = MANUFACTURER_SST,
  1373. .dev_id = SST39SF020A,
  1374. .name = "SST 39SF020A",
  1375. .uaddr = {
  1376. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1377. },
  1378. .DevSize = SIZE_256KiB,
  1379. .CmdSet = P_ID_AMD_STD,
  1380. .NumEraseRegions= 1,
  1381. .regions = {
  1382. ERASEINFO(0x01000,64),
  1383. }
  1384. }, {
  1385. .mfr_id = MANUFACTURER_SST,
  1386. .dev_id = SST49LF040B,
  1387. .name = "SST 49LF040B",
  1388. .uaddr = {
  1389. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1390. },
  1391. .DevSize = SIZE_512KiB,
  1392. .CmdSet = P_ID_AMD_STD,
  1393. .NumEraseRegions= 1,
  1394. .regions = {
  1395. ERASEINFO(0x01000,128),
  1396. }
  1397. }, {
  1398. .mfr_id = MANUFACTURER_SST,
  1399. .dev_id = SST49LF004B,
  1400. .name = "SST 49LF004B",
  1401. .uaddr = {
  1402. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1403. },
  1404. .DevSize = SIZE_512KiB,
  1405. .CmdSet = P_ID_AMD_STD,
  1406. .NumEraseRegions= 1,
  1407. .regions = {
  1408. ERASEINFO(0x01000,128),
  1409. }
  1410. }, {
  1411. .mfr_id = MANUFACTURER_SST,
  1412. .dev_id = SST49LF008A,
  1413. .name = "SST 49LF008A",
  1414. .uaddr = {
  1415. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1416. },
  1417. .DevSize = SIZE_1MiB,
  1418. .CmdSet = P_ID_AMD_STD,
  1419. .NumEraseRegions= 1,
  1420. .regions = {
  1421. ERASEINFO(0x01000,256),
  1422. }
  1423. }, {
  1424. .mfr_id = MANUFACTURER_SST,
  1425. .dev_id = SST49LF030A,
  1426. .name = "SST 49LF030A",
  1427. .uaddr = {
  1428. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1429. },
  1430. .DevSize = SIZE_512KiB,
  1431. .CmdSet = P_ID_AMD_STD,
  1432. .NumEraseRegions= 1,
  1433. .regions = {
  1434. ERASEINFO(0x01000,96),
  1435. }
  1436. }, {
  1437. .mfr_id = MANUFACTURER_SST,
  1438. .dev_id = SST49LF040A,
  1439. .name = "SST 49LF040A",
  1440. .uaddr = {
  1441. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1442. },
  1443. .DevSize = SIZE_512KiB,
  1444. .CmdSet = P_ID_AMD_STD,
  1445. .NumEraseRegions= 1,
  1446. .regions = {
  1447. ERASEINFO(0x01000,128),
  1448. }
  1449. }, {
  1450. .mfr_id = MANUFACTURER_SST,
  1451. .dev_id = SST49LF080A,
  1452. .name = "SST 49LF080A",
  1453. .uaddr = {
  1454. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1455. },
  1456. .DevSize = SIZE_1MiB,
  1457. .CmdSet = P_ID_AMD_STD,
  1458. .NumEraseRegions= 1,
  1459. .regions = {
  1460. ERASEINFO(0x01000,256),
  1461. }
  1462. }, {
  1463. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1464. .dev_id = SST39LF160,
  1465. .name = "SST 39LF160",
  1466. .uaddr = {
  1467. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1468. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1469. },
  1470. .DevSize = SIZE_2MiB,
  1471. .CmdSet = P_ID_AMD_STD,
  1472. .NumEraseRegions= 2,
  1473. .regions = {
  1474. ERASEINFO(0x1000,256),
  1475. ERASEINFO(0x1000,256)
  1476. }
  1477. }, {
  1478. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1479. .dev_id = SST39VF1601,
  1480. .name = "SST 39VF1601",
  1481. .uaddr = {
  1482. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1483. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1484. },
  1485. .DevSize = SIZE_2MiB,
  1486. .CmdSet = P_ID_AMD_STD,
  1487. .NumEraseRegions= 2,
  1488. .regions = {
  1489. ERASEINFO(0x1000,256),
  1490. ERASEINFO(0x1000,256)
  1491. }
  1492. }, {
  1493. .mfr_id = MANUFACTURER_ST,
  1494. .dev_id = M29F800AB,
  1495. .name = "ST M29F800AB",
  1496. .uaddr = {
  1497. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1498. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1499. },
  1500. .DevSize = SIZE_1MiB,
  1501. .CmdSet = P_ID_AMD_STD,
  1502. .NumEraseRegions= 4,
  1503. .regions = {
  1504. ERASEINFO(0x04000,1),
  1505. ERASEINFO(0x02000,2),
  1506. ERASEINFO(0x08000,1),
  1507. ERASEINFO(0x10000,15),
  1508. }
  1509. }, {
  1510. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1511. .dev_id = M29W800DT,
  1512. .name = "ST M29W800DT",
  1513. .uaddr = {
  1514. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1515. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1516. },
  1517. .DevSize = SIZE_1MiB,
  1518. .CmdSet = P_ID_AMD_STD,
  1519. .NumEraseRegions= 4,
  1520. .regions = {
  1521. ERASEINFO(0x10000,15),
  1522. ERASEINFO(0x08000,1),
  1523. ERASEINFO(0x02000,2),
  1524. ERASEINFO(0x04000,1)
  1525. }
  1526. }, {
  1527. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1528. .dev_id = M29W800DB,
  1529. .name = "ST M29W800DB",
  1530. .uaddr = {
  1531. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1532. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1533. },
  1534. .DevSize = SIZE_1MiB,
  1535. .CmdSet = P_ID_AMD_STD,
  1536. .NumEraseRegions= 4,
  1537. .regions = {
  1538. ERASEINFO(0x04000,1),
  1539. ERASEINFO(0x02000,2),
  1540. ERASEINFO(0x08000,1),
  1541. ERASEINFO(0x10000,15)
  1542. }
  1543. }, {
  1544. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1545. .dev_id = M29W160DT,
  1546. .name = "ST M29W160DT",
  1547. .uaddr = {
  1548. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1549. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1550. },
  1551. .DevSize = SIZE_2MiB,
  1552. .CmdSet = P_ID_AMD_STD,
  1553. .NumEraseRegions= 4,
  1554. .regions = {
  1555. ERASEINFO(0x10000,31),
  1556. ERASEINFO(0x08000,1),
  1557. ERASEINFO(0x02000,2),
  1558. ERASEINFO(0x04000,1)
  1559. }
  1560. }, {
  1561. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1562. .dev_id = M29W160DB,
  1563. .name = "ST M29W160DB",
  1564. .uaddr = {
  1565. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1566. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1567. },
  1568. .DevSize = SIZE_2MiB,
  1569. .CmdSet = P_ID_AMD_STD,
  1570. .NumEraseRegions= 4,
  1571. .regions = {
  1572. ERASEINFO(0x04000,1),
  1573. ERASEINFO(0x02000,2),
  1574. ERASEINFO(0x08000,1),
  1575. ERASEINFO(0x10000,31)
  1576. }
  1577. }, {
  1578. .mfr_id = MANUFACTURER_ST,
  1579. .dev_id = M29W040B,
  1580. .name = "ST M29W040B",
  1581. .uaddr = {
  1582. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1583. },
  1584. .DevSize = SIZE_512KiB,
  1585. .CmdSet = P_ID_AMD_STD,
  1586. .NumEraseRegions= 1,
  1587. .regions = {
  1588. ERASEINFO(0x10000,8),
  1589. }
  1590. }, {
  1591. .mfr_id = MANUFACTURER_ST,
  1592. .dev_id = M50FW040,
  1593. .name = "ST M50FW040",
  1594. .uaddr = {
  1595. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1596. },
  1597. .DevSize = SIZE_512KiB,
  1598. .CmdSet = P_ID_INTEL_EXT,
  1599. .NumEraseRegions= 1,
  1600. .regions = {
  1601. ERASEINFO(0x10000,8),
  1602. }
  1603. }, {
  1604. .mfr_id = MANUFACTURER_ST,
  1605. .dev_id = M50FW080,
  1606. .name = "ST M50FW080",
  1607. .uaddr = {
  1608. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1609. },
  1610. .DevSize = SIZE_1MiB,
  1611. .CmdSet = P_ID_INTEL_EXT,
  1612. .NumEraseRegions= 1,
  1613. .regions = {
  1614. ERASEINFO(0x10000,16),
  1615. }
  1616. }, {
  1617. .mfr_id = MANUFACTURER_ST,
  1618. .dev_id = M50FW016,
  1619. .name = "ST M50FW016",
  1620. .uaddr = {
  1621. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1622. },
  1623. .DevSize = SIZE_2MiB,
  1624. .CmdSet = P_ID_INTEL_EXT,
  1625. .NumEraseRegions= 1,
  1626. .regions = {
  1627. ERASEINFO(0x10000,32),
  1628. }
  1629. }, {
  1630. .mfr_id = MANUFACTURER_ST,
  1631. .dev_id = M50LPW080,
  1632. .name = "ST M50LPW080",
  1633. .uaddr = {
  1634. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1635. },
  1636. .DevSize = SIZE_1MiB,
  1637. .CmdSet = P_ID_INTEL_EXT,
  1638. .NumEraseRegions= 1,
  1639. .regions = {
  1640. ERASEINFO(0x10000,16),
  1641. }
  1642. }, {
  1643. .mfr_id = MANUFACTURER_TOSHIBA,
  1644. .dev_id = TC58FVT160,
  1645. .name = "Toshiba TC58FVT160",
  1646. .uaddr = {
  1647. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1648. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1649. },
  1650. .DevSize = SIZE_2MiB,
  1651. .CmdSet = P_ID_AMD_STD,
  1652. .NumEraseRegions= 4,
  1653. .regions = {
  1654. ERASEINFO(0x10000,31),
  1655. ERASEINFO(0x08000,1),
  1656. ERASEINFO(0x02000,2),
  1657. ERASEINFO(0x04000,1)
  1658. }
  1659. }, {
  1660. .mfr_id = MANUFACTURER_TOSHIBA,
  1661. .dev_id = TC58FVB160,
  1662. .name = "Toshiba TC58FVB160",
  1663. .uaddr = {
  1664. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1665. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1666. },
  1667. .DevSize = SIZE_2MiB,
  1668. .CmdSet = P_ID_AMD_STD,
  1669. .NumEraseRegions= 4,
  1670. .regions = {
  1671. ERASEINFO(0x04000,1),
  1672. ERASEINFO(0x02000,2),
  1673. ERASEINFO(0x08000,1),
  1674. ERASEINFO(0x10000,31)
  1675. }
  1676. }, {
  1677. .mfr_id = MANUFACTURER_TOSHIBA,
  1678. .dev_id = TC58FVB321,
  1679. .name = "Toshiba TC58FVB321",
  1680. .uaddr = {
  1681. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1682. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1683. },
  1684. .DevSize = SIZE_4MiB,
  1685. .CmdSet = P_ID_AMD_STD,
  1686. .NumEraseRegions= 2,
  1687. .regions = {
  1688. ERASEINFO(0x02000,8),
  1689. ERASEINFO(0x10000,63)
  1690. }
  1691. }, {
  1692. .mfr_id = MANUFACTURER_TOSHIBA,
  1693. .dev_id = TC58FVT321,
  1694. .name = "Toshiba TC58FVT321",
  1695. .uaddr = {
  1696. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1697. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1698. },
  1699. .DevSize = SIZE_4MiB,
  1700. .CmdSet = P_ID_AMD_STD,
  1701. .NumEraseRegions= 2,
  1702. .regions = {
  1703. ERASEINFO(0x10000,63),
  1704. ERASEINFO(0x02000,8)
  1705. }
  1706. }, {
  1707. .mfr_id = MANUFACTURER_TOSHIBA,
  1708. .dev_id = TC58FVB641,
  1709. .name = "Toshiba TC58FVB641",
  1710. .uaddr = {
  1711. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1712. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1713. },
  1714. .DevSize = SIZE_8MiB,
  1715. .CmdSet = P_ID_AMD_STD,
  1716. .NumEraseRegions= 2,
  1717. .regions = {
  1718. ERASEINFO(0x02000,8),
  1719. ERASEINFO(0x10000,127)
  1720. }
  1721. }, {
  1722. .mfr_id = MANUFACTURER_TOSHIBA,
  1723. .dev_id = TC58FVT641,
  1724. .name = "Toshiba TC58FVT641",
  1725. .uaddr = {
  1726. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1727. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1728. },
  1729. .DevSize = SIZE_8MiB,
  1730. .CmdSet = P_ID_AMD_STD,
  1731. .NumEraseRegions= 2,
  1732. .regions = {
  1733. ERASEINFO(0x10000,127),
  1734. ERASEINFO(0x02000,8)
  1735. }
  1736. }, {
  1737. .mfr_id = MANUFACTURER_WINBOND,
  1738. .dev_id = W49V002A,
  1739. .name = "Winbond W49V002A",
  1740. .uaddr = {
  1741. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1742. },
  1743. .DevSize = SIZE_256KiB,
  1744. .CmdSet = P_ID_AMD_STD,
  1745. .NumEraseRegions= 4,
  1746. .regions = {
  1747. ERASEINFO(0x10000, 3),
  1748. ERASEINFO(0x08000, 1),
  1749. ERASEINFO(0x02000, 2),
  1750. ERASEINFO(0x04000, 1),
  1751. }
  1752. }
  1753. };
  1754. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index);
  1755. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1756. unsigned long *chip_map, struct cfi_private *cfi);
  1757. static struct mtd_info *jedec_probe(struct map_info *map);
  1758. static inline u32 jedec_read_mfr(struct map_info *map, __u32 base,
  1759. struct cfi_private *cfi)
  1760. {
  1761. map_word result;
  1762. unsigned long mask;
  1763. u32 ofs = cfi_build_cmd_addr(0, cfi_interleave(cfi), cfi->device_type);
  1764. mask = (1 << (cfi->device_type * 8)) -1;
  1765. result = map_read(map, base + ofs);
  1766. return result.x[0] & mask;
  1767. }
  1768. static inline u32 jedec_read_id(struct map_info *map, __u32 base,
  1769. struct cfi_private *cfi)
  1770. {
  1771. map_word result;
  1772. unsigned long mask;
  1773. u32 ofs = cfi_build_cmd_addr(1, cfi_interleave(cfi), cfi->device_type);
  1774. mask = (1 << (cfi->device_type * 8)) -1;
  1775. result = map_read(map, base + ofs);
  1776. return result.x[0] & mask;
  1777. }
  1778. static inline void jedec_reset(u32 base, struct map_info *map,
  1779. struct cfi_private *cfi)
  1780. {
  1781. /* Reset */
  1782. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1783. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1784. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1785. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1786. * as they will ignore the writes and dont care what address
  1787. * the F0 is written to */
  1788. if(cfi->addr_unlock1) {
  1789. DEBUG( MTD_DEBUG_LEVEL3,
  1790. "reset unlock called %x %x \n",
  1791. cfi->addr_unlock1,cfi->addr_unlock2);
  1792. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1793. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1794. }
  1795. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1796. /* Some misdesigned intel chips do not respond for 0xF0 for a reset,
  1797. * so ensure we're in read mode. Send both the Intel and the AMD command
  1798. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1799. * this should be safe.
  1800. */
  1801. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1802. /* FIXME - should have reset delay before continuing */
  1803. }
  1804. static inline __u8 finfo_uaddr(const struct amd_flash_info *finfo, int device_type)
  1805. {
  1806. int uaddr_idx;
  1807. __u8 uaddr = MTD_UADDR_NOT_SUPPORTED;
  1808. switch ( device_type ) {
  1809. case CFI_DEVICETYPE_X8: uaddr_idx = 0; break;
  1810. case CFI_DEVICETYPE_X16: uaddr_idx = 1; break;
  1811. case CFI_DEVICETYPE_X32: uaddr_idx = 2; break;
  1812. default:
  1813. printk(KERN_NOTICE "MTD: %s(): unknown device_type %d\n",
  1814. __func__, device_type);
  1815. goto uaddr_done;
  1816. }
  1817. uaddr = finfo->uaddr[uaddr_idx];
  1818. if (uaddr != MTD_UADDR_NOT_SUPPORTED ) {
  1819. /* ASSERT("The unlock addresses for non-8-bit mode
  1820. are bollocks. We don't really need an array."); */
  1821. uaddr = finfo->uaddr[0];
  1822. }
  1823. uaddr_done:
  1824. return uaddr;
  1825. }
  1826. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1827. {
  1828. int i,num_erase_regions;
  1829. __u8 uaddr;
  1830. printk("Found: %s\n",jedec_table[index].name);
  1831. num_erase_regions = jedec_table[index].NumEraseRegions;
  1832. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1833. if (!p_cfi->cfiq) {
  1834. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1835. return 0;
  1836. }
  1837. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1838. p_cfi->cfiq->P_ID = jedec_table[index].CmdSet;
  1839. p_cfi->cfiq->NumEraseRegions = jedec_table[index].NumEraseRegions;
  1840. p_cfi->cfiq->DevSize = jedec_table[index].DevSize;
  1841. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1842. for (i=0; i<num_erase_regions; i++){
  1843. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1844. }
  1845. p_cfi->cmdset_priv = NULL;
  1846. /* This may be redundant for some cases, but it doesn't hurt */
  1847. p_cfi->mfr = jedec_table[index].mfr_id;
  1848. p_cfi->id = jedec_table[index].dev_id;
  1849. uaddr = finfo_uaddr(&jedec_table[index], p_cfi->device_type);
  1850. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1851. kfree( p_cfi->cfiq );
  1852. return 0;
  1853. }
  1854. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1;
  1855. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2;
  1856. return 1; /* ok */
  1857. }
  1858. /*
  1859. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1860. * the mapped address, unlock addresses, and proper chip ID. This function
  1861. * attempts to minimize errors. It is doubtfull that this probe will ever
  1862. * be perfect - consequently there should be some module parameters that
  1863. * could be manually specified to force the chip info.
  1864. */
  1865. static inline int jedec_match( __u32 base,
  1866. struct map_info *map,
  1867. struct cfi_private *cfi,
  1868. const struct amd_flash_info *finfo )
  1869. {
  1870. int rc = 0; /* failure until all tests pass */
  1871. u32 mfr, id;
  1872. __u8 uaddr;
  1873. /*
  1874. * The IDs must match. For X16 and X32 devices operating in
  1875. * a lower width ( X8 or X16 ), the device ID's are usually just
  1876. * the lower byte(s) of the larger device ID for wider mode. If
  1877. * a part is found that doesn't fit this assumption (device id for
  1878. * smaller width mode is completely unrealated to full-width mode)
  1879. * then the jedec_table[] will have to be augmented with the IDs
  1880. * for different widths.
  1881. */
  1882. switch (cfi->device_type) {
  1883. case CFI_DEVICETYPE_X8:
  1884. mfr = (__u8)finfo->mfr_id;
  1885. id = (__u8)finfo->dev_id;
  1886. /* bjd: it seems that if we do this, we can end up
  1887. * detecting 16bit flashes as an 8bit device, even though
  1888. * there aren't.
  1889. */
  1890. if (finfo->dev_id > 0xff) {
  1891. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1892. __func__);
  1893. goto match_done;
  1894. }
  1895. break;
  1896. case CFI_DEVICETYPE_X16:
  1897. mfr = (__u16)finfo->mfr_id;
  1898. id = (__u16)finfo->dev_id;
  1899. break;
  1900. case CFI_DEVICETYPE_X32:
  1901. mfr = (__u16)finfo->mfr_id;
  1902. id = (__u32)finfo->dev_id;
  1903. break;
  1904. default:
  1905. printk(KERN_WARNING
  1906. "MTD %s(): Unsupported device type %d\n",
  1907. __func__, cfi->device_type);
  1908. goto match_done;
  1909. }
  1910. if ( cfi->mfr != mfr || cfi->id != id ) {
  1911. goto match_done;
  1912. }
  1913. /* the part size must fit in the memory window */
  1914. DEBUG( MTD_DEBUG_LEVEL3,
  1915. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1916. __func__, base, 1 << finfo->DevSize, base + (1 << finfo->DevSize) );
  1917. if ( base + cfi_interleave(cfi) * ( 1 << finfo->DevSize ) > map->size ) {
  1918. DEBUG( MTD_DEBUG_LEVEL3,
  1919. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1920. __func__, finfo->mfr_id, finfo->dev_id,
  1921. 1 << finfo->DevSize );
  1922. goto match_done;
  1923. }
  1924. uaddr = finfo_uaddr(finfo, cfi->device_type);
  1925. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1926. goto match_done;
  1927. }
  1928. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1929. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1930. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1931. && ( unlock_addrs[uaddr].addr1 != cfi->addr_unlock1 ||
  1932. unlock_addrs[uaddr].addr2 != cfi->addr_unlock2 ) ) {
  1933. DEBUG( MTD_DEBUG_LEVEL3,
  1934. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1935. __func__,
  1936. unlock_addrs[uaddr].addr1,
  1937. unlock_addrs[uaddr].addr2);
  1938. goto match_done;
  1939. }
  1940. /*
  1941. * Make sure the ID's dissappear when the device is taken out of
  1942. * ID mode. The only time this should fail when it should succeed
  1943. * is when the ID's are written as data to the same
  1944. * addresses. For this rare and unfortunate case the chip
  1945. * cannot be probed correctly.
  1946. * FIXME - write a driver that takes all of the chip info as
  1947. * module parameters, doesn't probe but forces a load.
  1948. */
  1949. DEBUG( MTD_DEBUG_LEVEL3,
  1950. "MTD %s(): check ID's disappear when not in ID mode\n",
  1951. __func__ );
  1952. jedec_reset( base, map, cfi );
  1953. mfr = jedec_read_mfr( map, base, cfi );
  1954. id = jedec_read_id( map, base, cfi );
  1955. if ( mfr == cfi->mfr && id == cfi->id ) {
  1956. DEBUG( MTD_DEBUG_LEVEL3,
  1957. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1958. "You might need to manually specify JEDEC parameters.\n",
  1959. __func__, cfi->mfr, cfi->id );
  1960. goto match_done;
  1961. }
  1962. /* all tests passed - mark as success */
  1963. rc = 1;
  1964. /*
  1965. * Put the device back in ID mode - only need to do this if we
  1966. * were truly frobbing a real device.
  1967. */
  1968. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1969. if(cfi->addr_unlock1) {
  1970. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1971. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1972. }
  1973. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1974. /* FIXME - should have a delay before continuing */
  1975. match_done:
  1976. return rc;
  1977. }
  1978. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1979. unsigned long *chip_map, struct cfi_private *cfi)
  1980. {
  1981. int i;
  1982. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1983. u32 probe_offset1, probe_offset2;
  1984. retry:
  1985. if (!cfi->numchips) {
  1986. uaddr_idx++;
  1987. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1988. return 0;
  1989. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1;
  1990. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2;
  1991. }
  1992. /* Make certain we aren't probing past the end of map */
  1993. if (base >= map->size) {
  1994. printk(KERN_NOTICE
  1995. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  1996. base, map->size -1);
  1997. return 0;
  1998. }
  1999. /* Ensure the unlock addresses we try stay inside the map */
  2000. probe_offset1 = cfi_build_cmd_addr(
  2001. cfi->addr_unlock1,
  2002. cfi_interleave(cfi),
  2003. cfi->device_type);
  2004. probe_offset2 = cfi_build_cmd_addr(
  2005. cfi->addr_unlock1,
  2006. cfi_interleave(cfi),
  2007. cfi->device_type);
  2008. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  2009. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  2010. {
  2011. goto retry;
  2012. }
  2013. /* Reset */
  2014. jedec_reset(base, map, cfi);
  2015. /* Autoselect Mode */
  2016. if(cfi->addr_unlock1) {
  2017. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2018. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  2019. }
  2020. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2021. /* FIXME - should have a delay before continuing */
  2022. if (!cfi->numchips) {
  2023. /* This is the first time we're called. Set up the CFI
  2024. stuff accordingly and return */
  2025. cfi->mfr = jedec_read_mfr(map, base, cfi);
  2026. cfi->id = jedec_read_id(map, base, cfi);
  2027. DEBUG(MTD_DEBUG_LEVEL3,
  2028. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  2029. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  2030. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  2031. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  2032. DEBUG( MTD_DEBUG_LEVEL3,
  2033. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  2034. __func__, cfi->mfr, cfi->id,
  2035. cfi->addr_unlock1, cfi->addr_unlock2 );
  2036. if (!cfi_jedec_setup(cfi, i))
  2037. return 0;
  2038. goto ok_out;
  2039. }
  2040. }
  2041. goto retry;
  2042. } else {
  2043. __u16 mfr;
  2044. __u16 id;
  2045. /* Make sure it is a chip of the same manufacturer and id */
  2046. mfr = jedec_read_mfr(map, base, cfi);
  2047. id = jedec_read_id(map, base, cfi);
  2048. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  2049. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  2050. map->name, mfr, id, base);
  2051. jedec_reset(base, map, cfi);
  2052. return 0;
  2053. }
  2054. }
  2055. /* Check each previous chip locations to see if it's an alias */
  2056. for (i=0; i < (base >> cfi->chipshift); i++) {
  2057. unsigned long start;
  2058. if(!test_bit(i, chip_map)) {
  2059. continue; /* Skip location; no valid chip at this address */
  2060. }
  2061. start = i << cfi->chipshift;
  2062. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  2063. jedec_read_id(map, start, cfi) == cfi->id) {
  2064. /* Eep. This chip also looks like it's in autoselect mode.
  2065. Is it an alias for the new one? */
  2066. jedec_reset(start, map, cfi);
  2067. /* If the device IDs go away, it's an alias */
  2068. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  2069. jedec_read_id(map, base, cfi) != cfi->id) {
  2070. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2071. map->name, base, start);
  2072. return 0;
  2073. }
  2074. /* Yes, it's actually got the device IDs as data. Most
  2075. * unfortunate. Stick the new chip in read mode
  2076. * too and if it's the same, assume it's an alias. */
  2077. /* FIXME: Use other modes to do a proper check */
  2078. jedec_reset(base, map, cfi);
  2079. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  2080. jedec_read_id(map, base, cfi) == cfi->id) {
  2081. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2082. map->name, base, start);
  2083. return 0;
  2084. }
  2085. }
  2086. }
  2087. /* OK, if we got to here, then none of the previous chips appear to
  2088. be aliases for the current one. */
  2089. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  2090. cfi->numchips++;
  2091. ok_out:
  2092. /* Put it back into Read Mode */
  2093. jedec_reset(base, map, cfi);
  2094. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  2095. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  2096. map->bankwidth*8);
  2097. return 1;
  2098. }
  2099. static struct chip_probe jedec_chip_probe = {
  2100. .name = "JEDEC",
  2101. .probe_chip = jedec_probe_chip
  2102. };
  2103. static struct mtd_info *jedec_probe(struct map_info *map)
  2104. {
  2105. /*
  2106. * Just use the generic probe stuff to call our CFI-specific
  2107. * chip_probe routine in all the possible permutations, etc.
  2108. */
  2109. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2110. }
  2111. static struct mtd_chip_driver jedec_chipdrv = {
  2112. .probe = jedec_probe,
  2113. .name = "jedec_probe",
  2114. .module = THIS_MODULE
  2115. };
  2116. static int __init jedec_probe_init(void)
  2117. {
  2118. register_mtd_chip_driver(&jedec_chipdrv);
  2119. return 0;
  2120. }
  2121. static void __exit jedec_probe_exit(void)
  2122. {
  2123. unregister_mtd_chip_driver(&jedec_chipdrv);
  2124. }
  2125. module_init(jedec_probe_init);
  2126. module_exit(jedec_probe_exit);
  2127. MODULE_LICENSE("GPL");
  2128. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2129. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");