vmx.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "x86_emulate.h"
  19. #include "irq.h"
  20. #include "vmx.h"
  21. #include "segment_descriptor.h"
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <asm/io.h>
  28. #include <asm/desc.h>
  29. MODULE_AUTHOR("Qumranet");
  30. MODULE_LICENSE("GPL");
  31. struct vmcs {
  32. u32 revision_id;
  33. u32 abort;
  34. char data[0];
  35. };
  36. struct vcpu_vmx {
  37. struct kvm_vcpu vcpu;
  38. int launched;
  39. u8 fail;
  40. struct kvm_msr_entry *guest_msrs;
  41. struct kvm_msr_entry *host_msrs;
  42. int nmsrs;
  43. int save_nmsrs;
  44. int msr_offset_efer;
  45. #ifdef CONFIG_X86_64
  46. int msr_offset_kernel_gs_base;
  47. #endif
  48. struct vmcs *vmcs;
  49. struct {
  50. int loaded;
  51. u16 fs_sel, gs_sel, ldt_sel;
  52. int gs_ldt_reload_needed;
  53. int fs_reload_needed;
  54. }host_state;
  55. };
  56. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  57. {
  58. return container_of(vcpu, struct vcpu_vmx, vcpu);
  59. }
  60. static int init_rmode_tss(struct kvm *kvm);
  61. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  62. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  63. static struct page *vmx_io_bitmap_a;
  64. static struct page *vmx_io_bitmap_b;
  65. #define EFER_SAVE_RESTORE_BITS ((u64)EFER_SCE)
  66. static struct vmcs_config {
  67. int size;
  68. int order;
  69. u32 revision_id;
  70. u32 pin_based_exec_ctrl;
  71. u32 cpu_based_exec_ctrl;
  72. u32 vmexit_ctrl;
  73. u32 vmentry_ctrl;
  74. } vmcs_config;
  75. #define VMX_SEGMENT_FIELD(seg) \
  76. [VCPU_SREG_##seg] = { \
  77. .selector = GUEST_##seg##_SELECTOR, \
  78. .base = GUEST_##seg##_BASE, \
  79. .limit = GUEST_##seg##_LIMIT, \
  80. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  81. }
  82. static struct kvm_vmx_segment_field {
  83. unsigned selector;
  84. unsigned base;
  85. unsigned limit;
  86. unsigned ar_bytes;
  87. } kvm_vmx_segment_fields[] = {
  88. VMX_SEGMENT_FIELD(CS),
  89. VMX_SEGMENT_FIELD(DS),
  90. VMX_SEGMENT_FIELD(ES),
  91. VMX_SEGMENT_FIELD(FS),
  92. VMX_SEGMENT_FIELD(GS),
  93. VMX_SEGMENT_FIELD(SS),
  94. VMX_SEGMENT_FIELD(TR),
  95. VMX_SEGMENT_FIELD(LDTR),
  96. };
  97. /*
  98. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  99. * away by decrementing the array size.
  100. */
  101. static const u32 vmx_msr_index[] = {
  102. #ifdef CONFIG_X86_64
  103. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  104. #endif
  105. MSR_EFER, MSR_K6_STAR,
  106. };
  107. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  108. static void load_msrs(struct kvm_msr_entry *e, int n)
  109. {
  110. int i;
  111. for (i = 0; i < n; ++i)
  112. wrmsrl(e[i].index, e[i].data);
  113. }
  114. static void save_msrs(struct kvm_msr_entry *e, int n)
  115. {
  116. int i;
  117. for (i = 0; i < n; ++i)
  118. rdmsrl(e[i].index, e[i].data);
  119. }
  120. static inline u64 msr_efer_save_restore_bits(struct kvm_msr_entry msr)
  121. {
  122. return (u64)msr.data & EFER_SAVE_RESTORE_BITS;
  123. }
  124. static inline int msr_efer_need_save_restore(struct vcpu_vmx *vmx)
  125. {
  126. int efer_offset = vmx->msr_offset_efer;
  127. return msr_efer_save_restore_bits(vmx->host_msrs[efer_offset]) !=
  128. msr_efer_save_restore_bits(vmx->guest_msrs[efer_offset]);
  129. }
  130. static inline int is_page_fault(u32 intr_info)
  131. {
  132. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  133. INTR_INFO_VALID_MASK)) ==
  134. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  135. }
  136. static inline int is_no_device(u32 intr_info)
  137. {
  138. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  139. INTR_INFO_VALID_MASK)) ==
  140. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  141. }
  142. static inline int is_external_interrupt(u32 intr_info)
  143. {
  144. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  145. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  146. }
  147. static inline int cpu_has_vmx_tpr_shadow(void)
  148. {
  149. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
  150. }
  151. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  152. {
  153. return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
  154. }
  155. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  156. {
  157. int i;
  158. for (i = 0; i < vmx->nmsrs; ++i)
  159. if (vmx->guest_msrs[i].index == msr)
  160. return i;
  161. return -1;
  162. }
  163. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  164. {
  165. int i;
  166. i = __find_msr_index(vmx, msr);
  167. if (i >= 0)
  168. return &vmx->guest_msrs[i];
  169. return NULL;
  170. }
  171. static void vmcs_clear(struct vmcs *vmcs)
  172. {
  173. u64 phys_addr = __pa(vmcs);
  174. u8 error;
  175. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  176. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  177. : "cc", "memory");
  178. if (error)
  179. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  180. vmcs, phys_addr);
  181. }
  182. static void __vcpu_clear(void *arg)
  183. {
  184. struct vcpu_vmx *vmx = arg;
  185. int cpu = raw_smp_processor_id();
  186. if (vmx->vcpu.cpu == cpu)
  187. vmcs_clear(vmx->vmcs);
  188. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  189. per_cpu(current_vmcs, cpu) = NULL;
  190. rdtscll(vmx->vcpu.host_tsc);
  191. }
  192. static void vcpu_clear(struct vcpu_vmx *vmx)
  193. {
  194. if (vmx->vcpu.cpu != raw_smp_processor_id() && vmx->vcpu.cpu != -1)
  195. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear,
  196. vmx, 0, 1);
  197. else
  198. __vcpu_clear(vmx);
  199. vmx->launched = 0;
  200. }
  201. static unsigned long vmcs_readl(unsigned long field)
  202. {
  203. unsigned long value;
  204. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  205. : "=a"(value) : "d"(field) : "cc");
  206. return value;
  207. }
  208. static u16 vmcs_read16(unsigned long field)
  209. {
  210. return vmcs_readl(field);
  211. }
  212. static u32 vmcs_read32(unsigned long field)
  213. {
  214. return vmcs_readl(field);
  215. }
  216. static u64 vmcs_read64(unsigned long field)
  217. {
  218. #ifdef CONFIG_X86_64
  219. return vmcs_readl(field);
  220. #else
  221. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  222. #endif
  223. }
  224. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  225. {
  226. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  227. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  228. dump_stack();
  229. }
  230. static void vmcs_writel(unsigned long field, unsigned long value)
  231. {
  232. u8 error;
  233. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  234. : "=q"(error) : "a"(value), "d"(field) : "cc" );
  235. if (unlikely(error))
  236. vmwrite_error(field, value);
  237. }
  238. static void vmcs_write16(unsigned long field, u16 value)
  239. {
  240. vmcs_writel(field, value);
  241. }
  242. static void vmcs_write32(unsigned long field, u32 value)
  243. {
  244. vmcs_writel(field, value);
  245. }
  246. static void vmcs_write64(unsigned long field, u64 value)
  247. {
  248. #ifdef CONFIG_X86_64
  249. vmcs_writel(field, value);
  250. #else
  251. vmcs_writel(field, value);
  252. asm volatile ("");
  253. vmcs_writel(field+1, value >> 32);
  254. #endif
  255. }
  256. static void vmcs_clear_bits(unsigned long field, u32 mask)
  257. {
  258. vmcs_writel(field, vmcs_readl(field) & ~mask);
  259. }
  260. static void vmcs_set_bits(unsigned long field, u32 mask)
  261. {
  262. vmcs_writel(field, vmcs_readl(field) | mask);
  263. }
  264. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  265. {
  266. u32 eb;
  267. eb = 1u << PF_VECTOR;
  268. if (!vcpu->fpu_active)
  269. eb |= 1u << NM_VECTOR;
  270. if (vcpu->guest_debug.enabled)
  271. eb |= 1u << 1;
  272. if (vcpu->rmode.active)
  273. eb = ~0;
  274. vmcs_write32(EXCEPTION_BITMAP, eb);
  275. }
  276. static void reload_tss(void)
  277. {
  278. #ifndef CONFIG_X86_64
  279. /*
  280. * VT restores TR but not its size. Useless.
  281. */
  282. struct descriptor_table gdt;
  283. struct segment_descriptor *descs;
  284. get_gdt(&gdt);
  285. descs = (void *)gdt.base;
  286. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  287. load_TR_desc();
  288. #endif
  289. }
  290. static void load_transition_efer(struct vcpu_vmx *vmx)
  291. {
  292. u64 trans_efer;
  293. int efer_offset = vmx->msr_offset_efer;
  294. trans_efer = vmx->host_msrs[efer_offset].data;
  295. trans_efer &= ~EFER_SAVE_RESTORE_BITS;
  296. trans_efer |= msr_efer_save_restore_bits(vmx->guest_msrs[efer_offset]);
  297. wrmsrl(MSR_EFER, trans_efer);
  298. vmx->vcpu.stat.efer_reload++;
  299. }
  300. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  301. {
  302. struct vcpu_vmx *vmx = to_vmx(vcpu);
  303. if (vmx->host_state.loaded)
  304. return;
  305. vmx->host_state.loaded = 1;
  306. /*
  307. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  308. * allow segment selectors with cpl > 0 or ti == 1.
  309. */
  310. vmx->host_state.ldt_sel = read_ldt();
  311. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  312. vmx->host_state.fs_sel = read_fs();
  313. if (!(vmx->host_state.fs_sel & 7)) {
  314. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  315. vmx->host_state.fs_reload_needed = 0;
  316. } else {
  317. vmcs_write16(HOST_FS_SELECTOR, 0);
  318. vmx->host_state.fs_reload_needed = 1;
  319. }
  320. vmx->host_state.gs_sel = read_gs();
  321. if (!(vmx->host_state.gs_sel & 7))
  322. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  323. else {
  324. vmcs_write16(HOST_GS_SELECTOR, 0);
  325. vmx->host_state.gs_ldt_reload_needed = 1;
  326. }
  327. #ifdef CONFIG_X86_64
  328. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  329. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  330. #else
  331. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  332. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  333. #endif
  334. #ifdef CONFIG_X86_64
  335. if (is_long_mode(&vmx->vcpu)) {
  336. save_msrs(vmx->host_msrs +
  337. vmx->msr_offset_kernel_gs_base, 1);
  338. }
  339. #endif
  340. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  341. if (msr_efer_need_save_restore(vmx))
  342. load_transition_efer(vmx);
  343. }
  344. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  345. {
  346. unsigned long flags;
  347. if (!vmx->host_state.loaded)
  348. return;
  349. vmx->host_state.loaded = 0;
  350. if (vmx->host_state.fs_reload_needed)
  351. load_fs(vmx->host_state.fs_sel);
  352. if (vmx->host_state.gs_ldt_reload_needed) {
  353. load_ldt(vmx->host_state.ldt_sel);
  354. /*
  355. * If we have to reload gs, we must take care to
  356. * preserve our gs base.
  357. */
  358. local_irq_save(flags);
  359. load_gs(vmx->host_state.gs_sel);
  360. #ifdef CONFIG_X86_64
  361. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  362. #endif
  363. local_irq_restore(flags);
  364. }
  365. reload_tss();
  366. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  367. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  368. if (msr_efer_need_save_restore(vmx))
  369. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  370. }
  371. /*
  372. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  373. * vcpu mutex is already taken.
  374. */
  375. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  376. {
  377. struct vcpu_vmx *vmx = to_vmx(vcpu);
  378. u64 phys_addr = __pa(vmx->vmcs);
  379. u64 tsc_this, delta;
  380. if (vcpu->cpu != cpu) {
  381. vcpu_clear(vmx);
  382. kvm_migrate_apic_timer(vcpu);
  383. }
  384. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  385. u8 error;
  386. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  387. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  388. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  389. : "cc");
  390. if (error)
  391. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  392. vmx->vmcs, phys_addr);
  393. }
  394. if (vcpu->cpu != cpu) {
  395. struct descriptor_table dt;
  396. unsigned long sysenter_esp;
  397. vcpu->cpu = cpu;
  398. /*
  399. * Linux uses per-cpu TSS and GDT, so set these when switching
  400. * processors.
  401. */
  402. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  403. get_gdt(&dt);
  404. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  405. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  406. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  407. /*
  408. * Make sure the time stamp counter is monotonous.
  409. */
  410. rdtscll(tsc_this);
  411. delta = vcpu->host_tsc - tsc_this;
  412. vmcs_write64(TSC_OFFSET, vmcs_read64(TSC_OFFSET) + delta);
  413. }
  414. }
  415. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  416. {
  417. vmx_load_host_state(to_vmx(vcpu));
  418. kvm_put_guest_fpu(vcpu);
  419. }
  420. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  421. {
  422. if (vcpu->fpu_active)
  423. return;
  424. vcpu->fpu_active = 1;
  425. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  426. if (vcpu->cr0 & X86_CR0_TS)
  427. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  428. update_exception_bitmap(vcpu);
  429. }
  430. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  431. {
  432. if (!vcpu->fpu_active)
  433. return;
  434. vcpu->fpu_active = 0;
  435. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  436. update_exception_bitmap(vcpu);
  437. }
  438. static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
  439. {
  440. vcpu_clear(to_vmx(vcpu));
  441. }
  442. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  443. {
  444. return vmcs_readl(GUEST_RFLAGS);
  445. }
  446. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  447. {
  448. vmcs_writel(GUEST_RFLAGS, rflags);
  449. }
  450. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  451. {
  452. unsigned long rip;
  453. u32 interruptibility;
  454. rip = vmcs_readl(GUEST_RIP);
  455. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  456. vmcs_writel(GUEST_RIP, rip);
  457. /*
  458. * We emulated an instruction, so temporary interrupt blocking
  459. * should be removed, if set.
  460. */
  461. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  462. if (interruptibility & 3)
  463. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  464. interruptibility & ~3);
  465. vcpu->interrupt_window_open = 1;
  466. }
  467. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  468. {
  469. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  470. vmcs_readl(GUEST_RIP));
  471. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  472. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  473. GP_VECTOR |
  474. INTR_TYPE_EXCEPTION |
  475. INTR_INFO_DELIEVER_CODE_MASK |
  476. INTR_INFO_VALID_MASK);
  477. }
  478. /*
  479. * Swap MSR entry in host/guest MSR entry array.
  480. */
  481. #ifdef CONFIG_X86_64
  482. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  483. {
  484. struct kvm_msr_entry tmp;
  485. tmp = vmx->guest_msrs[to];
  486. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  487. vmx->guest_msrs[from] = tmp;
  488. tmp = vmx->host_msrs[to];
  489. vmx->host_msrs[to] = vmx->host_msrs[from];
  490. vmx->host_msrs[from] = tmp;
  491. }
  492. #endif
  493. /*
  494. * Set up the vmcs to automatically save and restore system
  495. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  496. * mode, as fiddling with msrs is very expensive.
  497. */
  498. static void setup_msrs(struct vcpu_vmx *vmx)
  499. {
  500. int save_nmsrs;
  501. save_nmsrs = 0;
  502. #ifdef CONFIG_X86_64
  503. if (is_long_mode(&vmx->vcpu)) {
  504. int index;
  505. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  506. if (index >= 0)
  507. move_msr_up(vmx, index, save_nmsrs++);
  508. index = __find_msr_index(vmx, MSR_LSTAR);
  509. if (index >= 0)
  510. move_msr_up(vmx, index, save_nmsrs++);
  511. index = __find_msr_index(vmx, MSR_CSTAR);
  512. if (index >= 0)
  513. move_msr_up(vmx, index, save_nmsrs++);
  514. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  515. if (index >= 0)
  516. move_msr_up(vmx, index, save_nmsrs++);
  517. /*
  518. * MSR_K6_STAR is only needed on long mode guests, and only
  519. * if efer.sce is enabled.
  520. */
  521. index = __find_msr_index(vmx, MSR_K6_STAR);
  522. if ((index >= 0) && (vmx->vcpu.shadow_efer & EFER_SCE))
  523. move_msr_up(vmx, index, save_nmsrs++);
  524. }
  525. #endif
  526. vmx->save_nmsrs = save_nmsrs;
  527. #ifdef CONFIG_X86_64
  528. vmx->msr_offset_kernel_gs_base =
  529. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  530. #endif
  531. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  532. }
  533. /*
  534. * reads and returns guest's timestamp counter "register"
  535. * guest_tsc = host_tsc + tsc_offset -- 21.3
  536. */
  537. static u64 guest_read_tsc(void)
  538. {
  539. u64 host_tsc, tsc_offset;
  540. rdtscll(host_tsc);
  541. tsc_offset = vmcs_read64(TSC_OFFSET);
  542. return host_tsc + tsc_offset;
  543. }
  544. /*
  545. * writes 'guest_tsc' into guest's timestamp counter "register"
  546. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  547. */
  548. static void guest_write_tsc(u64 guest_tsc)
  549. {
  550. u64 host_tsc;
  551. rdtscll(host_tsc);
  552. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  553. }
  554. /*
  555. * Reads an msr value (of 'msr_index') into 'pdata'.
  556. * Returns 0 on success, non-0 otherwise.
  557. * Assumes vcpu_load() was already called.
  558. */
  559. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  560. {
  561. u64 data;
  562. struct kvm_msr_entry *msr;
  563. if (!pdata) {
  564. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  565. return -EINVAL;
  566. }
  567. switch (msr_index) {
  568. #ifdef CONFIG_X86_64
  569. case MSR_FS_BASE:
  570. data = vmcs_readl(GUEST_FS_BASE);
  571. break;
  572. case MSR_GS_BASE:
  573. data = vmcs_readl(GUEST_GS_BASE);
  574. break;
  575. case MSR_EFER:
  576. return kvm_get_msr_common(vcpu, msr_index, pdata);
  577. #endif
  578. case MSR_IA32_TIME_STAMP_COUNTER:
  579. data = guest_read_tsc();
  580. break;
  581. case MSR_IA32_SYSENTER_CS:
  582. data = vmcs_read32(GUEST_SYSENTER_CS);
  583. break;
  584. case MSR_IA32_SYSENTER_EIP:
  585. data = vmcs_readl(GUEST_SYSENTER_EIP);
  586. break;
  587. case MSR_IA32_SYSENTER_ESP:
  588. data = vmcs_readl(GUEST_SYSENTER_ESP);
  589. break;
  590. default:
  591. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  592. if (msr) {
  593. data = msr->data;
  594. break;
  595. }
  596. return kvm_get_msr_common(vcpu, msr_index, pdata);
  597. }
  598. *pdata = data;
  599. return 0;
  600. }
  601. /*
  602. * Writes msr value into into the appropriate "register".
  603. * Returns 0 on success, non-0 otherwise.
  604. * Assumes vcpu_load() was already called.
  605. */
  606. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  607. {
  608. struct vcpu_vmx *vmx = to_vmx(vcpu);
  609. struct kvm_msr_entry *msr;
  610. int ret = 0;
  611. switch (msr_index) {
  612. #ifdef CONFIG_X86_64
  613. case MSR_EFER:
  614. ret = kvm_set_msr_common(vcpu, msr_index, data);
  615. if (vmx->host_state.loaded)
  616. load_transition_efer(vmx);
  617. break;
  618. case MSR_FS_BASE:
  619. vmcs_writel(GUEST_FS_BASE, data);
  620. break;
  621. case MSR_GS_BASE:
  622. vmcs_writel(GUEST_GS_BASE, data);
  623. break;
  624. #endif
  625. case MSR_IA32_SYSENTER_CS:
  626. vmcs_write32(GUEST_SYSENTER_CS, data);
  627. break;
  628. case MSR_IA32_SYSENTER_EIP:
  629. vmcs_writel(GUEST_SYSENTER_EIP, data);
  630. break;
  631. case MSR_IA32_SYSENTER_ESP:
  632. vmcs_writel(GUEST_SYSENTER_ESP, data);
  633. break;
  634. case MSR_IA32_TIME_STAMP_COUNTER:
  635. guest_write_tsc(data);
  636. break;
  637. default:
  638. msr = find_msr_entry(vmx, msr_index);
  639. if (msr) {
  640. msr->data = data;
  641. if (vmx->host_state.loaded)
  642. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  643. break;
  644. }
  645. ret = kvm_set_msr_common(vcpu, msr_index, data);
  646. }
  647. return ret;
  648. }
  649. /*
  650. * Sync the rsp and rip registers into the vcpu structure. This allows
  651. * registers to be accessed by indexing vcpu->regs.
  652. */
  653. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  654. {
  655. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  656. vcpu->rip = vmcs_readl(GUEST_RIP);
  657. }
  658. /*
  659. * Syncs rsp and rip back into the vmcs. Should be called after possible
  660. * modification.
  661. */
  662. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  663. {
  664. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  665. vmcs_writel(GUEST_RIP, vcpu->rip);
  666. }
  667. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  668. {
  669. unsigned long dr7 = 0x400;
  670. int old_singlestep;
  671. old_singlestep = vcpu->guest_debug.singlestep;
  672. vcpu->guest_debug.enabled = dbg->enabled;
  673. if (vcpu->guest_debug.enabled) {
  674. int i;
  675. dr7 |= 0x200; /* exact */
  676. for (i = 0; i < 4; ++i) {
  677. if (!dbg->breakpoints[i].enabled)
  678. continue;
  679. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  680. dr7 |= 2 << (i*2); /* global enable */
  681. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  682. }
  683. vcpu->guest_debug.singlestep = dbg->singlestep;
  684. } else
  685. vcpu->guest_debug.singlestep = 0;
  686. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  687. unsigned long flags;
  688. flags = vmcs_readl(GUEST_RFLAGS);
  689. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  690. vmcs_writel(GUEST_RFLAGS, flags);
  691. }
  692. update_exception_bitmap(vcpu);
  693. vmcs_writel(GUEST_DR7, dr7);
  694. return 0;
  695. }
  696. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  697. {
  698. u32 idtv_info_field;
  699. idtv_info_field = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  700. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  701. if (is_external_interrupt(idtv_info_field))
  702. return idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  703. else
  704. printk("pending exception: not handled yet\n");
  705. }
  706. return -1;
  707. }
  708. static __init int cpu_has_kvm_support(void)
  709. {
  710. unsigned long ecx = cpuid_ecx(1);
  711. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  712. }
  713. static __init int vmx_disabled_by_bios(void)
  714. {
  715. u64 msr;
  716. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  717. return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  718. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  719. == MSR_IA32_FEATURE_CONTROL_LOCKED;
  720. /* locked but not enabled */
  721. }
  722. static void hardware_enable(void *garbage)
  723. {
  724. int cpu = raw_smp_processor_id();
  725. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  726. u64 old;
  727. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  728. if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  729. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  730. != (MSR_IA32_FEATURE_CONTROL_LOCKED |
  731. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  732. /* enable and lock */
  733. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  734. MSR_IA32_FEATURE_CONTROL_LOCKED |
  735. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
  736. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  737. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  738. : "memory", "cc");
  739. }
  740. static void hardware_disable(void *garbage)
  741. {
  742. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  743. }
  744. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  745. u32 msr, u32* result)
  746. {
  747. u32 vmx_msr_low, vmx_msr_high;
  748. u32 ctl = ctl_min | ctl_opt;
  749. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  750. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  751. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  752. /* Ensure minimum (required) set of control bits are supported. */
  753. if (ctl_min & ~ctl)
  754. return -EIO;
  755. *result = ctl;
  756. return 0;
  757. }
  758. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  759. {
  760. u32 vmx_msr_low, vmx_msr_high;
  761. u32 min, opt;
  762. u32 _pin_based_exec_control = 0;
  763. u32 _cpu_based_exec_control = 0;
  764. u32 _vmexit_control = 0;
  765. u32 _vmentry_control = 0;
  766. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  767. opt = 0;
  768. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  769. &_pin_based_exec_control) < 0)
  770. return -EIO;
  771. min = CPU_BASED_HLT_EXITING |
  772. #ifdef CONFIG_X86_64
  773. CPU_BASED_CR8_LOAD_EXITING |
  774. CPU_BASED_CR8_STORE_EXITING |
  775. #endif
  776. CPU_BASED_USE_IO_BITMAPS |
  777. CPU_BASED_MOV_DR_EXITING |
  778. CPU_BASED_USE_TSC_OFFSETING;
  779. #ifdef CONFIG_X86_64
  780. opt = CPU_BASED_TPR_SHADOW;
  781. #else
  782. opt = 0;
  783. #endif
  784. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  785. &_cpu_based_exec_control) < 0)
  786. return -EIO;
  787. #ifdef CONFIG_X86_64
  788. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  789. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  790. ~CPU_BASED_CR8_STORE_EXITING;
  791. #endif
  792. min = 0;
  793. #ifdef CONFIG_X86_64
  794. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  795. #endif
  796. opt = 0;
  797. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  798. &_vmexit_control) < 0)
  799. return -EIO;
  800. min = opt = 0;
  801. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  802. &_vmentry_control) < 0)
  803. return -EIO;
  804. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  805. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  806. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  807. return -EIO;
  808. #ifdef CONFIG_X86_64
  809. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  810. if (vmx_msr_high & (1u<<16))
  811. return -EIO;
  812. #endif
  813. /* Require Write-Back (WB) memory type for VMCS accesses. */
  814. if (((vmx_msr_high >> 18) & 15) != 6)
  815. return -EIO;
  816. vmcs_conf->size = vmx_msr_high & 0x1fff;
  817. vmcs_conf->order = get_order(vmcs_config.size);
  818. vmcs_conf->revision_id = vmx_msr_low;
  819. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  820. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  821. vmcs_conf->vmexit_ctrl = _vmexit_control;
  822. vmcs_conf->vmentry_ctrl = _vmentry_control;
  823. return 0;
  824. }
  825. static struct vmcs *alloc_vmcs_cpu(int cpu)
  826. {
  827. int node = cpu_to_node(cpu);
  828. struct page *pages;
  829. struct vmcs *vmcs;
  830. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  831. if (!pages)
  832. return NULL;
  833. vmcs = page_address(pages);
  834. memset(vmcs, 0, vmcs_config.size);
  835. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  836. return vmcs;
  837. }
  838. static struct vmcs *alloc_vmcs(void)
  839. {
  840. return alloc_vmcs_cpu(raw_smp_processor_id());
  841. }
  842. static void free_vmcs(struct vmcs *vmcs)
  843. {
  844. free_pages((unsigned long)vmcs, vmcs_config.order);
  845. }
  846. static void free_kvm_area(void)
  847. {
  848. int cpu;
  849. for_each_online_cpu(cpu)
  850. free_vmcs(per_cpu(vmxarea, cpu));
  851. }
  852. static __init int alloc_kvm_area(void)
  853. {
  854. int cpu;
  855. for_each_online_cpu(cpu) {
  856. struct vmcs *vmcs;
  857. vmcs = alloc_vmcs_cpu(cpu);
  858. if (!vmcs) {
  859. free_kvm_area();
  860. return -ENOMEM;
  861. }
  862. per_cpu(vmxarea, cpu) = vmcs;
  863. }
  864. return 0;
  865. }
  866. static __init int hardware_setup(void)
  867. {
  868. if (setup_vmcs_config(&vmcs_config) < 0)
  869. return -EIO;
  870. return alloc_kvm_area();
  871. }
  872. static __exit void hardware_unsetup(void)
  873. {
  874. free_kvm_area();
  875. }
  876. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  877. {
  878. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  879. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  880. vmcs_write16(sf->selector, save->selector);
  881. vmcs_writel(sf->base, save->base);
  882. vmcs_write32(sf->limit, save->limit);
  883. vmcs_write32(sf->ar_bytes, save->ar);
  884. } else {
  885. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  886. << AR_DPL_SHIFT;
  887. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  888. }
  889. }
  890. static void enter_pmode(struct kvm_vcpu *vcpu)
  891. {
  892. unsigned long flags;
  893. vcpu->rmode.active = 0;
  894. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  895. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  896. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  897. flags = vmcs_readl(GUEST_RFLAGS);
  898. flags &= ~(IOPL_MASK | X86_EFLAGS_VM);
  899. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  900. vmcs_writel(GUEST_RFLAGS, flags);
  901. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  902. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  903. update_exception_bitmap(vcpu);
  904. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  905. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  906. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  907. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  908. vmcs_write16(GUEST_SS_SELECTOR, 0);
  909. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  910. vmcs_write16(GUEST_CS_SELECTOR,
  911. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  912. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  913. }
  914. static gva_t rmode_tss_base(struct kvm* kvm)
  915. {
  916. gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
  917. return base_gfn << PAGE_SHIFT;
  918. }
  919. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  920. {
  921. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  922. save->selector = vmcs_read16(sf->selector);
  923. save->base = vmcs_readl(sf->base);
  924. save->limit = vmcs_read32(sf->limit);
  925. save->ar = vmcs_read32(sf->ar_bytes);
  926. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  927. vmcs_write32(sf->limit, 0xffff);
  928. vmcs_write32(sf->ar_bytes, 0xf3);
  929. }
  930. static void enter_rmode(struct kvm_vcpu *vcpu)
  931. {
  932. unsigned long flags;
  933. vcpu->rmode.active = 1;
  934. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  935. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  936. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  937. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  938. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  939. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  940. flags = vmcs_readl(GUEST_RFLAGS);
  941. vcpu->rmode.save_iopl = (flags & IOPL_MASK) >> IOPL_SHIFT;
  942. flags |= IOPL_MASK | X86_EFLAGS_VM;
  943. vmcs_writel(GUEST_RFLAGS, flags);
  944. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  945. update_exception_bitmap(vcpu);
  946. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  947. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  948. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  949. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  950. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  951. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  952. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  953. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  954. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  955. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  956. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  957. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  958. init_rmode_tss(vcpu->kvm);
  959. }
  960. #ifdef CONFIG_X86_64
  961. static void enter_lmode(struct kvm_vcpu *vcpu)
  962. {
  963. u32 guest_tr_ar;
  964. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  965. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  966. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  967. __FUNCTION__);
  968. vmcs_write32(GUEST_TR_AR_BYTES,
  969. (guest_tr_ar & ~AR_TYPE_MASK)
  970. | AR_TYPE_BUSY_64_TSS);
  971. }
  972. vcpu->shadow_efer |= EFER_LMA;
  973. find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
  974. vmcs_write32(VM_ENTRY_CONTROLS,
  975. vmcs_read32(VM_ENTRY_CONTROLS)
  976. | VM_ENTRY_IA32E_MODE);
  977. }
  978. static void exit_lmode(struct kvm_vcpu *vcpu)
  979. {
  980. vcpu->shadow_efer &= ~EFER_LMA;
  981. vmcs_write32(VM_ENTRY_CONTROLS,
  982. vmcs_read32(VM_ENTRY_CONTROLS)
  983. & ~VM_ENTRY_IA32E_MODE);
  984. }
  985. #endif
  986. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  987. {
  988. vcpu->cr4 &= KVM_GUEST_CR4_MASK;
  989. vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  990. }
  991. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  992. {
  993. vmx_fpu_deactivate(vcpu);
  994. if (vcpu->rmode.active && (cr0 & X86_CR0_PE))
  995. enter_pmode(vcpu);
  996. if (!vcpu->rmode.active && !(cr0 & X86_CR0_PE))
  997. enter_rmode(vcpu);
  998. #ifdef CONFIG_X86_64
  999. if (vcpu->shadow_efer & EFER_LME) {
  1000. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1001. enter_lmode(vcpu);
  1002. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1003. exit_lmode(vcpu);
  1004. }
  1005. #endif
  1006. vmcs_writel(CR0_READ_SHADOW, cr0);
  1007. vmcs_writel(GUEST_CR0,
  1008. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  1009. vcpu->cr0 = cr0;
  1010. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1011. vmx_fpu_activate(vcpu);
  1012. }
  1013. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1014. {
  1015. vmcs_writel(GUEST_CR3, cr3);
  1016. if (vcpu->cr0 & X86_CR0_PE)
  1017. vmx_fpu_deactivate(vcpu);
  1018. }
  1019. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1020. {
  1021. vmcs_writel(CR4_READ_SHADOW, cr4);
  1022. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  1023. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  1024. vcpu->cr4 = cr4;
  1025. }
  1026. #ifdef CONFIG_X86_64
  1027. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1028. {
  1029. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1030. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1031. vcpu->shadow_efer = efer;
  1032. if (efer & EFER_LMA) {
  1033. vmcs_write32(VM_ENTRY_CONTROLS,
  1034. vmcs_read32(VM_ENTRY_CONTROLS) |
  1035. VM_ENTRY_IA32E_MODE);
  1036. msr->data = efer;
  1037. } else {
  1038. vmcs_write32(VM_ENTRY_CONTROLS,
  1039. vmcs_read32(VM_ENTRY_CONTROLS) &
  1040. ~VM_ENTRY_IA32E_MODE);
  1041. msr->data = efer & ~EFER_LME;
  1042. }
  1043. setup_msrs(vmx);
  1044. }
  1045. #endif
  1046. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1047. {
  1048. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1049. return vmcs_readl(sf->base);
  1050. }
  1051. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1052. struct kvm_segment *var, int seg)
  1053. {
  1054. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1055. u32 ar;
  1056. var->base = vmcs_readl(sf->base);
  1057. var->limit = vmcs_read32(sf->limit);
  1058. var->selector = vmcs_read16(sf->selector);
  1059. ar = vmcs_read32(sf->ar_bytes);
  1060. if (ar & AR_UNUSABLE_MASK)
  1061. ar = 0;
  1062. var->type = ar & 15;
  1063. var->s = (ar >> 4) & 1;
  1064. var->dpl = (ar >> 5) & 3;
  1065. var->present = (ar >> 7) & 1;
  1066. var->avl = (ar >> 12) & 1;
  1067. var->l = (ar >> 13) & 1;
  1068. var->db = (ar >> 14) & 1;
  1069. var->g = (ar >> 15) & 1;
  1070. var->unusable = (ar >> 16) & 1;
  1071. }
  1072. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1073. {
  1074. u32 ar;
  1075. if (var->unusable)
  1076. ar = 1 << 16;
  1077. else {
  1078. ar = var->type & 15;
  1079. ar |= (var->s & 1) << 4;
  1080. ar |= (var->dpl & 3) << 5;
  1081. ar |= (var->present & 1) << 7;
  1082. ar |= (var->avl & 1) << 12;
  1083. ar |= (var->l & 1) << 13;
  1084. ar |= (var->db & 1) << 14;
  1085. ar |= (var->g & 1) << 15;
  1086. }
  1087. if (ar == 0) /* a 0 value means unusable */
  1088. ar = AR_UNUSABLE_MASK;
  1089. return ar;
  1090. }
  1091. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1092. struct kvm_segment *var, int seg)
  1093. {
  1094. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1095. u32 ar;
  1096. if (vcpu->rmode.active && seg == VCPU_SREG_TR) {
  1097. vcpu->rmode.tr.selector = var->selector;
  1098. vcpu->rmode.tr.base = var->base;
  1099. vcpu->rmode.tr.limit = var->limit;
  1100. vcpu->rmode.tr.ar = vmx_segment_access_rights(var);
  1101. return;
  1102. }
  1103. vmcs_writel(sf->base, var->base);
  1104. vmcs_write32(sf->limit, var->limit);
  1105. vmcs_write16(sf->selector, var->selector);
  1106. if (vcpu->rmode.active && var->s) {
  1107. /*
  1108. * Hack real-mode segments into vm86 compatibility.
  1109. */
  1110. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1111. vmcs_writel(sf->base, 0xf0000);
  1112. ar = 0xf3;
  1113. } else
  1114. ar = vmx_segment_access_rights(var);
  1115. vmcs_write32(sf->ar_bytes, ar);
  1116. }
  1117. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1118. {
  1119. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1120. *db = (ar >> 14) & 1;
  1121. *l = (ar >> 13) & 1;
  1122. }
  1123. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1124. {
  1125. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1126. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1127. }
  1128. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1129. {
  1130. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1131. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1132. }
  1133. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1134. {
  1135. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1136. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1137. }
  1138. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1139. {
  1140. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1141. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1142. }
  1143. static int init_rmode_tss(struct kvm* kvm)
  1144. {
  1145. struct page *p1, *p2, *p3;
  1146. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1147. char *page;
  1148. p1 = gfn_to_page(kvm, fn++);
  1149. p2 = gfn_to_page(kvm, fn++);
  1150. p3 = gfn_to_page(kvm, fn);
  1151. if (!p1 || !p2 || !p3) {
  1152. kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
  1153. return 0;
  1154. }
  1155. page = kmap_atomic(p1, KM_USER0);
  1156. clear_page(page);
  1157. *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1158. kunmap_atomic(page, KM_USER0);
  1159. page = kmap_atomic(p2, KM_USER0);
  1160. clear_page(page);
  1161. kunmap_atomic(page, KM_USER0);
  1162. page = kmap_atomic(p3, KM_USER0);
  1163. clear_page(page);
  1164. *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
  1165. kunmap_atomic(page, KM_USER0);
  1166. return 1;
  1167. }
  1168. static void seg_setup(int seg)
  1169. {
  1170. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1171. vmcs_write16(sf->selector, 0);
  1172. vmcs_writel(sf->base, 0);
  1173. vmcs_write32(sf->limit, 0xffff);
  1174. vmcs_write32(sf->ar_bytes, 0x93);
  1175. }
  1176. /*
  1177. * Sets up the vmcs for emulated real mode.
  1178. */
  1179. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1180. {
  1181. u32 host_sysenter_cs;
  1182. u32 junk;
  1183. unsigned long a;
  1184. struct descriptor_table dt;
  1185. int i;
  1186. int ret = 0;
  1187. unsigned long kvm_vmx_return;
  1188. u64 msr;
  1189. u32 exec_control;
  1190. if (!init_rmode_tss(vmx->vcpu.kvm)) {
  1191. ret = -ENOMEM;
  1192. goto out;
  1193. }
  1194. vmx->vcpu.rmode.active = 0;
  1195. vmx->vcpu.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1196. set_cr8(&vmx->vcpu, 0);
  1197. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1198. if (vmx->vcpu.vcpu_id == 0)
  1199. msr |= MSR_IA32_APICBASE_BSP;
  1200. kvm_set_apic_base(&vmx->vcpu, msr);
  1201. fx_init(&vmx->vcpu);
  1202. /*
  1203. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1204. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1205. */
  1206. if (vmx->vcpu.vcpu_id == 0) {
  1207. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1208. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1209. } else {
  1210. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.sipi_vector << 8);
  1211. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.sipi_vector << 12);
  1212. }
  1213. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1214. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1215. seg_setup(VCPU_SREG_DS);
  1216. seg_setup(VCPU_SREG_ES);
  1217. seg_setup(VCPU_SREG_FS);
  1218. seg_setup(VCPU_SREG_GS);
  1219. seg_setup(VCPU_SREG_SS);
  1220. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1221. vmcs_writel(GUEST_TR_BASE, 0);
  1222. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1223. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1224. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1225. vmcs_writel(GUEST_LDTR_BASE, 0);
  1226. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1227. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1228. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1229. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1230. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1231. vmcs_writel(GUEST_RFLAGS, 0x02);
  1232. if (vmx->vcpu.vcpu_id == 0)
  1233. vmcs_writel(GUEST_RIP, 0xfff0);
  1234. else
  1235. vmcs_writel(GUEST_RIP, 0);
  1236. vmcs_writel(GUEST_RSP, 0);
  1237. //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
  1238. vmcs_writel(GUEST_DR7, 0x400);
  1239. vmcs_writel(GUEST_GDTR_BASE, 0);
  1240. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  1241. vmcs_writel(GUEST_IDTR_BASE, 0);
  1242. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  1243. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  1244. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  1245. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  1246. /* I/O */
  1247. vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
  1248. vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
  1249. guest_write_tsc(0);
  1250. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1251. /* Special registers */
  1252. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  1253. /* Control */
  1254. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1255. vmcs_config.pin_based_exec_ctrl);
  1256. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1257. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1258. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1259. #ifdef CONFIG_X86_64
  1260. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1261. CPU_BASED_CR8_LOAD_EXITING;
  1262. #endif
  1263. }
  1264. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1265. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  1266. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  1267. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1268. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1269. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1270. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1271. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1272. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1273. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1274. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  1275. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  1276. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1277. #ifdef CONFIG_X86_64
  1278. rdmsrl(MSR_FS_BASE, a);
  1279. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1280. rdmsrl(MSR_GS_BASE, a);
  1281. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1282. #else
  1283. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1284. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1285. #endif
  1286. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1287. get_idt(&dt);
  1288. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1289. asm ("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1290. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1291. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1292. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1293. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1294. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1295. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1296. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1297. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1298. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1299. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1300. for (i = 0; i < NR_VMX_MSR; ++i) {
  1301. u32 index = vmx_msr_index[i];
  1302. u32 data_low, data_high;
  1303. u64 data;
  1304. int j = vmx->nmsrs;
  1305. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1306. continue;
  1307. if (wrmsr_safe(index, data_low, data_high) < 0)
  1308. continue;
  1309. data = data_low | ((u64)data_high << 32);
  1310. vmx->host_msrs[j].index = index;
  1311. vmx->host_msrs[j].reserved = 0;
  1312. vmx->host_msrs[j].data = data;
  1313. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1314. ++vmx->nmsrs;
  1315. }
  1316. setup_msrs(vmx);
  1317. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1318. /* 22.2.1, 20.8.1 */
  1319. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1320. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1321. #ifdef CONFIG_X86_64
  1322. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  1323. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  1324. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  1325. page_to_phys(vmx->vcpu.apic->regs_page));
  1326. vmcs_write32(TPR_THRESHOLD, 0);
  1327. #endif
  1328. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1329. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1330. vmx->vcpu.cr0 = 0x60000010;
  1331. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.cr0); // enter rmode
  1332. vmx_set_cr4(&vmx->vcpu, 0);
  1333. #ifdef CONFIG_X86_64
  1334. vmx_set_efer(&vmx->vcpu, 0);
  1335. #endif
  1336. vmx_fpu_activate(&vmx->vcpu);
  1337. update_exception_bitmap(&vmx->vcpu);
  1338. return 0;
  1339. out:
  1340. return ret;
  1341. }
  1342. static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1343. {
  1344. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1345. vmx_vcpu_setup(vmx);
  1346. }
  1347. static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
  1348. {
  1349. u16 ent[2];
  1350. u16 cs;
  1351. u16 ip;
  1352. unsigned long flags;
  1353. unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
  1354. u16 sp = vmcs_readl(GUEST_RSP);
  1355. u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  1356. if (sp > ss_limit || sp < 6 ) {
  1357. vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
  1358. __FUNCTION__,
  1359. vmcs_readl(GUEST_RSP),
  1360. vmcs_readl(GUEST_SS_BASE),
  1361. vmcs_read32(GUEST_SS_LIMIT));
  1362. return;
  1363. }
  1364. if (emulator_read_std(irq * sizeof(ent), &ent, sizeof(ent), vcpu) !=
  1365. X86EMUL_CONTINUE) {
  1366. vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
  1367. return;
  1368. }
  1369. flags = vmcs_readl(GUEST_RFLAGS);
  1370. cs = vmcs_readl(GUEST_CS_BASE) >> 4;
  1371. ip = vmcs_readl(GUEST_RIP);
  1372. if (emulator_write_emulated(ss_base + sp - 2, &flags, 2, vcpu) != X86EMUL_CONTINUE ||
  1373. emulator_write_emulated(ss_base + sp - 4, &cs, 2, vcpu) != X86EMUL_CONTINUE ||
  1374. emulator_write_emulated(ss_base + sp - 6, &ip, 2, vcpu) != X86EMUL_CONTINUE) {
  1375. vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
  1376. return;
  1377. }
  1378. vmcs_writel(GUEST_RFLAGS, flags &
  1379. ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
  1380. vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
  1381. vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
  1382. vmcs_writel(GUEST_RIP, ent[0]);
  1383. vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
  1384. }
  1385. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  1386. {
  1387. if (vcpu->rmode.active) {
  1388. inject_rmode_irq(vcpu, irq);
  1389. return;
  1390. }
  1391. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1392. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1393. }
  1394. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1395. {
  1396. int word_index = __ffs(vcpu->irq_summary);
  1397. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1398. int irq = word_index * BITS_PER_LONG + bit_index;
  1399. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1400. if (!vcpu->irq_pending[word_index])
  1401. clear_bit(word_index, &vcpu->irq_summary);
  1402. vmx_inject_irq(vcpu, irq);
  1403. }
  1404. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1405. struct kvm_run *kvm_run)
  1406. {
  1407. u32 cpu_based_vm_exec_control;
  1408. vcpu->interrupt_window_open =
  1409. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1410. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1411. if (vcpu->interrupt_window_open &&
  1412. vcpu->irq_summary &&
  1413. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1414. /*
  1415. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1416. */
  1417. kvm_do_inject_irq(vcpu);
  1418. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1419. if (!vcpu->interrupt_window_open &&
  1420. (vcpu->irq_summary || kvm_run->request_interrupt_window))
  1421. /*
  1422. * Interrupts blocked. Wait for unblock.
  1423. */
  1424. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1425. else
  1426. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1427. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1428. }
  1429. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1430. {
  1431. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1432. set_debugreg(dbg->bp[0], 0);
  1433. set_debugreg(dbg->bp[1], 1);
  1434. set_debugreg(dbg->bp[2], 2);
  1435. set_debugreg(dbg->bp[3], 3);
  1436. if (dbg->singlestep) {
  1437. unsigned long flags;
  1438. flags = vmcs_readl(GUEST_RFLAGS);
  1439. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1440. vmcs_writel(GUEST_RFLAGS, flags);
  1441. }
  1442. }
  1443. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1444. int vec, u32 err_code)
  1445. {
  1446. if (!vcpu->rmode.active)
  1447. return 0;
  1448. /*
  1449. * Instruction with address size override prefix opcode 0x67
  1450. * Cause the #SS fault with 0 error code in VM86 mode.
  1451. */
  1452. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  1453. if (emulate_instruction(vcpu, NULL, 0, 0) == EMULATE_DONE)
  1454. return 1;
  1455. return 0;
  1456. }
  1457. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1458. {
  1459. u32 intr_info, error_code;
  1460. unsigned long cr2, rip;
  1461. u32 vect_info;
  1462. enum emulation_result er;
  1463. int r;
  1464. vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1465. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1466. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1467. !is_page_fault(intr_info)) {
  1468. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1469. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1470. }
  1471. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  1472. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1473. set_bit(irq, vcpu->irq_pending);
  1474. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1475. }
  1476. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
  1477. asm ("int $2");
  1478. return 1;
  1479. }
  1480. if (is_no_device(intr_info)) {
  1481. vmx_fpu_activate(vcpu);
  1482. return 1;
  1483. }
  1484. error_code = 0;
  1485. rip = vmcs_readl(GUEST_RIP);
  1486. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1487. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1488. if (is_page_fault(intr_info)) {
  1489. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1490. mutex_lock(&vcpu->kvm->lock);
  1491. r = kvm_mmu_page_fault(vcpu, cr2, error_code);
  1492. if (r < 0) {
  1493. mutex_unlock(&vcpu->kvm->lock);
  1494. return r;
  1495. }
  1496. if (!r) {
  1497. mutex_unlock(&vcpu->kvm->lock);
  1498. return 1;
  1499. }
  1500. er = emulate_instruction(vcpu, kvm_run, cr2, error_code);
  1501. mutex_unlock(&vcpu->kvm->lock);
  1502. switch (er) {
  1503. case EMULATE_DONE:
  1504. return 1;
  1505. case EMULATE_DO_MMIO:
  1506. ++vcpu->stat.mmio_exits;
  1507. return 0;
  1508. case EMULATE_FAIL:
  1509. kvm_report_emulation_failure(vcpu, "pagetable");
  1510. break;
  1511. default:
  1512. BUG();
  1513. }
  1514. }
  1515. if (vcpu->rmode.active &&
  1516. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1517. error_code)) {
  1518. if (vcpu->halt_request) {
  1519. vcpu->halt_request = 0;
  1520. return kvm_emulate_halt(vcpu);
  1521. }
  1522. return 1;
  1523. }
  1524. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
  1525. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1526. return 0;
  1527. }
  1528. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1529. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1530. kvm_run->ex.error_code = error_code;
  1531. return 0;
  1532. }
  1533. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1534. struct kvm_run *kvm_run)
  1535. {
  1536. ++vcpu->stat.irq_exits;
  1537. return 1;
  1538. }
  1539. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1540. {
  1541. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1542. return 0;
  1543. }
  1544. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1545. {
  1546. unsigned long exit_qualification;
  1547. int size, down, in, string, rep;
  1548. unsigned port;
  1549. ++vcpu->stat.io_exits;
  1550. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1551. string = (exit_qualification & 16) != 0;
  1552. if (string) {
  1553. if (emulate_instruction(vcpu, kvm_run, 0, 0) == EMULATE_DO_MMIO)
  1554. return 0;
  1555. return 1;
  1556. }
  1557. size = (exit_qualification & 7) + 1;
  1558. in = (exit_qualification & 8) != 0;
  1559. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1560. rep = (exit_qualification & 32) != 0;
  1561. port = exit_qualification >> 16;
  1562. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  1563. }
  1564. static void
  1565. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1566. {
  1567. /*
  1568. * Patch in the VMCALL instruction:
  1569. */
  1570. hypercall[0] = 0x0f;
  1571. hypercall[1] = 0x01;
  1572. hypercall[2] = 0xc1;
  1573. hypercall[3] = 0xc3;
  1574. }
  1575. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1576. {
  1577. unsigned long exit_qualification;
  1578. int cr;
  1579. int reg;
  1580. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1581. cr = exit_qualification & 15;
  1582. reg = (exit_qualification >> 8) & 15;
  1583. switch ((exit_qualification >> 4) & 3) {
  1584. case 0: /* mov to cr */
  1585. switch (cr) {
  1586. case 0:
  1587. vcpu_load_rsp_rip(vcpu);
  1588. set_cr0(vcpu, vcpu->regs[reg]);
  1589. skip_emulated_instruction(vcpu);
  1590. return 1;
  1591. case 3:
  1592. vcpu_load_rsp_rip(vcpu);
  1593. set_cr3(vcpu, vcpu->regs[reg]);
  1594. skip_emulated_instruction(vcpu);
  1595. return 1;
  1596. case 4:
  1597. vcpu_load_rsp_rip(vcpu);
  1598. set_cr4(vcpu, vcpu->regs[reg]);
  1599. skip_emulated_instruction(vcpu);
  1600. return 1;
  1601. case 8:
  1602. vcpu_load_rsp_rip(vcpu);
  1603. set_cr8(vcpu, vcpu->regs[reg]);
  1604. skip_emulated_instruction(vcpu);
  1605. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  1606. return 0;
  1607. };
  1608. break;
  1609. case 2: /* clts */
  1610. vcpu_load_rsp_rip(vcpu);
  1611. vmx_fpu_deactivate(vcpu);
  1612. vcpu->cr0 &= ~X86_CR0_TS;
  1613. vmcs_writel(CR0_READ_SHADOW, vcpu->cr0);
  1614. vmx_fpu_activate(vcpu);
  1615. skip_emulated_instruction(vcpu);
  1616. return 1;
  1617. case 1: /*mov from cr*/
  1618. switch (cr) {
  1619. case 3:
  1620. vcpu_load_rsp_rip(vcpu);
  1621. vcpu->regs[reg] = vcpu->cr3;
  1622. vcpu_put_rsp_rip(vcpu);
  1623. skip_emulated_instruction(vcpu);
  1624. return 1;
  1625. case 8:
  1626. vcpu_load_rsp_rip(vcpu);
  1627. vcpu->regs[reg] = get_cr8(vcpu);
  1628. vcpu_put_rsp_rip(vcpu);
  1629. skip_emulated_instruction(vcpu);
  1630. return 1;
  1631. }
  1632. break;
  1633. case 3: /* lmsw */
  1634. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1635. skip_emulated_instruction(vcpu);
  1636. return 1;
  1637. default:
  1638. break;
  1639. }
  1640. kvm_run->exit_reason = 0;
  1641. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  1642. (int)(exit_qualification >> 4) & 3, cr);
  1643. return 0;
  1644. }
  1645. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1646. {
  1647. unsigned long exit_qualification;
  1648. unsigned long val;
  1649. int dr, reg;
  1650. /*
  1651. * FIXME: this code assumes the host is debugging the guest.
  1652. * need to deal with guest debugging itself too.
  1653. */
  1654. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1655. dr = exit_qualification & 7;
  1656. reg = (exit_qualification >> 8) & 15;
  1657. vcpu_load_rsp_rip(vcpu);
  1658. if (exit_qualification & 16) {
  1659. /* mov from dr */
  1660. switch (dr) {
  1661. case 6:
  1662. val = 0xffff0ff0;
  1663. break;
  1664. case 7:
  1665. val = 0x400;
  1666. break;
  1667. default:
  1668. val = 0;
  1669. }
  1670. vcpu->regs[reg] = val;
  1671. } else {
  1672. /* mov to dr */
  1673. }
  1674. vcpu_put_rsp_rip(vcpu);
  1675. skip_emulated_instruction(vcpu);
  1676. return 1;
  1677. }
  1678. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1679. {
  1680. kvm_emulate_cpuid(vcpu);
  1681. return 1;
  1682. }
  1683. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1684. {
  1685. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1686. u64 data;
  1687. if (vmx_get_msr(vcpu, ecx, &data)) {
  1688. vmx_inject_gp(vcpu, 0);
  1689. return 1;
  1690. }
  1691. /* FIXME: handling of bits 32:63 of rax, rdx */
  1692. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1693. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1694. skip_emulated_instruction(vcpu);
  1695. return 1;
  1696. }
  1697. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1698. {
  1699. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1700. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1701. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1702. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1703. vmx_inject_gp(vcpu, 0);
  1704. return 1;
  1705. }
  1706. skip_emulated_instruction(vcpu);
  1707. return 1;
  1708. }
  1709. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  1710. struct kvm_run *kvm_run)
  1711. {
  1712. return 1;
  1713. }
  1714. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1715. struct kvm_run *kvm_run)
  1716. {
  1717. u32 cpu_based_vm_exec_control;
  1718. /* clear pending irq */
  1719. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1720. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1721. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1722. /*
  1723. * If the user space waits to inject interrupts, exit as soon as
  1724. * possible
  1725. */
  1726. if (kvm_run->request_interrupt_window &&
  1727. !vcpu->irq_summary) {
  1728. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1729. ++vcpu->stat.irq_window_exits;
  1730. return 0;
  1731. }
  1732. return 1;
  1733. }
  1734. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1735. {
  1736. skip_emulated_instruction(vcpu);
  1737. return kvm_emulate_halt(vcpu);
  1738. }
  1739. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1740. {
  1741. skip_emulated_instruction(vcpu);
  1742. return kvm_hypercall(vcpu, kvm_run);
  1743. }
  1744. /*
  1745. * The exit handlers return 1 if the exit was handled fully and guest execution
  1746. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1747. * to be done to userspace and return 0.
  1748. */
  1749. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1750. struct kvm_run *kvm_run) = {
  1751. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1752. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1753. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  1754. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1755. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1756. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1757. [EXIT_REASON_CPUID] = handle_cpuid,
  1758. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1759. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1760. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1761. [EXIT_REASON_HLT] = handle_halt,
  1762. [EXIT_REASON_VMCALL] = handle_vmcall,
  1763. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold
  1764. };
  1765. static const int kvm_vmx_max_exit_handlers =
  1766. ARRAY_SIZE(kvm_vmx_exit_handlers);
  1767. /*
  1768. * The guest has exited. See if we can fix it or if we need userspace
  1769. * assistance.
  1770. */
  1771. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1772. {
  1773. u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1774. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1775. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1776. if (unlikely(vmx->fail)) {
  1777. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1778. kvm_run->fail_entry.hardware_entry_failure_reason
  1779. = vmcs_read32(VM_INSTRUCTION_ERROR);
  1780. return 0;
  1781. }
  1782. if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1783. exit_reason != EXIT_REASON_EXCEPTION_NMI )
  1784. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1785. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1786. if (exit_reason < kvm_vmx_max_exit_handlers
  1787. && kvm_vmx_exit_handlers[exit_reason])
  1788. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1789. else {
  1790. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1791. kvm_run->hw.hardware_exit_reason = exit_reason;
  1792. }
  1793. return 0;
  1794. }
  1795. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1796. {
  1797. }
  1798. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  1799. {
  1800. int max_irr, tpr;
  1801. if (!vm_need_tpr_shadow(vcpu->kvm))
  1802. return;
  1803. if (!kvm_lapic_enabled(vcpu) ||
  1804. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  1805. vmcs_write32(TPR_THRESHOLD, 0);
  1806. return;
  1807. }
  1808. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  1809. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  1810. }
  1811. static void enable_irq_window(struct kvm_vcpu *vcpu)
  1812. {
  1813. u32 cpu_based_vm_exec_control;
  1814. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1815. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1816. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1817. }
  1818. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  1819. {
  1820. u32 idtv_info_field, intr_info_field;
  1821. int has_ext_irq, interrupt_window_open;
  1822. int vector;
  1823. kvm_inject_pending_timer_irqs(vcpu);
  1824. update_tpr_threshold(vcpu);
  1825. has_ext_irq = kvm_cpu_has_interrupt(vcpu);
  1826. intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
  1827. idtv_info_field = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1828. if (intr_info_field & INTR_INFO_VALID_MASK) {
  1829. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  1830. /* TODO: fault when IDT_Vectoring */
  1831. printk(KERN_ERR "Fault when IDT_Vectoring\n");
  1832. }
  1833. if (has_ext_irq)
  1834. enable_irq_window(vcpu);
  1835. return;
  1836. }
  1837. if (unlikely(idtv_info_field & INTR_INFO_VALID_MASK)) {
  1838. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, idtv_info_field);
  1839. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1840. vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
  1841. if (unlikely(idtv_info_field & INTR_INFO_DELIEVER_CODE_MASK))
  1842. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  1843. vmcs_read32(IDT_VECTORING_ERROR_CODE));
  1844. if (unlikely(has_ext_irq))
  1845. enable_irq_window(vcpu);
  1846. return;
  1847. }
  1848. if (!has_ext_irq)
  1849. return;
  1850. interrupt_window_open =
  1851. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1852. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1853. if (interrupt_window_open) {
  1854. vector = kvm_cpu_get_interrupt(vcpu);
  1855. vmx_inject_irq(vcpu, vector);
  1856. kvm_timer_intr_post(vcpu, vector);
  1857. } else
  1858. enable_irq_window(vcpu);
  1859. }
  1860. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1861. {
  1862. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1863. /*
  1864. * Loading guest fpu may have cleared host cr0.ts
  1865. */
  1866. vmcs_writel(HOST_CR0, read_cr0());
  1867. asm (
  1868. /* Store host registers */
  1869. #ifdef CONFIG_X86_64
  1870. "push %%rax; push %%rbx; push %%rdx;"
  1871. "push %%rsi; push %%rdi; push %%rbp;"
  1872. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1873. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1874. "push %%rcx \n\t"
  1875. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1876. #else
  1877. "pusha; push %%ecx \n\t"
  1878. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1879. #endif
  1880. /* Check if vmlaunch of vmresume is needed */
  1881. "cmp $0, %1 \n\t"
  1882. /* Load guest registers. Don't clobber flags. */
  1883. #ifdef CONFIG_X86_64
  1884. "mov %c[cr2](%3), %%rax \n\t"
  1885. "mov %%rax, %%cr2 \n\t"
  1886. "mov %c[rax](%3), %%rax \n\t"
  1887. "mov %c[rbx](%3), %%rbx \n\t"
  1888. "mov %c[rdx](%3), %%rdx \n\t"
  1889. "mov %c[rsi](%3), %%rsi \n\t"
  1890. "mov %c[rdi](%3), %%rdi \n\t"
  1891. "mov %c[rbp](%3), %%rbp \n\t"
  1892. "mov %c[r8](%3), %%r8 \n\t"
  1893. "mov %c[r9](%3), %%r9 \n\t"
  1894. "mov %c[r10](%3), %%r10 \n\t"
  1895. "mov %c[r11](%3), %%r11 \n\t"
  1896. "mov %c[r12](%3), %%r12 \n\t"
  1897. "mov %c[r13](%3), %%r13 \n\t"
  1898. "mov %c[r14](%3), %%r14 \n\t"
  1899. "mov %c[r15](%3), %%r15 \n\t"
  1900. "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
  1901. #else
  1902. "mov %c[cr2](%3), %%eax \n\t"
  1903. "mov %%eax, %%cr2 \n\t"
  1904. "mov %c[rax](%3), %%eax \n\t"
  1905. "mov %c[rbx](%3), %%ebx \n\t"
  1906. "mov %c[rdx](%3), %%edx \n\t"
  1907. "mov %c[rsi](%3), %%esi \n\t"
  1908. "mov %c[rdi](%3), %%edi \n\t"
  1909. "mov %c[rbp](%3), %%ebp \n\t"
  1910. "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
  1911. #endif
  1912. /* Enter guest mode */
  1913. "jne .Llaunched \n\t"
  1914. ASM_VMX_VMLAUNCH "\n\t"
  1915. "jmp .Lkvm_vmx_return \n\t"
  1916. ".Llaunched: " ASM_VMX_VMRESUME "\n\t"
  1917. ".Lkvm_vmx_return: "
  1918. /* Save guest registers, load host registers, keep flags */
  1919. #ifdef CONFIG_X86_64
  1920. "xchg %3, (%%rsp) \n\t"
  1921. "mov %%rax, %c[rax](%3) \n\t"
  1922. "mov %%rbx, %c[rbx](%3) \n\t"
  1923. "pushq (%%rsp); popq %c[rcx](%3) \n\t"
  1924. "mov %%rdx, %c[rdx](%3) \n\t"
  1925. "mov %%rsi, %c[rsi](%3) \n\t"
  1926. "mov %%rdi, %c[rdi](%3) \n\t"
  1927. "mov %%rbp, %c[rbp](%3) \n\t"
  1928. "mov %%r8, %c[r8](%3) \n\t"
  1929. "mov %%r9, %c[r9](%3) \n\t"
  1930. "mov %%r10, %c[r10](%3) \n\t"
  1931. "mov %%r11, %c[r11](%3) \n\t"
  1932. "mov %%r12, %c[r12](%3) \n\t"
  1933. "mov %%r13, %c[r13](%3) \n\t"
  1934. "mov %%r14, %c[r14](%3) \n\t"
  1935. "mov %%r15, %c[r15](%3) \n\t"
  1936. "mov %%cr2, %%rax \n\t"
  1937. "mov %%rax, %c[cr2](%3) \n\t"
  1938. "mov (%%rsp), %3 \n\t"
  1939. "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1940. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1941. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1942. "pop %%rdx; pop %%rbx; pop %%rax \n\t"
  1943. #else
  1944. "xchg %3, (%%esp) \n\t"
  1945. "mov %%eax, %c[rax](%3) \n\t"
  1946. "mov %%ebx, %c[rbx](%3) \n\t"
  1947. "pushl (%%esp); popl %c[rcx](%3) \n\t"
  1948. "mov %%edx, %c[rdx](%3) \n\t"
  1949. "mov %%esi, %c[rsi](%3) \n\t"
  1950. "mov %%edi, %c[rdi](%3) \n\t"
  1951. "mov %%ebp, %c[rbp](%3) \n\t"
  1952. "mov %%cr2, %%eax \n\t"
  1953. "mov %%eax, %c[cr2](%3) \n\t"
  1954. "mov (%%esp), %3 \n\t"
  1955. "pop %%ecx; popa \n\t"
  1956. #endif
  1957. "setbe %0 \n\t"
  1958. : "=q" (vmx->fail)
  1959. : "r"(vmx->launched), "d"((unsigned long)HOST_RSP),
  1960. "c"(vcpu),
  1961. [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
  1962. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1963. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1964. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1965. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1966. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1967. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
  1968. #ifdef CONFIG_X86_64
  1969. [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1970. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1971. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1972. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1973. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1974. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1975. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1976. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
  1977. #endif
  1978. [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
  1979. : "cc", "memory" );
  1980. vcpu->interrupt_window_open = (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  1981. asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  1982. vmx->launched = 1;
  1983. }
  1984. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  1985. unsigned long addr,
  1986. u32 err_code)
  1987. {
  1988. u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1989. ++vcpu->stat.pf_guest;
  1990. if (is_page_fault(vect_info)) {
  1991. printk(KERN_DEBUG "inject_page_fault: "
  1992. "double fault 0x%lx @ 0x%lx\n",
  1993. addr, vmcs_readl(GUEST_RIP));
  1994. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  1995. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1996. DF_VECTOR |
  1997. INTR_TYPE_EXCEPTION |
  1998. INTR_INFO_DELIEVER_CODE_MASK |
  1999. INTR_INFO_VALID_MASK);
  2000. return;
  2001. }
  2002. vcpu->cr2 = addr;
  2003. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  2004. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2005. PF_VECTOR |
  2006. INTR_TYPE_EXCEPTION |
  2007. INTR_INFO_DELIEVER_CODE_MASK |
  2008. INTR_INFO_VALID_MASK);
  2009. }
  2010. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  2011. {
  2012. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2013. if (vmx->vmcs) {
  2014. on_each_cpu(__vcpu_clear, vmx, 0, 1);
  2015. free_vmcs(vmx->vmcs);
  2016. vmx->vmcs = NULL;
  2017. }
  2018. }
  2019. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  2020. {
  2021. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2022. vmx_free_vmcs(vcpu);
  2023. kfree(vmx->host_msrs);
  2024. kfree(vmx->guest_msrs);
  2025. kvm_vcpu_uninit(vcpu);
  2026. kmem_cache_free(kvm_vcpu_cache, vmx);
  2027. }
  2028. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  2029. {
  2030. int err;
  2031. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  2032. int cpu;
  2033. if (!vmx)
  2034. return ERR_PTR(-ENOMEM);
  2035. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  2036. if (err)
  2037. goto free_vcpu;
  2038. if (irqchip_in_kernel(kvm)) {
  2039. err = kvm_create_lapic(&vmx->vcpu);
  2040. if (err < 0)
  2041. goto free_vcpu;
  2042. }
  2043. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2044. if (!vmx->guest_msrs) {
  2045. err = -ENOMEM;
  2046. goto uninit_vcpu;
  2047. }
  2048. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2049. if (!vmx->host_msrs)
  2050. goto free_guest_msrs;
  2051. vmx->vmcs = alloc_vmcs();
  2052. if (!vmx->vmcs)
  2053. goto free_msrs;
  2054. vmcs_clear(vmx->vmcs);
  2055. cpu = get_cpu();
  2056. vmx_vcpu_load(&vmx->vcpu, cpu);
  2057. err = vmx_vcpu_setup(vmx);
  2058. vmx_vcpu_put(&vmx->vcpu);
  2059. put_cpu();
  2060. if (err)
  2061. goto free_vmcs;
  2062. return &vmx->vcpu;
  2063. free_vmcs:
  2064. free_vmcs(vmx->vmcs);
  2065. free_msrs:
  2066. kfree(vmx->host_msrs);
  2067. free_guest_msrs:
  2068. kfree(vmx->guest_msrs);
  2069. uninit_vcpu:
  2070. kvm_vcpu_uninit(&vmx->vcpu);
  2071. free_vcpu:
  2072. kmem_cache_free(kvm_vcpu_cache, vmx);
  2073. return ERR_PTR(err);
  2074. }
  2075. static void __init vmx_check_processor_compat(void *rtn)
  2076. {
  2077. struct vmcs_config vmcs_conf;
  2078. *(int *)rtn = 0;
  2079. if (setup_vmcs_config(&vmcs_conf) < 0)
  2080. *(int *)rtn = -EIO;
  2081. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  2082. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  2083. smp_processor_id());
  2084. *(int *)rtn = -EIO;
  2085. }
  2086. }
  2087. static struct kvm_x86_ops vmx_x86_ops = {
  2088. .cpu_has_kvm_support = cpu_has_kvm_support,
  2089. .disabled_by_bios = vmx_disabled_by_bios,
  2090. .hardware_setup = hardware_setup,
  2091. .hardware_unsetup = hardware_unsetup,
  2092. .check_processor_compatibility = vmx_check_processor_compat,
  2093. .hardware_enable = hardware_enable,
  2094. .hardware_disable = hardware_disable,
  2095. .vcpu_create = vmx_create_vcpu,
  2096. .vcpu_free = vmx_free_vcpu,
  2097. .vcpu_reset = vmx_vcpu_reset,
  2098. .prepare_guest_switch = vmx_save_host_state,
  2099. .vcpu_load = vmx_vcpu_load,
  2100. .vcpu_put = vmx_vcpu_put,
  2101. .vcpu_decache = vmx_vcpu_decache,
  2102. .set_guest_debug = set_guest_debug,
  2103. .guest_debug_pre = kvm_guest_debug_pre,
  2104. .get_msr = vmx_get_msr,
  2105. .set_msr = vmx_set_msr,
  2106. .get_segment_base = vmx_get_segment_base,
  2107. .get_segment = vmx_get_segment,
  2108. .set_segment = vmx_set_segment,
  2109. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  2110. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  2111. .set_cr0 = vmx_set_cr0,
  2112. .set_cr3 = vmx_set_cr3,
  2113. .set_cr4 = vmx_set_cr4,
  2114. #ifdef CONFIG_X86_64
  2115. .set_efer = vmx_set_efer,
  2116. #endif
  2117. .get_idt = vmx_get_idt,
  2118. .set_idt = vmx_set_idt,
  2119. .get_gdt = vmx_get_gdt,
  2120. .set_gdt = vmx_set_gdt,
  2121. .cache_regs = vcpu_load_rsp_rip,
  2122. .decache_regs = vcpu_put_rsp_rip,
  2123. .get_rflags = vmx_get_rflags,
  2124. .set_rflags = vmx_set_rflags,
  2125. .tlb_flush = vmx_flush_tlb,
  2126. .inject_page_fault = vmx_inject_page_fault,
  2127. .inject_gp = vmx_inject_gp,
  2128. .run = vmx_vcpu_run,
  2129. .handle_exit = kvm_handle_exit,
  2130. .skip_emulated_instruction = skip_emulated_instruction,
  2131. .patch_hypercall = vmx_patch_hypercall,
  2132. .get_irq = vmx_get_irq,
  2133. .set_irq = vmx_inject_irq,
  2134. .inject_pending_irq = vmx_intr_assist,
  2135. .inject_pending_vectors = do_interrupt_requests,
  2136. };
  2137. static int __init vmx_init(void)
  2138. {
  2139. void *iova;
  2140. int r;
  2141. vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2142. if (!vmx_io_bitmap_a)
  2143. return -ENOMEM;
  2144. vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2145. if (!vmx_io_bitmap_b) {
  2146. r = -ENOMEM;
  2147. goto out;
  2148. }
  2149. /*
  2150. * Allow direct access to the PC debug port (it is often used for I/O
  2151. * delays, but the vmexits simply slow things down).
  2152. */
  2153. iova = kmap(vmx_io_bitmap_a);
  2154. memset(iova, 0xff, PAGE_SIZE);
  2155. clear_bit(0x80, iova);
  2156. kunmap(vmx_io_bitmap_a);
  2157. iova = kmap(vmx_io_bitmap_b);
  2158. memset(iova, 0xff, PAGE_SIZE);
  2159. kunmap(vmx_io_bitmap_b);
  2160. r = kvm_init_x86(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  2161. if (r)
  2162. goto out1;
  2163. return 0;
  2164. out1:
  2165. __free_page(vmx_io_bitmap_b);
  2166. out:
  2167. __free_page(vmx_io_bitmap_a);
  2168. return r;
  2169. }
  2170. static void __exit vmx_exit(void)
  2171. {
  2172. __free_page(vmx_io_bitmap_b);
  2173. __free_page(vmx_io_bitmap_a);
  2174. kvm_exit_x86();
  2175. }
  2176. module_init(vmx_init)
  2177. module_exit(vmx_exit)