irq.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /*
  2. * irq.h: in kernel interrupt controller related definitions
  3. * Copyright (c) 2007, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. * Authors:
  18. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  19. *
  20. */
  21. #ifndef __IRQ_H
  22. #define __IRQ_H
  23. #include "kvm.h"
  24. typedef void irq_request_func(void *opaque, int level);
  25. struct kvm_kpic_state {
  26. u8 last_irr; /* edge detection */
  27. u8 irr; /* interrupt request register */
  28. u8 imr; /* interrupt mask register */
  29. u8 isr; /* interrupt service register */
  30. u8 priority_add; /* highest irq priority */
  31. u8 irq_base;
  32. u8 read_reg_select;
  33. u8 poll;
  34. u8 special_mask;
  35. u8 init_state;
  36. u8 auto_eoi;
  37. u8 rotate_on_auto_eoi;
  38. u8 special_fully_nested_mode;
  39. u8 init4; /* true if 4 byte init */
  40. u8 elcr; /* PIIX edge/trigger selection */
  41. u8 elcr_mask;
  42. struct kvm_pic *pics_state;
  43. };
  44. struct kvm_pic {
  45. struct kvm_kpic_state pics[2]; /* 0 is master pic, 1 is slave pic */
  46. irq_request_func *irq_request;
  47. void *irq_request_opaque;
  48. int output; /* intr from master PIC */
  49. struct kvm_io_device dev;
  50. };
  51. struct kvm_pic *kvm_create_pic(struct kvm *kvm);
  52. void kvm_pic_set_irq(void *opaque, int irq, int level);
  53. int kvm_pic_read_irq(struct kvm_pic *s);
  54. int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
  55. int kvm_cpu_has_interrupt(struct kvm_vcpu *v);
  56. void kvm_pic_update_irq(struct kvm_pic *s);
  57. #define IOAPIC_NUM_PINS KVM_IOAPIC_NUM_PINS
  58. #define IOAPIC_VERSION_ID 0x11 /* IOAPIC version */
  59. #define IOAPIC_EDGE_TRIG 0
  60. #define IOAPIC_LEVEL_TRIG 1
  61. #define IOAPIC_DEFAULT_BASE_ADDRESS 0xfec00000
  62. #define IOAPIC_MEM_LENGTH 0x100
  63. /* Direct registers. */
  64. #define IOAPIC_REG_SELECT 0x00
  65. #define IOAPIC_REG_WINDOW 0x10
  66. #define IOAPIC_REG_EOI 0x40 /* IA64 IOSAPIC only */
  67. /* Indirect registers. */
  68. #define IOAPIC_REG_APIC_ID 0x00 /* x86 IOAPIC only */
  69. #define IOAPIC_REG_VERSION 0x01
  70. #define IOAPIC_REG_ARB_ID 0x02 /* x86 IOAPIC only */
  71. struct kvm_ioapic {
  72. u64 base_address;
  73. u32 ioregsel;
  74. u32 id;
  75. u32 irr;
  76. u32 pad;
  77. union ioapic_redir_entry {
  78. u64 bits;
  79. struct {
  80. u8 vector;
  81. u8 delivery_mode:3;
  82. u8 dest_mode:1;
  83. u8 delivery_status:1;
  84. u8 polarity:1;
  85. u8 remote_irr:1;
  86. u8 trig_mode:1;
  87. u8 mask:1;
  88. u8 reserve:7;
  89. u8 reserved[4];
  90. u8 dest_id;
  91. } fields;
  92. } redirtbl[IOAPIC_NUM_PINS];
  93. struct kvm_io_device dev;
  94. struct kvm *kvm;
  95. };
  96. struct kvm_lapic {
  97. unsigned long base_address;
  98. struct kvm_io_device dev;
  99. struct {
  100. atomic_t pending;
  101. s64 period; /* unit: ns */
  102. u32 divide_count;
  103. ktime_t last_update;
  104. struct hrtimer dev;
  105. } timer;
  106. struct kvm_vcpu *vcpu;
  107. struct page *regs_page;
  108. void *regs;
  109. };
  110. #ifdef DEBUG
  111. #define ASSERT(x) \
  112. do { \
  113. if (!(x)) { \
  114. printk(KERN_EMERG "assertion failed %s: %d: %s\n", \
  115. __FILE__, __LINE__, #x); \
  116. BUG(); \
  117. } \
  118. } while (0)
  119. #else
  120. #define ASSERT(x) do { } while (0)
  121. #endif
  122. void kvm_vcpu_kick(struct kvm_vcpu *vcpu);
  123. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
  124. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
  125. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
  126. int kvm_create_lapic(struct kvm_vcpu *vcpu);
  127. void kvm_lapic_reset(struct kvm_vcpu *vcpu);
  128. void kvm_free_apic(struct kvm_lapic *apic);
  129. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
  130. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
  131. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
  132. struct kvm_lapic *kvm_apic_round_robin(struct kvm *kvm, u8 vector,
  133. unsigned long bitmap);
  134. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
  135. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data);
  136. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest);
  137. void kvm_ioapic_update_eoi(struct kvm *kvm, int vector);
  138. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda);
  139. int kvm_apic_set_irq(struct kvm_lapic *apic, u8 vec, u8 trig);
  140. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu);
  141. int kvm_ioapic_init(struct kvm *kvm);
  142. void kvm_ioapic_set_irq(struct kvm_ioapic *ioapic, int irq, int level);
  143. int kvm_lapic_enabled(struct kvm_vcpu *vcpu);
  144. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
  145. void kvm_apic_timer_intr_post(struct kvm_vcpu *vcpu, int vec);
  146. void kvm_timer_intr_post(struct kvm_vcpu *vcpu, int vec);
  147. void kvm_inject_pending_timer_irqs(struct kvm_vcpu *vcpu);
  148. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu);
  149. void kvm_migrate_apic_timer(struct kvm_vcpu *vcpu);
  150. #endif