i8259.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include "irq.h"
  30. /*
  31. * set irq level. If an edge is detected, then the IRR is set to 1
  32. */
  33. static inline void pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  34. {
  35. int mask;
  36. mask = 1 << irq;
  37. if (s->elcr & mask) /* level triggered */
  38. if (level) {
  39. s->irr |= mask;
  40. s->last_irr |= mask;
  41. } else {
  42. s->irr &= ~mask;
  43. s->last_irr &= ~mask;
  44. }
  45. else /* edge triggered */
  46. if (level) {
  47. if ((s->last_irr & mask) == 0)
  48. s->irr |= mask;
  49. s->last_irr |= mask;
  50. } else
  51. s->last_irr &= ~mask;
  52. }
  53. /*
  54. * return the highest priority found in mask (highest = smallest
  55. * number). Return 8 if no irq
  56. */
  57. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  58. {
  59. int priority;
  60. if (mask == 0)
  61. return 8;
  62. priority = 0;
  63. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  64. priority++;
  65. return priority;
  66. }
  67. /*
  68. * return the pic wanted interrupt. return -1 if none
  69. */
  70. static int pic_get_irq(struct kvm_kpic_state *s)
  71. {
  72. int mask, cur_priority, priority;
  73. mask = s->irr & ~s->imr;
  74. priority = get_priority(s, mask);
  75. if (priority == 8)
  76. return -1;
  77. /*
  78. * compute current priority. If special fully nested mode on the
  79. * master, the IRQ coming from the slave is not taken into account
  80. * for the priority computation.
  81. */
  82. mask = s->isr;
  83. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  84. mask &= ~(1 << 2);
  85. cur_priority = get_priority(s, mask);
  86. if (priority < cur_priority)
  87. /*
  88. * higher priority found: an irq should be generated
  89. */
  90. return (priority + s->priority_add) & 7;
  91. else
  92. return -1;
  93. }
  94. /*
  95. * raise irq to CPU if necessary. must be called every time the active
  96. * irq may change
  97. */
  98. static void pic_update_irq(struct kvm_pic *s)
  99. {
  100. int irq2, irq;
  101. irq2 = pic_get_irq(&s->pics[1]);
  102. if (irq2 >= 0) {
  103. /*
  104. * if irq request by slave pic, signal master PIC
  105. */
  106. pic_set_irq1(&s->pics[0], 2, 1);
  107. pic_set_irq1(&s->pics[0], 2, 0);
  108. }
  109. irq = pic_get_irq(&s->pics[0]);
  110. if (irq >= 0)
  111. s->irq_request(s->irq_request_opaque, 1);
  112. else
  113. s->irq_request(s->irq_request_opaque, 0);
  114. }
  115. void kvm_pic_update_irq(struct kvm_pic *s)
  116. {
  117. pic_update_irq(s);
  118. }
  119. void kvm_pic_set_irq(void *opaque, int irq, int level)
  120. {
  121. struct kvm_pic *s = opaque;
  122. pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  123. pic_update_irq(s);
  124. }
  125. /*
  126. * acknowledge interrupt 'irq'
  127. */
  128. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  129. {
  130. if (s->auto_eoi) {
  131. if (s->rotate_on_auto_eoi)
  132. s->priority_add = (irq + 1) & 7;
  133. } else
  134. s->isr |= (1 << irq);
  135. /*
  136. * We don't clear a level sensitive interrupt here
  137. */
  138. if (!(s->elcr & (1 << irq)))
  139. s->irr &= ~(1 << irq);
  140. }
  141. int kvm_pic_read_irq(struct kvm_pic *s)
  142. {
  143. int irq, irq2, intno;
  144. irq = pic_get_irq(&s->pics[0]);
  145. if (irq >= 0) {
  146. pic_intack(&s->pics[0], irq);
  147. if (irq == 2) {
  148. irq2 = pic_get_irq(&s->pics[1]);
  149. if (irq2 >= 0)
  150. pic_intack(&s->pics[1], irq2);
  151. else
  152. /*
  153. * spurious IRQ on slave controller
  154. */
  155. irq2 = 7;
  156. intno = s->pics[1].irq_base + irq2;
  157. irq = irq2 + 8;
  158. } else
  159. intno = s->pics[0].irq_base + irq;
  160. } else {
  161. /*
  162. * spurious IRQ on host controller
  163. */
  164. irq = 7;
  165. intno = s->pics[0].irq_base + irq;
  166. }
  167. pic_update_irq(s);
  168. return intno;
  169. }
  170. static void pic_reset(void *opaque)
  171. {
  172. struct kvm_kpic_state *s = opaque;
  173. s->last_irr = 0;
  174. s->irr = 0;
  175. s->imr = 0;
  176. s->isr = 0;
  177. s->priority_add = 0;
  178. s->irq_base = 0;
  179. s->read_reg_select = 0;
  180. s->poll = 0;
  181. s->special_mask = 0;
  182. s->init_state = 0;
  183. s->auto_eoi = 0;
  184. s->rotate_on_auto_eoi = 0;
  185. s->special_fully_nested_mode = 0;
  186. s->init4 = 0;
  187. }
  188. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  189. {
  190. struct kvm_kpic_state *s = opaque;
  191. int priority, cmd, irq;
  192. addr &= 1;
  193. if (addr == 0) {
  194. if (val & 0x10) {
  195. pic_reset(s); /* init */
  196. /*
  197. * deassert a pending interrupt
  198. */
  199. s->pics_state->irq_request(s->pics_state->
  200. irq_request_opaque, 0);
  201. s->init_state = 1;
  202. s->init4 = val & 1;
  203. if (val & 0x02)
  204. printk(KERN_ERR "single mode not supported");
  205. if (val & 0x08)
  206. printk(KERN_ERR
  207. "level sensitive irq not supported");
  208. } else if (val & 0x08) {
  209. if (val & 0x04)
  210. s->poll = 1;
  211. if (val & 0x02)
  212. s->read_reg_select = val & 1;
  213. if (val & 0x40)
  214. s->special_mask = (val >> 5) & 1;
  215. } else {
  216. cmd = val >> 5;
  217. switch (cmd) {
  218. case 0:
  219. case 4:
  220. s->rotate_on_auto_eoi = cmd >> 2;
  221. break;
  222. case 1: /* end of interrupt */
  223. case 5:
  224. priority = get_priority(s, s->isr);
  225. if (priority != 8) {
  226. irq = (priority + s->priority_add) & 7;
  227. s->isr &= ~(1 << irq);
  228. if (cmd == 5)
  229. s->priority_add = (irq + 1) & 7;
  230. pic_update_irq(s->pics_state);
  231. }
  232. break;
  233. case 3:
  234. irq = val & 7;
  235. s->isr &= ~(1 << irq);
  236. pic_update_irq(s->pics_state);
  237. break;
  238. case 6:
  239. s->priority_add = (val + 1) & 7;
  240. pic_update_irq(s->pics_state);
  241. break;
  242. case 7:
  243. irq = val & 7;
  244. s->isr &= ~(1 << irq);
  245. s->priority_add = (irq + 1) & 7;
  246. pic_update_irq(s->pics_state);
  247. break;
  248. default:
  249. break; /* no operation */
  250. }
  251. }
  252. } else
  253. switch (s->init_state) {
  254. case 0: /* normal mode */
  255. s->imr = val;
  256. pic_update_irq(s->pics_state);
  257. break;
  258. case 1:
  259. s->irq_base = val & 0xf8;
  260. s->init_state = 2;
  261. break;
  262. case 2:
  263. if (s->init4)
  264. s->init_state = 3;
  265. else
  266. s->init_state = 0;
  267. break;
  268. case 3:
  269. s->special_fully_nested_mode = (val >> 4) & 1;
  270. s->auto_eoi = (val >> 1) & 1;
  271. s->init_state = 0;
  272. break;
  273. }
  274. }
  275. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  276. {
  277. int ret;
  278. ret = pic_get_irq(s);
  279. if (ret >= 0) {
  280. if (addr1 >> 7) {
  281. s->pics_state->pics[0].isr &= ~(1 << 2);
  282. s->pics_state->pics[0].irr &= ~(1 << 2);
  283. }
  284. s->irr &= ~(1 << ret);
  285. s->isr &= ~(1 << ret);
  286. if (addr1 >> 7 || ret != 2)
  287. pic_update_irq(s->pics_state);
  288. } else {
  289. ret = 0x07;
  290. pic_update_irq(s->pics_state);
  291. }
  292. return ret;
  293. }
  294. static u32 pic_ioport_read(void *opaque, u32 addr1)
  295. {
  296. struct kvm_kpic_state *s = opaque;
  297. unsigned int addr;
  298. int ret;
  299. addr = addr1;
  300. addr &= 1;
  301. if (s->poll) {
  302. ret = pic_poll_read(s, addr1);
  303. s->poll = 0;
  304. } else
  305. if (addr == 0)
  306. if (s->read_reg_select)
  307. ret = s->isr;
  308. else
  309. ret = s->irr;
  310. else
  311. ret = s->imr;
  312. return ret;
  313. }
  314. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  315. {
  316. struct kvm_kpic_state *s = opaque;
  317. s->elcr = val & s->elcr_mask;
  318. }
  319. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  320. {
  321. struct kvm_kpic_state *s = opaque;
  322. return s->elcr;
  323. }
  324. static int picdev_in_range(struct kvm_io_device *this, gpa_t addr)
  325. {
  326. switch (addr) {
  327. case 0x20:
  328. case 0x21:
  329. case 0xa0:
  330. case 0xa1:
  331. case 0x4d0:
  332. case 0x4d1:
  333. return 1;
  334. default:
  335. return 0;
  336. }
  337. }
  338. static void picdev_write(struct kvm_io_device *this,
  339. gpa_t addr, int len, const void *val)
  340. {
  341. struct kvm_pic *s = this->private;
  342. unsigned char data = *(unsigned char *)val;
  343. if (len != 1) {
  344. if (printk_ratelimit())
  345. printk(KERN_ERR "PIC: non byte write\n");
  346. return;
  347. }
  348. switch (addr) {
  349. case 0x20:
  350. case 0x21:
  351. case 0xa0:
  352. case 0xa1:
  353. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  354. break;
  355. case 0x4d0:
  356. case 0x4d1:
  357. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  358. break;
  359. }
  360. }
  361. static void picdev_read(struct kvm_io_device *this,
  362. gpa_t addr, int len, void *val)
  363. {
  364. struct kvm_pic *s = this->private;
  365. unsigned char data = 0;
  366. if (len != 1) {
  367. if (printk_ratelimit())
  368. printk(KERN_ERR "PIC: non byte read\n");
  369. return;
  370. }
  371. switch (addr) {
  372. case 0x20:
  373. case 0x21:
  374. case 0xa0:
  375. case 0xa1:
  376. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  377. break;
  378. case 0x4d0:
  379. case 0x4d1:
  380. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  381. break;
  382. }
  383. *(unsigned char *)val = data;
  384. }
  385. /*
  386. * callback when PIC0 irq status changed
  387. */
  388. static void pic_irq_request(void *opaque, int level)
  389. {
  390. struct kvm *kvm = opaque;
  391. struct kvm_vcpu *vcpu = kvm->vcpus[0];
  392. pic_irqchip(kvm)->output = level;
  393. if (vcpu)
  394. kvm_vcpu_kick(vcpu);
  395. }
  396. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  397. {
  398. struct kvm_pic *s;
  399. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  400. if (!s)
  401. return NULL;
  402. s->pics[0].elcr_mask = 0xf8;
  403. s->pics[1].elcr_mask = 0xde;
  404. s->irq_request = pic_irq_request;
  405. s->irq_request_opaque = kvm;
  406. s->pics[0].pics_state = s;
  407. s->pics[1].pics_state = s;
  408. /*
  409. * Initialize PIO device
  410. */
  411. s->dev.read = picdev_read;
  412. s->dev.write = picdev_write;
  413. s->dev.in_range = picdev_in_range;
  414. s->dev.private = s;
  415. kvm_io_bus_register_dev(&kvm->pio_bus, &s->dev);
  416. return s;
  417. }