avm_pci.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910
  1. /* $Id: avm_pci.c,v 1.29.2.4 2004/02/11 13:21:32 keil Exp $
  2. *
  3. * low level stuff for AVM Fritz!PCI and ISA PnP isdn cards
  4. *
  5. * Author Karsten Keil
  6. * Copyright by Karsten Keil <keil@isdn4linux.de>
  7. *
  8. * This software may be used and distributed according to the terms
  9. * of the GNU General Public License, incorporated herein by reference.
  10. *
  11. * Thanks to AVM, Berlin for information
  12. *
  13. */
  14. #include <linux/init.h>
  15. #include "hisax.h"
  16. #include "isac.h"
  17. #include "isdnl1.h"
  18. #include <linux/pci.h>
  19. #include <linux/isapnp.h>
  20. #include <linux/interrupt.h>
  21. static const char *avm_pci_rev = "$Revision: 1.29.2.4 $";
  22. #define AVM_FRITZ_PCI 1
  23. #define AVM_FRITZ_PNP 2
  24. #define HDLC_FIFO 0x0
  25. #define HDLC_STATUS 0x4
  26. #define AVM_HDLC_1 0x00
  27. #define AVM_HDLC_2 0x01
  28. #define AVM_ISAC_FIFO 0x02
  29. #define AVM_ISAC_REG_LOW 0x04
  30. #define AVM_ISAC_REG_HIGH 0x06
  31. #define AVM_STATUS0_IRQ_ISAC 0x01
  32. #define AVM_STATUS0_IRQ_HDLC 0x02
  33. #define AVM_STATUS0_IRQ_TIMER 0x04
  34. #define AVM_STATUS0_IRQ_MASK 0x07
  35. #define AVM_STATUS0_RESET 0x01
  36. #define AVM_STATUS0_DIS_TIMER 0x02
  37. #define AVM_STATUS0_RES_TIMER 0x04
  38. #define AVM_STATUS0_ENA_IRQ 0x08
  39. #define AVM_STATUS0_TESTBIT 0x10
  40. #define AVM_STATUS1_INT_SEL 0x0f
  41. #define AVM_STATUS1_ENA_IOM 0x80
  42. #define HDLC_MODE_ITF_FLG 0x01
  43. #define HDLC_MODE_TRANS 0x02
  44. #define HDLC_MODE_CCR_7 0x04
  45. #define HDLC_MODE_CCR_16 0x08
  46. #define HDLC_MODE_TESTLOOP 0x80
  47. #define HDLC_INT_XPR 0x80
  48. #define HDLC_INT_XDU 0x40
  49. #define HDLC_INT_RPR 0x20
  50. #define HDLC_INT_MASK 0xE0
  51. #define HDLC_STAT_RME 0x01
  52. #define HDLC_STAT_RDO 0x10
  53. #define HDLC_STAT_CRCVFRRAB 0x0E
  54. #define HDLC_STAT_CRCVFR 0x06
  55. #define HDLC_STAT_RML_MASK 0x3f00
  56. #define HDLC_CMD_XRS 0x80
  57. #define HDLC_CMD_XME 0x01
  58. #define HDLC_CMD_RRS 0x20
  59. #define HDLC_CMD_XML_MASK 0x3f00
  60. /* Interface functions */
  61. static u_char
  62. ReadISAC(struct IsdnCardState *cs, u_char offset)
  63. {
  64. register u_char idx = (offset > 0x2f) ? AVM_ISAC_REG_HIGH : AVM_ISAC_REG_LOW;
  65. register u_char val;
  66. outb(idx, cs->hw.avm.cfg_reg + 4);
  67. val = inb(cs->hw.avm.isac + (offset & 0xf));
  68. return (val);
  69. }
  70. static void
  71. WriteISAC(struct IsdnCardState *cs, u_char offset, u_char value)
  72. {
  73. register u_char idx = (offset > 0x2f) ? AVM_ISAC_REG_HIGH : AVM_ISAC_REG_LOW;
  74. outb(idx, cs->hw.avm.cfg_reg + 4);
  75. outb(value, cs->hw.avm.isac + (offset & 0xf));
  76. }
  77. static void
  78. ReadISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  79. {
  80. outb(AVM_ISAC_FIFO, cs->hw.avm.cfg_reg + 4);
  81. insb(cs->hw.avm.isac, data, size);
  82. }
  83. static void
  84. WriteISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  85. {
  86. outb(AVM_ISAC_FIFO, cs->hw.avm.cfg_reg + 4);
  87. outsb(cs->hw.avm.isac, data, size);
  88. }
  89. static inline u_int
  90. ReadHDLCPCI(struct IsdnCardState *cs, int chan, u_char offset)
  91. {
  92. register u_int idx = chan ? AVM_HDLC_2 : AVM_HDLC_1;
  93. register u_int val;
  94. outl(idx, cs->hw.avm.cfg_reg + 4);
  95. val = inl(cs->hw.avm.isac + offset);
  96. return (val);
  97. }
  98. static inline void
  99. WriteHDLCPCI(struct IsdnCardState *cs, int chan, u_char offset, u_int value)
  100. {
  101. register u_int idx = chan ? AVM_HDLC_2 : AVM_HDLC_1;
  102. outl(idx, cs->hw.avm.cfg_reg + 4);
  103. outl(value, cs->hw.avm.isac + offset);
  104. }
  105. static inline u_char
  106. ReadHDLCPnP(struct IsdnCardState *cs, int chan, u_char offset)
  107. {
  108. register u_char idx = chan ? AVM_HDLC_2 : AVM_HDLC_1;
  109. register u_char val;
  110. outb(idx, cs->hw.avm.cfg_reg + 4);
  111. val = inb(cs->hw.avm.isac + offset);
  112. return (val);
  113. }
  114. static inline void
  115. WriteHDLCPnP(struct IsdnCardState *cs, int chan, u_char offset, u_char value)
  116. {
  117. register u_char idx = chan ? AVM_HDLC_2 : AVM_HDLC_1;
  118. outb(idx, cs->hw.avm.cfg_reg + 4);
  119. outb(value, cs->hw.avm.isac + offset);
  120. }
  121. static u_char
  122. ReadHDLC_s(struct IsdnCardState *cs, int chan, u_char offset)
  123. {
  124. return(0xff & ReadHDLCPCI(cs, chan, offset));
  125. }
  126. static void
  127. WriteHDLC_s(struct IsdnCardState *cs, int chan, u_char offset, u_char value)
  128. {
  129. WriteHDLCPCI(cs, chan, offset, value);
  130. }
  131. static inline
  132. struct BCState *Sel_BCS(struct IsdnCardState *cs, int channel)
  133. {
  134. if (cs->bcs[0].mode && (cs->bcs[0].channel == channel))
  135. return(&cs->bcs[0]);
  136. else if (cs->bcs[1].mode && (cs->bcs[1].channel == channel))
  137. return(&cs->bcs[1]);
  138. else
  139. return(NULL);
  140. }
  141. static void
  142. write_ctrl(struct BCState *bcs, int which) {
  143. if (bcs->cs->debug & L1_DEB_HSCX)
  144. debugl1(bcs->cs, "hdlc %c wr%x ctrl %x",
  145. 'A' + bcs->channel, which, bcs->hw.hdlc.ctrl.ctrl);
  146. if (bcs->cs->subtyp == AVM_FRITZ_PCI) {
  147. WriteHDLCPCI(bcs->cs, bcs->channel, HDLC_STATUS, bcs->hw.hdlc.ctrl.ctrl);
  148. } else {
  149. if (which & 4)
  150. WriteHDLCPnP(bcs->cs, bcs->channel, HDLC_STATUS + 2,
  151. bcs->hw.hdlc.ctrl.sr.mode);
  152. if (which & 2)
  153. WriteHDLCPnP(bcs->cs, bcs->channel, HDLC_STATUS + 1,
  154. bcs->hw.hdlc.ctrl.sr.xml);
  155. if (which & 1)
  156. WriteHDLCPnP(bcs->cs, bcs->channel, HDLC_STATUS,
  157. bcs->hw.hdlc.ctrl.sr.cmd);
  158. }
  159. }
  160. static void
  161. modehdlc(struct BCState *bcs, int mode, int bc)
  162. {
  163. struct IsdnCardState *cs = bcs->cs;
  164. int hdlc = bcs->channel;
  165. if (cs->debug & L1_DEB_HSCX)
  166. debugl1(cs, "hdlc %c mode %d --> %d ichan %d --> %d",
  167. 'A' + hdlc, bcs->mode, mode, hdlc, bc);
  168. bcs->hw.hdlc.ctrl.ctrl = 0;
  169. switch (mode) {
  170. case (-1): /* used for init */
  171. bcs->mode = 1;
  172. bcs->channel = bc;
  173. bc = 0;
  174. case (L1_MODE_NULL):
  175. if (bcs->mode == L1_MODE_NULL)
  176. return;
  177. bcs->hw.hdlc.ctrl.sr.cmd = HDLC_CMD_XRS | HDLC_CMD_RRS;
  178. bcs->hw.hdlc.ctrl.sr.mode = HDLC_MODE_TRANS;
  179. write_ctrl(bcs, 5);
  180. bcs->mode = L1_MODE_NULL;
  181. bcs->channel = bc;
  182. break;
  183. case (L1_MODE_TRANS):
  184. bcs->mode = mode;
  185. bcs->channel = bc;
  186. bcs->hw.hdlc.ctrl.sr.cmd = HDLC_CMD_XRS | HDLC_CMD_RRS;
  187. bcs->hw.hdlc.ctrl.sr.mode = HDLC_MODE_TRANS;
  188. write_ctrl(bcs, 5);
  189. bcs->hw.hdlc.ctrl.sr.cmd = HDLC_CMD_XRS;
  190. write_ctrl(bcs, 1);
  191. bcs->hw.hdlc.ctrl.sr.cmd = 0;
  192. schedule_event(bcs, B_XMTBUFREADY);
  193. break;
  194. case (L1_MODE_HDLC):
  195. bcs->mode = mode;
  196. bcs->channel = bc;
  197. bcs->hw.hdlc.ctrl.sr.cmd = HDLC_CMD_XRS | HDLC_CMD_RRS;
  198. bcs->hw.hdlc.ctrl.sr.mode = HDLC_MODE_ITF_FLG;
  199. write_ctrl(bcs, 5);
  200. bcs->hw.hdlc.ctrl.sr.cmd = HDLC_CMD_XRS;
  201. write_ctrl(bcs, 1);
  202. bcs->hw.hdlc.ctrl.sr.cmd = 0;
  203. schedule_event(bcs, B_XMTBUFREADY);
  204. break;
  205. }
  206. }
  207. static inline void
  208. hdlc_empty_fifo(struct BCState *bcs, int count)
  209. {
  210. register u_int *ptr;
  211. u_char *p;
  212. u_char idx = bcs->channel ? AVM_HDLC_2 : AVM_HDLC_1;
  213. int cnt=0;
  214. struct IsdnCardState *cs = bcs->cs;
  215. if ((cs->debug & L1_DEB_HSCX) && !(cs->debug & L1_DEB_HSCX_FIFO))
  216. debugl1(cs, "hdlc_empty_fifo %d", count);
  217. if (bcs->hw.hdlc.rcvidx + count > HSCX_BUFMAX) {
  218. if (cs->debug & L1_DEB_WARN)
  219. debugl1(cs, "hdlc_empty_fifo: incoming packet too large");
  220. return;
  221. }
  222. p = bcs->hw.hdlc.rcvbuf + bcs->hw.hdlc.rcvidx;
  223. ptr = (u_int *)p;
  224. bcs->hw.hdlc.rcvidx += count;
  225. if (cs->subtyp == AVM_FRITZ_PCI) {
  226. outl(idx, cs->hw.avm.cfg_reg + 4);
  227. while (cnt < count) {
  228. #ifdef __powerpc__
  229. #ifdef CONFIG_APUS
  230. *ptr++ = in_le32((unsigned *)(cs->hw.avm.isac +_IO_BASE));
  231. #else
  232. *ptr++ = in_be32((unsigned *)(cs->hw.avm.isac +_IO_BASE));
  233. #endif /* CONFIG_APUS */
  234. #else
  235. *ptr++ = inl(cs->hw.avm.isac);
  236. #endif /* __powerpc__ */
  237. cnt += 4;
  238. }
  239. } else {
  240. outb(idx, cs->hw.avm.cfg_reg + 4);
  241. while (cnt < count) {
  242. *p++ = inb(cs->hw.avm.isac);
  243. cnt++;
  244. }
  245. }
  246. if (cs->debug & L1_DEB_HSCX_FIFO) {
  247. char *t = bcs->blog;
  248. if (cs->subtyp == AVM_FRITZ_PNP)
  249. p = (u_char *) ptr;
  250. t += sprintf(t, "hdlc_empty_fifo %c cnt %d",
  251. bcs->channel ? 'B' : 'A', count);
  252. QuickHex(t, p, count);
  253. debugl1(cs, bcs->blog);
  254. }
  255. }
  256. static inline void
  257. hdlc_fill_fifo(struct BCState *bcs)
  258. {
  259. struct IsdnCardState *cs = bcs->cs;
  260. int count, cnt =0;
  261. int fifo_size = 32;
  262. u_char *p;
  263. u_int *ptr;
  264. if ((cs->debug & L1_DEB_HSCX) && !(cs->debug & L1_DEB_HSCX_FIFO))
  265. debugl1(cs, "hdlc_fill_fifo");
  266. if (!bcs->tx_skb)
  267. return;
  268. if (bcs->tx_skb->len <= 0)
  269. return;
  270. bcs->hw.hdlc.ctrl.sr.cmd &= ~HDLC_CMD_XME;
  271. if (bcs->tx_skb->len > fifo_size) {
  272. count = fifo_size;
  273. } else {
  274. count = bcs->tx_skb->len;
  275. if (bcs->mode != L1_MODE_TRANS)
  276. bcs->hw.hdlc.ctrl.sr.cmd |= HDLC_CMD_XME;
  277. }
  278. if ((cs->debug & L1_DEB_HSCX) && !(cs->debug & L1_DEB_HSCX_FIFO))
  279. debugl1(cs, "hdlc_fill_fifo %d/%ld", count, bcs->tx_skb->len);
  280. p = bcs->tx_skb->data;
  281. ptr = (u_int *)p;
  282. skb_pull(bcs->tx_skb, count);
  283. bcs->tx_cnt -= count;
  284. bcs->hw.hdlc.count += count;
  285. bcs->hw.hdlc.ctrl.sr.xml = ((count == fifo_size) ? 0 : count);
  286. write_ctrl(bcs, 3); /* sets the correct index too */
  287. if (cs->subtyp == AVM_FRITZ_PCI) {
  288. while (cnt<count) {
  289. #ifdef __powerpc__
  290. #ifdef CONFIG_APUS
  291. out_le32((unsigned *)(cs->hw.avm.isac +_IO_BASE), *ptr++);
  292. #else
  293. out_be32((unsigned *)(cs->hw.avm.isac +_IO_BASE), *ptr++);
  294. #endif /* CONFIG_APUS */
  295. #else
  296. outl(*ptr++, cs->hw.avm.isac);
  297. #endif /* __powerpc__ */
  298. cnt += 4;
  299. }
  300. } else {
  301. while (cnt<count) {
  302. outb(*p++, cs->hw.avm.isac);
  303. cnt++;
  304. }
  305. }
  306. if (cs->debug & L1_DEB_HSCX_FIFO) {
  307. char *t = bcs->blog;
  308. if (cs->subtyp == AVM_FRITZ_PNP)
  309. p = (u_char *) ptr;
  310. t += sprintf(t, "hdlc_fill_fifo %c cnt %d",
  311. bcs->channel ? 'B' : 'A', count);
  312. QuickHex(t, p, count);
  313. debugl1(cs, bcs->blog);
  314. }
  315. }
  316. static void
  317. HDLC_irq(struct BCState *bcs, u_int stat) {
  318. int len;
  319. struct sk_buff *skb;
  320. if (bcs->cs->debug & L1_DEB_HSCX)
  321. debugl1(bcs->cs, "ch%d stat %#x", bcs->channel, stat);
  322. if (stat & HDLC_INT_RPR) {
  323. if (stat & HDLC_STAT_RDO) {
  324. if (bcs->cs->debug & L1_DEB_HSCX)
  325. debugl1(bcs->cs, "RDO");
  326. else
  327. debugl1(bcs->cs, "ch%d stat %#x", bcs->channel, stat);
  328. bcs->hw.hdlc.ctrl.sr.xml = 0;
  329. bcs->hw.hdlc.ctrl.sr.cmd |= HDLC_CMD_RRS;
  330. write_ctrl(bcs, 1);
  331. bcs->hw.hdlc.ctrl.sr.cmd &= ~HDLC_CMD_RRS;
  332. write_ctrl(bcs, 1);
  333. bcs->hw.hdlc.rcvidx = 0;
  334. } else {
  335. if (!(len = (stat & HDLC_STAT_RML_MASK)>>8))
  336. len = 32;
  337. hdlc_empty_fifo(bcs, len);
  338. if ((stat & HDLC_STAT_RME) || (bcs->mode == L1_MODE_TRANS)) {
  339. if (((stat & HDLC_STAT_CRCVFRRAB)==HDLC_STAT_CRCVFR) ||
  340. (bcs->mode == L1_MODE_TRANS)) {
  341. if (!(skb = dev_alloc_skb(bcs->hw.hdlc.rcvidx)))
  342. printk(KERN_WARNING "HDLC: receive out of memory\n");
  343. else {
  344. memcpy(skb_put(skb, bcs->hw.hdlc.rcvidx),
  345. bcs->hw.hdlc.rcvbuf, bcs->hw.hdlc.rcvidx);
  346. skb_queue_tail(&bcs->rqueue, skb);
  347. }
  348. bcs->hw.hdlc.rcvidx = 0;
  349. schedule_event(bcs, B_RCVBUFREADY);
  350. } else {
  351. if (bcs->cs->debug & L1_DEB_HSCX)
  352. debugl1(bcs->cs, "invalid frame");
  353. else
  354. debugl1(bcs->cs, "ch%d invalid frame %#x", bcs->channel, stat);
  355. bcs->hw.hdlc.rcvidx = 0;
  356. }
  357. }
  358. }
  359. }
  360. if (stat & HDLC_INT_XDU) {
  361. /* Here we lost an TX interrupt, so
  362. * restart transmitting the whole frame.
  363. */
  364. if (bcs->tx_skb) {
  365. skb_push(bcs->tx_skb, bcs->hw.hdlc.count);
  366. bcs->tx_cnt += bcs->hw.hdlc.count;
  367. bcs->hw.hdlc.count = 0;
  368. if (bcs->cs->debug & L1_DEB_WARN)
  369. debugl1(bcs->cs, "ch%d XDU", bcs->channel);
  370. } else if (bcs->cs->debug & L1_DEB_WARN)
  371. debugl1(bcs->cs, "ch%d XDU without skb", bcs->channel);
  372. bcs->hw.hdlc.ctrl.sr.xml = 0;
  373. bcs->hw.hdlc.ctrl.sr.cmd |= HDLC_CMD_XRS;
  374. write_ctrl(bcs, 1);
  375. bcs->hw.hdlc.ctrl.sr.cmd &= ~HDLC_CMD_XRS;
  376. write_ctrl(bcs, 1);
  377. hdlc_fill_fifo(bcs);
  378. } else if (stat & HDLC_INT_XPR) {
  379. if (bcs->tx_skb) {
  380. if (bcs->tx_skb->len) {
  381. hdlc_fill_fifo(bcs);
  382. return;
  383. } else {
  384. if (test_bit(FLG_LLI_L1WAKEUP,&bcs->st->lli.flag) &&
  385. (PACKET_NOACK != bcs->tx_skb->pkt_type)) {
  386. u_long flags;
  387. spin_lock_irqsave(&bcs->aclock, flags);
  388. bcs->ackcnt += bcs->hw.hdlc.count;
  389. spin_unlock_irqrestore(&bcs->aclock, flags);
  390. schedule_event(bcs, B_ACKPENDING);
  391. }
  392. dev_kfree_skb_irq(bcs->tx_skb);
  393. bcs->hw.hdlc.count = 0;
  394. bcs->tx_skb = NULL;
  395. }
  396. }
  397. if ((bcs->tx_skb = skb_dequeue(&bcs->squeue))) {
  398. bcs->hw.hdlc.count = 0;
  399. test_and_set_bit(BC_FLG_BUSY, &bcs->Flag);
  400. hdlc_fill_fifo(bcs);
  401. } else {
  402. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  403. schedule_event(bcs, B_XMTBUFREADY);
  404. }
  405. }
  406. }
  407. static inline void
  408. HDLC_irq_main(struct IsdnCardState *cs)
  409. {
  410. u_int stat;
  411. struct BCState *bcs;
  412. if (cs->subtyp == AVM_FRITZ_PCI) {
  413. stat = ReadHDLCPCI(cs, 0, HDLC_STATUS);
  414. } else {
  415. stat = ReadHDLCPnP(cs, 0, HDLC_STATUS);
  416. if (stat & HDLC_INT_RPR)
  417. stat |= (ReadHDLCPnP(cs, 0, HDLC_STATUS+1))<<8;
  418. }
  419. if (stat & HDLC_INT_MASK) {
  420. if (!(bcs = Sel_BCS(cs, 0))) {
  421. if (cs->debug)
  422. debugl1(cs, "hdlc spurious channel 0 IRQ");
  423. } else
  424. HDLC_irq(bcs, stat);
  425. }
  426. if (cs->subtyp == AVM_FRITZ_PCI) {
  427. stat = ReadHDLCPCI(cs, 1, HDLC_STATUS);
  428. } else {
  429. stat = ReadHDLCPnP(cs, 1, HDLC_STATUS);
  430. if (stat & HDLC_INT_RPR)
  431. stat |= (ReadHDLCPnP(cs, 1, HDLC_STATUS+1))<<8;
  432. }
  433. if (stat & HDLC_INT_MASK) {
  434. if (!(bcs = Sel_BCS(cs, 1))) {
  435. if (cs->debug)
  436. debugl1(cs, "hdlc spurious channel 1 IRQ");
  437. } else
  438. HDLC_irq(bcs, stat);
  439. }
  440. }
  441. static void
  442. hdlc_l2l1(struct PStack *st, int pr, void *arg)
  443. {
  444. struct BCState *bcs = st->l1.bcs;
  445. struct sk_buff *skb = arg;
  446. u_long flags;
  447. switch (pr) {
  448. case (PH_DATA | REQUEST):
  449. spin_lock_irqsave(&bcs->cs->lock, flags);
  450. if (bcs->tx_skb) {
  451. skb_queue_tail(&bcs->squeue, skb);
  452. } else {
  453. bcs->tx_skb = skb;
  454. test_and_set_bit(BC_FLG_BUSY, &bcs->Flag);
  455. bcs->hw.hdlc.count = 0;
  456. bcs->cs->BC_Send_Data(bcs);
  457. }
  458. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  459. break;
  460. case (PH_PULL | INDICATION):
  461. spin_lock_irqsave(&bcs->cs->lock, flags);
  462. if (bcs->tx_skb) {
  463. printk(KERN_WARNING "hdlc_l2l1: this shouldn't happen\n");
  464. } else {
  465. test_and_set_bit(BC_FLG_BUSY, &bcs->Flag);
  466. bcs->tx_skb = skb;
  467. bcs->hw.hdlc.count = 0;
  468. bcs->cs->BC_Send_Data(bcs);
  469. }
  470. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  471. break;
  472. case (PH_PULL | REQUEST):
  473. if (!bcs->tx_skb) {
  474. test_and_clear_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  475. st->l1.l1l2(st, PH_PULL | CONFIRM, NULL);
  476. } else
  477. test_and_set_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  478. break;
  479. case (PH_ACTIVATE | REQUEST):
  480. spin_lock_irqsave(&bcs->cs->lock, flags);
  481. test_and_set_bit(BC_FLG_ACTIV, &bcs->Flag);
  482. modehdlc(bcs, st->l1.mode, st->l1.bc);
  483. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  484. l1_msg_b(st, pr, arg);
  485. break;
  486. case (PH_DEACTIVATE | REQUEST):
  487. l1_msg_b(st, pr, arg);
  488. break;
  489. case (PH_DEACTIVATE | CONFIRM):
  490. spin_lock_irqsave(&bcs->cs->lock, flags);
  491. test_and_clear_bit(BC_FLG_ACTIV, &bcs->Flag);
  492. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  493. modehdlc(bcs, 0, st->l1.bc);
  494. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  495. st->l1.l1l2(st, PH_DEACTIVATE | CONFIRM, NULL);
  496. break;
  497. }
  498. }
  499. static void
  500. close_hdlcstate(struct BCState *bcs)
  501. {
  502. modehdlc(bcs, 0, 0);
  503. if (test_and_clear_bit(BC_FLG_INIT, &bcs->Flag)) {
  504. kfree(bcs->hw.hdlc.rcvbuf);
  505. bcs->hw.hdlc.rcvbuf = NULL;
  506. kfree(bcs->blog);
  507. bcs->blog = NULL;
  508. skb_queue_purge(&bcs->rqueue);
  509. skb_queue_purge(&bcs->squeue);
  510. if (bcs->tx_skb) {
  511. dev_kfree_skb_any(bcs->tx_skb);
  512. bcs->tx_skb = NULL;
  513. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  514. }
  515. }
  516. }
  517. static int
  518. open_hdlcstate(struct IsdnCardState *cs, struct BCState *bcs)
  519. {
  520. if (!test_and_set_bit(BC_FLG_INIT, &bcs->Flag)) {
  521. if (!(bcs->hw.hdlc.rcvbuf = kmalloc(HSCX_BUFMAX, GFP_ATOMIC))) {
  522. printk(KERN_WARNING
  523. "HiSax: No memory for hdlc.rcvbuf\n");
  524. return (1);
  525. }
  526. if (!(bcs->blog = kmalloc(MAX_BLOG_SPACE, GFP_ATOMIC))) {
  527. printk(KERN_WARNING
  528. "HiSax: No memory for bcs->blog\n");
  529. test_and_clear_bit(BC_FLG_INIT, &bcs->Flag);
  530. kfree(bcs->hw.hdlc.rcvbuf);
  531. bcs->hw.hdlc.rcvbuf = NULL;
  532. return (2);
  533. }
  534. skb_queue_head_init(&bcs->rqueue);
  535. skb_queue_head_init(&bcs->squeue);
  536. }
  537. bcs->tx_skb = NULL;
  538. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  539. bcs->event = 0;
  540. bcs->hw.hdlc.rcvidx = 0;
  541. bcs->tx_cnt = 0;
  542. return (0);
  543. }
  544. static int
  545. setstack_hdlc(struct PStack *st, struct BCState *bcs)
  546. {
  547. bcs->channel = st->l1.bc;
  548. if (open_hdlcstate(st->l1.hardware, bcs))
  549. return (-1);
  550. st->l1.bcs = bcs;
  551. st->l2.l2l1 = hdlc_l2l1;
  552. setstack_manager(st);
  553. bcs->st = st;
  554. setstack_l1_B(st);
  555. return (0);
  556. }
  557. #if 0
  558. void __init
  559. clear_pending_hdlc_ints(struct IsdnCardState *cs)
  560. {
  561. u_int val;
  562. if (cs->subtyp == AVM_FRITZ_PCI) {
  563. val = ReadHDLCPCI(cs, 0, HDLC_STATUS);
  564. debugl1(cs, "HDLC 1 STA %x", val);
  565. val = ReadHDLCPCI(cs, 1, HDLC_STATUS);
  566. debugl1(cs, "HDLC 2 STA %x", val);
  567. } else {
  568. val = ReadHDLCPnP(cs, 0, HDLC_STATUS);
  569. debugl1(cs, "HDLC 1 STA %x", val);
  570. val = ReadHDLCPnP(cs, 0, HDLC_STATUS + 1);
  571. debugl1(cs, "HDLC 1 RML %x", val);
  572. val = ReadHDLCPnP(cs, 0, HDLC_STATUS + 2);
  573. debugl1(cs, "HDLC 1 MODE %x", val);
  574. val = ReadHDLCPnP(cs, 0, HDLC_STATUS + 3);
  575. debugl1(cs, "HDLC 1 VIN %x", val);
  576. val = ReadHDLCPnP(cs, 1, HDLC_STATUS);
  577. debugl1(cs, "HDLC 2 STA %x", val);
  578. val = ReadHDLCPnP(cs, 1, HDLC_STATUS + 1);
  579. debugl1(cs, "HDLC 2 RML %x", val);
  580. val = ReadHDLCPnP(cs, 1, HDLC_STATUS + 2);
  581. debugl1(cs, "HDLC 2 MODE %x", val);
  582. val = ReadHDLCPnP(cs, 1, HDLC_STATUS + 3);
  583. debugl1(cs, "HDLC 2 VIN %x", val);
  584. }
  585. }
  586. #endif /* 0 */
  587. static void
  588. inithdlc(struct IsdnCardState *cs)
  589. {
  590. cs->bcs[0].BC_SetStack = setstack_hdlc;
  591. cs->bcs[1].BC_SetStack = setstack_hdlc;
  592. cs->bcs[0].BC_Close = close_hdlcstate;
  593. cs->bcs[1].BC_Close = close_hdlcstate;
  594. modehdlc(cs->bcs, -1, 0);
  595. modehdlc(cs->bcs + 1, -1, 1);
  596. }
  597. static irqreturn_t
  598. avm_pcipnp_interrupt(int intno, void *dev_id)
  599. {
  600. struct IsdnCardState *cs = dev_id;
  601. u_long flags;
  602. u_char val;
  603. u_char sval;
  604. spin_lock_irqsave(&cs->lock, flags);
  605. sval = inb(cs->hw.avm.cfg_reg + 2);
  606. if ((sval & AVM_STATUS0_IRQ_MASK) == AVM_STATUS0_IRQ_MASK) {
  607. /* possible a shared IRQ reqest */
  608. spin_unlock_irqrestore(&cs->lock, flags);
  609. return IRQ_NONE;
  610. }
  611. if (!(sval & AVM_STATUS0_IRQ_ISAC)) {
  612. val = ReadISAC(cs, ISAC_ISTA);
  613. isac_interrupt(cs, val);
  614. }
  615. if (!(sval & AVM_STATUS0_IRQ_HDLC)) {
  616. HDLC_irq_main(cs);
  617. }
  618. WriteISAC(cs, ISAC_MASK, 0xFF);
  619. WriteISAC(cs, ISAC_MASK, 0x0);
  620. spin_unlock_irqrestore(&cs->lock, flags);
  621. return IRQ_HANDLED;
  622. }
  623. static void
  624. reset_avmpcipnp(struct IsdnCardState *cs)
  625. {
  626. printk(KERN_INFO "AVM PCI/PnP: reset\n");
  627. outb(AVM_STATUS0_RESET | AVM_STATUS0_DIS_TIMER, cs->hw.avm.cfg_reg + 2);
  628. mdelay(10);
  629. outb(AVM_STATUS0_DIS_TIMER | AVM_STATUS0_RES_TIMER | AVM_STATUS0_ENA_IRQ, cs->hw.avm.cfg_reg + 2);
  630. outb(AVM_STATUS1_ENA_IOM | cs->irq, cs->hw.avm.cfg_reg + 3);
  631. mdelay(10);
  632. printk(KERN_INFO "AVM PCI/PnP: S1 %x\n", inb(cs->hw.avm.cfg_reg + 3));
  633. }
  634. static int
  635. AVM_card_msg(struct IsdnCardState *cs, int mt, void *arg)
  636. {
  637. u_long flags;
  638. switch (mt) {
  639. case CARD_RESET:
  640. spin_lock_irqsave(&cs->lock, flags);
  641. reset_avmpcipnp(cs);
  642. spin_unlock_irqrestore(&cs->lock, flags);
  643. return(0);
  644. case CARD_RELEASE:
  645. outb(0, cs->hw.avm.cfg_reg + 2);
  646. release_region(cs->hw.avm.cfg_reg, 32);
  647. return(0);
  648. case CARD_INIT:
  649. spin_lock_irqsave(&cs->lock, flags);
  650. reset_avmpcipnp(cs);
  651. clear_pending_isac_ints(cs);
  652. initisac(cs);
  653. inithdlc(cs);
  654. outb(AVM_STATUS0_DIS_TIMER | AVM_STATUS0_RES_TIMER,
  655. cs->hw.avm.cfg_reg + 2);
  656. WriteISAC(cs, ISAC_MASK, 0);
  657. outb(AVM_STATUS0_DIS_TIMER | AVM_STATUS0_RES_TIMER |
  658. AVM_STATUS0_ENA_IRQ, cs->hw.avm.cfg_reg + 2);
  659. /* RESET Receiver and Transmitter */
  660. WriteISAC(cs, ISAC_CMDR, 0x41);
  661. spin_unlock_irqrestore(&cs->lock, flags);
  662. return(0);
  663. case CARD_TEST:
  664. return(0);
  665. }
  666. return(0);
  667. }
  668. static int __devinit avm_setup_rest(struct IsdnCardState *cs)
  669. {
  670. u_int val, ver;
  671. cs->hw.avm.isac = cs->hw.avm.cfg_reg + 0x10;
  672. if (!request_region(cs->hw.avm.cfg_reg, 32,
  673. (cs->subtyp == AVM_FRITZ_PCI) ? "avm PCI" : "avm PnP")) {
  674. printk(KERN_WARNING
  675. "HiSax: Fritz!PCI/PNP config port %x-%x already in use\n",
  676. cs->hw.avm.cfg_reg,
  677. cs->hw.avm.cfg_reg + 31);
  678. return (0);
  679. }
  680. switch (cs->subtyp) {
  681. case AVM_FRITZ_PCI:
  682. val = inl(cs->hw.avm.cfg_reg);
  683. printk(KERN_INFO "AVM PCI: stat %#x\n", val);
  684. printk(KERN_INFO "AVM PCI: Class %X Rev %d\n",
  685. val & 0xff, (val>>8) & 0xff);
  686. cs->BC_Read_Reg = &ReadHDLC_s;
  687. cs->BC_Write_Reg = &WriteHDLC_s;
  688. break;
  689. case AVM_FRITZ_PNP:
  690. val = inb(cs->hw.avm.cfg_reg);
  691. ver = inb(cs->hw.avm.cfg_reg + 1);
  692. printk(KERN_INFO "AVM PnP: Class %X Rev %d\n", val, ver);
  693. cs->BC_Read_Reg = &ReadHDLCPnP;
  694. cs->BC_Write_Reg = &WriteHDLCPnP;
  695. break;
  696. default:
  697. printk(KERN_WARNING "AVM unknown subtype %d\n", cs->subtyp);
  698. return(0);
  699. }
  700. printk(KERN_INFO "HiSax: %s config irq:%d base:0x%X\n",
  701. (cs->subtyp == AVM_FRITZ_PCI) ? "AVM Fritz!PCI" : "AVM Fritz!PnP",
  702. cs->irq, cs->hw.avm.cfg_reg);
  703. setup_isac(cs);
  704. cs->readisac = &ReadISAC;
  705. cs->writeisac = &WriteISAC;
  706. cs->readisacfifo = &ReadISACfifo;
  707. cs->writeisacfifo = &WriteISACfifo;
  708. cs->BC_Send_Data = &hdlc_fill_fifo;
  709. cs->cardmsg = &AVM_card_msg;
  710. cs->irq_func = &avm_pcipnp_interrupt;
  711. cs->writeisac(cs, ISAC_MASK, 0xFF);
  712. ISACVersion(cs, (cs->subtyp == AVM_FRITZ_PCI) ? "AVM PCI:" : "AVM PnP:");
  713. return (1);
  714. }
  715. #ifndef __ISAPNP__
  716. static int __devinit avm_pnp_setup(struct IsdnCardState *cs)
  717. {
  718. return(1); /* no-op: success */
  719. }
  720. #else
  721. static struct pnp_card *pnp_avm_c __devinitdata = NULL;
  722. static int __devinit avm_pnp_setup(struct IsdnCardState *cs)
  723. {
  724. struct pnp_dev *pnp_avm_d = NULL;
  725. if (!isapnp_present())
  726. return(1); /* no-op: success */
  727. if ((pnp_avm_c = pnp_find_card(
  728. ISAPNP_VENDOR('A', 'V', 'M'),
  729. ISAPNP_FUNCTION(0x0900), pnp_avm_c))) {
  730. if ((pnp_avm_d = pnp_find_dev(pnp_avm_c,
  731. ISAPNP_VENDOR('A', 'V', 'M'),
  732. ISAPNP_FUNCTION(0x0900), pnp_avm_d))) {
  733. int err;
  734. pnp_disable_dev(pnp_avm_d);
  735. err = pnp_activate_dev(pnp_avm_d);
  736. if (err<0) {
  737. printk(KERN_WARNING "%s: pnp_activate_dev ret(%d)\n",
  738. __FUNCTION__, err);
  739. return(0);
  740. }
  741. cs->hw.avm.cfg_reg =
  742. pnp_port_start(pnp_avm_d, 0);
  743. cs->irq = pnp_irq(pnp_avm_d, 0);
  744. if (!cs->irq) {
  745. printk(KERN_ERR "FritzPnP:No IRQ\n");
  746. return(0);
  747. }
  748. if (!cs->hw.avm.cfg_reg) {
  749. printk(KERN_ERR "FritzPnP:No IO address\n");
  750. return(0);
  751. }
  752. cs->subtyp = AVM_FRITZ_PNP;
  753. return (2); /* goto 'ready' label */
  754. }
  755. }
  756. return (1);
  757. }
  758. #endif /* __ISAPNP__ */
  759. #ifndef CONFIG_PCI
  760. static int __devinit avm_pci_setup(struct IsdnCardState *cs)
  761. {
  762. return(1); /* no-op: success */
  763. }
  764. #else
  765. static struct pci_dev *dev_avm __devinitdata = NULL;
  766. static int __devinit avm_pci_setup(struct IsdnCardState *cs)
  767. {
  768. if ((dev_avm = pci_find_device(PCI_VENDOR_ID_AVM,
  769. PCI_DEVICE_ID_AVM_A1, dev_avm))) {
  770. if (pci_enable_device(dev_avm))
  771. return(0);
  772. cs->irq = dev_avm->irq;
  773. if (!cs->irq) {
  774. printk(KERN_ERR "FritzPCI: No IRQ for PCI card found\n");
  775. return(0);
  776. }
  777. cs->hw.avm.cfg_reg = pci_resource_start(dev_avm, 1);
  778. if (!cs->hw.avm.cfg_reg) {
  779. printk(KERN_ERR "FritzPCI: No IO-Adr for PCI card found\n");
  780. return(0);
  781. }
  782. cs->subtyp = AVM_FRITZ_PCI;
  783. } else {
  784. printk(KERN_WARNING "FritzPCI: No PCI card found\n");
  785. return(0);
  786. }
  787. cs->irq_flags |= IRQF_SHARED;
  788. return (1);
  789. }
  790. #endif /* CONFIG_PCI */
  791. int __devinit
  792. setup_avm_pcipnp(struct IsdnCard *card)
  793. {
  794. struct IsdnCardState *cs = card->cs;
  795. char tmp[64];
  796. int rc;
  797. strcpy(tmp, avm_pci_rev);
  798. printk(KERN_INFO "HiSax: AVM PCI driver Rev. %s\n", HiSax_getrev(tmp));
  799. if (cs->typ != ISDN_CTYPE_FRITZPCI)
  800. return (0);
  801. if (card->para[1]) {
  802. /* old manual method */
  803. cs->hw.avm.cfg_reg = card->para[1];
  804. cs->irq = card->para[0];
  805. cs->subtyp = AVM_FRITZ_PNP;
  806. goto ready;
  807. }
  808. rc = avm_pnp_setup(cs);
  809. if (rc < 1)
  810. return (0);
  811. if (rc == 2)
  812. goto ready;
  813. rc = avm_pci_setup(cs);
  814. if (rc < 1)
  815. return (0);
  816. ready:
  817. return avm_setup_rest(cs);
  818. }