ipath_verbs.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884
  1. /*
  2. * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <rdma/ib_mad.h>
  34. #include <rdma/ib_user_verbs.h>
  35. #include <linux/io.h>
  36. #include <linux/utsname.h>
  37. #include "ipath_kernel.h"
  38. #include "ipath_verbs.h"
  39. #include "ipath_common.h"
  40. static unsigned int ib_ipath_qp_table_size = 251;
  41. module_param_named(qp_table_size, ib_ipath_qp_table_size, uint, S_IRUGO);
  42. MODULE_PARM_DESC(qp_table_size, "QP table size");
  43. unsigned int ib_ipath_lkey_table_size = 12;
  44. module_param_named(lkey_table_size, ib_ipath_lkey_table_size, uint,
  45. S_IRUGO);
  46. MODULE_PARM_DESC(lkey_table_size,
  47. "LKEY table size in bits (2^n, 1 <= n <= 23)");
  48. static unsigned int ib_ipath_max_pds = 0xFFFF;
  49. module_param_named(max_pds, ib_ipath_max_pds, uint, S_IWUSR | S_IRUGO);
  50. MODULE_PARM_DESC(max_pds,
  51. "Maximum number of protection domains to support");
  52. static unsigned int ib_ipath_max_ahs = 0xFFFF;
  53. module_param_named(max_ahs, ib_ipath_max_ahs, uint, S_IWUSR | S_IRUGO);
  54. MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
  55. unsigned int ib_ipath_max_cqes = 0x2FFFF;
  56. module_param_named(max_cqes, ib_ipath_max_cqes, uint, S_IWUSR | S_IRUGO);
  57. MODULE_PARM_DESC(max_cqes,
  58. "Maximum number of completion queue entries to support");
  59. unsigned int ib_ipath_max_cqs = 0x1FFFF;
  60. module_param_named(max_cqs, ib_ipath_max_cqs, uint, S_IWUSR | S_IRUGO);
  61. MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
  62. unsigned int ib_ipath_max_qp_wrs = 0x3FFF;
  63. module_param_named(max_qp_wrs, ib_ipath_max_qp_wrs, uint,
  64. S_IWUSR | S_IRUGO);
  65. MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
  66. unsigned int ib_ipath_max_qps = 16384;
  67. module_param_named(max_qps, ib_ipath_max_qps, uint, S_IWUSR | S_IRUGO);
  68. MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
  69. unsigned int ib_ipath_max_sges = 0x60;
  70. module_param_named(max_sges, ib_ipath_max_sges, uint, S_IWUSR | S_IRUGO);
  71. MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
  72. unsigned int ib_ipath_max_mcast_grps = 16384;
  73. module_param_named(max_mcast_grps, ib_ipath_max_mcast_grps, uint,
  74. S_IWUSR | S_IRUGO);
  75. MODULE_PARM_DESC(max_mcast_grps,
  76. "Maximum number of multicast groups to support");
  77. unsigned int ib_ipath_max_mcast_qp_attached = 16;
  78. module_param_named(max_mcast_qp_attached, ib_ipath_max_mcast_qp_attached,
  79. uint, S_IWUSR | S_IRUGO);
  80. MODULE_PARM_DESC(max_mcast_qp_attached,
  81. "Maximum number of attached QPs to support");
  82. unsigned int ib_ipath_max_srqs = 1024;
  83. module_param_named(max_srqs, ib_ipath_max_srqs, uint, S_IWUSR | S_IRUGO);
  84. MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
  85. unsigned int ib_ipath_max_srq_sges = 128;
  86. module_param_named(max_srq_sges, ib_ipath_max_srq_sges,
  87. uint, S_IWUSR | S_IRUGO);
  88. MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
  89. unsigned int ib_ipath_max_srq_wrs = 0x1FFFF;
  90. module_param_named(max_srq_wrs, ib_ipath_max_srq_wrs,
  91. uint, S_IWUSR | S_IRUGO);
  92. MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
  93. static unsigned int ib_ipath_disable_sma;
  94. module_param_named(disable_sma, ib_ipath_disable_sma, uint, S_IWUSR | S_IRUGO);
  95. MODULE_PARM_DESC(ib_ipath_disable_sma, "Disable the SMA");
  96. const int ib_ipath_state_ops[IB_QPS_ERR + 1] = {
  97. [IB_QPS_RESET] = 0,
  98. [IB_QPS_INIT] = IPATH_POST_RECV_OK,
  99. [IB_QPS_RTR] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK,
  100. [IB_QPS_RTS] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK |
  101. IPATH_POST_SEND_OK | IPATH_PROCESS_SEND_OK,
  102. [IB_QPS_SQD] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK |
  103. IPATH_POST_SEND_OK,
  104. [IB_QPS_SQE] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK,
  105. [IB_QPS_ERR] = 0,
  106. };
  107. struct ipath_ucontext {
  108. struct ib_ucontext ibucontext;
  109. };
  110. static inline struct ipath_ucontext *to_iucontext(struct ib_ucontext
  111. *ibucontext)
  112. {
  113. return container_of(ibucontext, struct ipath_ucontext, ibucontext);
  114. }
  115. /*
  116. * Translate ib_wr_opcode into ib_wc_opcode.
  117. */
  118. const enum ib_wc_opcode ib_ipath_wc_opcode[] = {
  119. [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
  120. [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
  121. [IB_WR_SEND] = IB_WC_SEND,
  122. [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
  123. [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
  124. [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
  125. [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
  126. };
  127. /*
  128. * System image GUID.
  129. */
  130. static __be64 sys_image_guid;
  131. /**
  132. * ipath_copy_sge - copy data to SGE memory
  133. * @ss: the SGE state
  134. * @data: the data to copy
  135. * @length: the length of the data
  136. */
  137. void ipath_copy_sge(struct ipath_sge_state *ss, void *data, u32 length)
  138. {
  139. struct ipath_sge *sge = &ss->sge;
  140. while (length) {
  141. u32 len = sge->length;
  142. if (len > length)
  143. len = length;
  144. if (len > sge->sge_length)
  145. len = sge->sge_length;
  146. BUG_ON(len == 0);
  147. memcpy(sge->vaddr, data, len);
  148. sge->vaddr += len;
  149. sge->length -= len;
  150. sge->sge_length -= len;
  151. if (sge->sge_length == 0) {
  152. if (--ss->num_sge)
  153. *sge = *ss->sg_list++;
  154. } else if (sge->length == 0 && sge->mr != NULL) {
  155. if (++sge->n >= IPATH_SEGSZ) {
  156. if (++sge->m >= sge->mr->mapsz)
  157. break;
  158. sge->n = 0;
  159. }
  160. sge->vaddr =
  161. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  162. sge->length =
  163. sge->mr->map[sge->m]->segs[sge->n].length;
  164. }
  165. data += len;
  166. length -= len;
  167. }
  168. }
  169. /**
  170. * ipath_skip_sge - skip over SGE memory - XXX almost dup of prev func
  171. * @ss: the SGE state
  172. * @length: the number of bytes to skip
  173. */
  174. void ipath_skip_sge(struct ipath_sge_state *ss, u32 length)
  175. {
  176. struct ipath_sge *sge = &ss->sge;
  177. while (length) {
  178. u32 len = sge->length;
  179. if (len > length)
  180. len = length;
  181. if (len > sge->sge_length)
  182. len = sge->sge_length;
  183. BUG_ON(len == 0);
  184. sge->vaddr += len;
  185. sge->length -= len;
  186. sge->sge_length -= len;
  187. if (sge->sge_length == 0) {
  188. if (--ss->num_sge)
  189. *sge = *ss->sg_list++;
  190. } else if (sge->length == 0 && sge->mr != NULL) {
  191. if (++sge->n >= IPATH_SEGSZ) {
  192. if (++sge->m >= sge->mr->mapsz)
  193. break;
  194. sge->n = 0;
  195. }
  196. sge->vaddr =
  197. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  198. sge->length =
  199. sge->mr->map[sge->m]->segs[sge->n].length;
  200. }
  201. length -= len;
  202. }
  203. }
  204. static void ipath_flush_wqe(struct ipath_qp *qp, struct ib_send_wr *wr)
  205. {
  206. struct ib_wc wc;
  207. memset(&wc, 0, sizeof(wc));
  208. wc.wr_id = wr->wr_id;
  209. wc.status = IB_WC_WR_FLUSH_ERR;
  210. wc.opcode = ib_ipath_wc_opcode[wr->opcode];
  211. wc.qp = &qp->ibqp;
  212. ipath_cq_enter(to_icq(qp->ibqp.send_cq), &wc, 1);
  213. }
  214. /**
  215. * ipath_post_one_send - post one RC, UC, or UD send work request
  216. * @qp: the QP to post on
  217. * @wr: the work request to send
  218. */
  219. static int ipath_post_one_send(struct ipath_qp *qp, struct ib_send_wr *wr)
  220. {
  221. struct ipath_swqe *wqe;
  222. u32 next;
  223. int i;
  224. int j;
  225. int acc;
  226. int ret;
  227. unsigned long flags;
  228. spin_lock_irqsave(&qp->s_lock, flags);
  229. /* Check that state is OK to post send. */
  230. if (unlikely(!(ib_ipath_state_ops[qp->state] & IPATH_POST_SEND_OK))) {
  231. if (qp->state != IB_QPS_SQE && qp->state != IB_QPS_ERR)
  232. goto bail_inval;
  233. /* C10-96 says generate a flushed completion entry. */
  234. ipath_flush_wqe(qp, wr);
  235. ret = 0;
  236. goto bail;
  237. }
  238. /* IB spec says that num_sge == 0 is OK. */
  239. if (wr->num_sge > qp->s_max_sge)
  240. goto bail_inval;
  241. /*
  242. * Don't allow RDMA reads or atomic operations on UC or
  243. * undefined operations.
  244. * Make sure buffer is large enough to hold the result for atomics.
  245. */
  246. if (qp->ibqp.qp_type == IB_QPT_UC) {
  247. if ((unsigned) wr->opcode >= IB_WR_RDMA_READ)
  248. goto bail_inval;
  249. } else if (qp->ibqp.qp_type == IB_QPT_UD) {
  250. /* Check UD opcode */
  251. if (wr->opcode != IB_WR_SEND &&
  252. wr->opcode != IB_WR_SEND_WITH_IMM)
  253. goto bail_inval;
  254. /* Check UD destination address PD */
  255. if (qp->ibqp.pd != wr->wr.ud.ah->pd)
  256. goto bail_inval;
  257. } else if ((unsigned) wr->opcode > IB_WR_ATOMIC_FETCH_AND_ADD)
  258. goto bail_inval;
  259. else if (wr->opcode >= IB_WR_ATOMIC_CMP_AND_SWP &&
  260. (wr->num_sge == 0 ||
  261. wr->sg_list[0].length < sizeof(u64) ||
  262. wr->sg_list[0].addr & (sizeof(u64) - 1)))
  263. goto bail_inval;
  264. else if (wr->opcode >= IB_WR_RDMA_READ && !qp->s_max_rd_atomic)
  265. goto bail_inval;
  266. next = qp->s_head + 1;
  267. if (next >= qp->s_size)
  268. next = 0;
  269. if (next == qp->s_last)
  270. goto bail_inval;
  271. wqe = get_swqe_ptr(qp, qp->s_head);
  272. wqe->wr = *wr;
  273. wqe->ssn = qp->s_ssn++;
  274. wqe->length = 0;
  275. if (wr->num_sge) {
  276. acc = wr->opcode >= IB_WR_RDMA_READ ?
  277. IB_ACCESS_LOCAL_WRITE : 0;
  278. for (i = 0, j = 0; i < wr->num_sge; i++) {
  279. u32 length = wr->sg_list[i].length;
  280. int ok;
  281. if (length == 0)
  282. continue;
  283. ok = ipath_lkey_ok(qp, &wqe->sg_list[j],
  284. &wr->sg_list[i], acc);
  285. if (!ok)
  286. goto bail_inval;
  287. wqe->length += length;
  288. j++;
  289. }
  290. wqe->wr.num_sge = j;
  291. }
  292. if (qp->ibqp.qp_type == IB_QPT_UC ||
  293. qp->ibqp.qp_type == IB_QPT_RC) {
  294. if (wqe->length > 0x80000000U)
  295. goto bail_inval;
  296. } else if (wqe->length > to_idev(qp->ibqp.device)->dd->ipath_ibmtu)
  297. goto bail_inval;
  298. qp->s_head = next;
  299. ret = 0;
  300. goto bail;
  301. bail_inval:
  302. ret = -EINVAL;
  303. bail:
  304. spin_unlock_irqrestore(&qp->s_lock, flags);
  305. return ret;
  306. }
  307. /**
  308. * ipath_post_send - post a send on a QP
  309. * @ibqp: the QP to post the send on
  310. * @wr: the list of work requests to post
  311. * @bad_wr: the first bad WR is put here
  312. *
  313. * This may be called from interrupt context.
  314. */
  315. static int ipath_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  316. struct ib_send_wr **bad_wr)
  317. {
  318. struct ipath_qp *qp = to_iqp(ibqp);
  319. int err = 0;
  320. for (; wr; wr = wr->next) {
  321. err = ipath_post_one_send(qp, wr);
  322. if (err) {
  323. *bad_wr = wr;
  324. goto bail;
  325. }
  326. }
  327. /* Try to do the send work in the caller's context. */
  328. ipath_do_send((unsigned long) qp);
  329. bail:
  330. return err;
  331. }
  332. /**
  333. * ipath_post_receive - post a receive on a QP
  334. * @ibqp: the QP to post the receive on
  335. * @wr: the WR to post
  336. * @bad_wr: the first bad WR is put here
  337. *
  338. * This may be called from interrupt context.
  339. */
  340. static int ipath_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  341. struct ib_recv_wr **bad_wr)
  342. {
  343. struct ipath_qp *qp = to_iqp(ibqp);
  344. struct ipath_rwq *wq = qp->r_rq.wq;
  345. unsigned long flags;
  346. int ret;
  347. /* Check that state is OK to post receive. */
  348. if (!(ib_ipath_state_ops[qp->state] & IPATH_POST_RECV_OK) || !wq) {
  349. *bad_wr = wr;
  350. ret = -EINVAL;
  351. goto bail;
  352. }
  353. for (; wr; wr = wr->next) {
  354. struct ipath_rwqe *wqe;
  355. u32 next;
  356. int i;
  357. if ((unsigned) wr->num_sge > qp->r_rq.max_sge) {
  358. *bad_wr = wr;
  359. ret = -ENOMEM;
  360. goto bail;
  361. }
  362. spin_lock_irqsave(&qp->r_rq.lock, flags);
  363. next = wq->head + 1;
  364. if (next >= qp->r_rq.size)
  365. next = 0;
  366. if (next == wq->tail) {
  367. spin_unlock_irqrestore(&qp->r_rq.lock, flags);
  368. *bad_wr = wr;
  369. ret = -ENOMEM;
  370. goto bail;
  371. }
  372. wqe = get_rwqe_ptr(&qp->r_rq, wq->head);
  373. wqe->wr_id = wr->wr_id;
  374. wqe->num_sge = wr->num_sge;
  375. for (i = 0; i < wr->num_sge; i++)
  376. wqe->sg_list[i] = wr->sg_list[i];
  377. /* Make sure queue entry is written before the head index. */
  378. smp_wmb();
  379. wq->head = next;
  380. spin_unlock_irqrestore(&qp->r_rq.lock, flags);
  381. }
  382. ret = 0;
  383. bail:
  384. return ret;
  385. }
  386. /**
  387. * ipath_qp_rcv - processing an incoming packet on a QP
  388. * @dev: the device the packet came on
  389. * @hdr: the packet header
  390. * @has_grh: true if the packet has a GRH
  391. * @data: the packet data
  392. * @tlen: the packet length
  393. * @qp: the QP the packet came on
  394. *
  395. * This is called from ipath_ib_rcv() to process an incoming packet
  396. * for the given QP.
  397. * Called at interrupt level.
  398. */
  399. static void ipath_qp_rcv(struct ipath_ibdev *dev,
  400. struct ipath_ib_header *hdr, int has_grh,
  401. void *data, u32 tlen, struct ipath_qp *qp)
  402. {
  403. /* Check for valid receive state. */
  404. if (!(ib_ipath_state_ops[qp->state] & IPATH_PROCESS_RECV_OK)) {
  405. dev->n_pkt_drops++;
  406. return;
  407. }
  408. switch (qp->ibqp.qp_type) {
  409. case IB_QPT_SMI:
  410. case IB_QPT_GSI:
  411. if (ib_ipath_disable_sma)
  412. break;
  413. /* FALLTHROUGH */
  414. case IB_QPT_UD:
  415. ipath_ud_rcv(dev, hdr, has_grh, data, tlen, qp);
  416. break;
  417. case IB_QPT_RC:
  418. ipath_rc_rcv(dev, hdr, has_grh, data, tlen, qp);
  419. break;
  420. case IB_QPT_UC:
  421. ipath_uc_rcv(dev, hdr, has_grh, data, tlen, qp);
  422. break;
  423. default:
  424. break;
  425. }
  426. }
  427. /**
  428. * ipath_ib_rcv - process an incoming packet
  429. * @arg: the device pointer
  430. * @rhdr: the header of the packet
  431. * @data: the packet data
  432. * @tlen: the packet length
  433. *
  434. * This is called from ipath_kreceive() to process an incoming packet at
  435. * interrupt level. Tlen is the length of the header + data + CRC in bytes.
  436. */
  437. void ipath_ib_rcv(struct ipath_ibdev *dev, void *rhdr, void *data,
  438. u32 tlen)
  439. {
  440. struct ipath_ib_header *hdr = rhdr;
  441. struct ipath_other_headers *ohdr;
  442. struct ipath_qp *qp;
  443. u32 qp_num;
  444. int lnh;
  445. u8 opcode;
  446. u16 lid;
  447. if (unlikely(dev == NULL))
  448. goto bail;
  449. if (unlikely(tlen < 24)) { /* LRH+BTH+CRC */
  450. dev->rcv_errors++;
  451. goto bail;
  452. }
  453. /* Check for a valid destination LID (see ch. 7.11.1). */
  454. lid = be16_to_cpu(hdr->lrh[1]);
  455. if (lid < IPATH_MULTICAST_LID_BASE) {
  456. lid &= ~((1 << dev->dd->ipath_lmc) - 1);
  457. if (unlikely(lid != dev->dd->ipath_lid)) {
  458. dev->rcv_errors++;
  459. goto bail;
  460. }
  461. }
  462. /* Check for GRH */
  463. lnh = be16_to_cpu(hdr->lrh[0]) & 3;
  464. if (lnh == IPATH_LRH_BTH)
  465. ohdr = &hdr->u.oth;
  466. else if (lnh == IPATH_LRH_GRH)
  467. ohdr = &hdr->u.l.oth;
  468. else {
  469. dev->rcv_errors++;
  470. goto bail;
  471. }
  472. opcode = be32_to_cpu(ohdr->bth[0]) >> 24;
  473. dev->opstats[opcode].n_bytes += tlen;
  474. dev->opstats[opcode].n_packets++;
  475. /* Get the destination QP number. */
  476. qp_num = be32_to_cpu(ohdr->bth[1]) & IPATH_QPN_MASK;
  477. if (qp_num == IPATH_MULTICAST_QPN) {
  478. struct ipath_mcast *mcast;
  479. struct ipath_mcast_qp *p;
  480. if (lnh != IPATH_LRH_GRH) {
  481. dev->n_pkt_drops++;
  482. goto bail;
  483. }
  484. mcast = ipath_mcast_find(&hdr->u.l.grh.dgid);
  485. if (mcast == NULL) {
  486. dev->n_pkt_drops++;
  487. goto bail;
  488. }
  489. dev->n_multicast_rcv++;
  490. list_for_each_entry_rcu(p, &mcast->qp_list, list)
  491. ipath_qp_rcv(dev, hdr, 1, data, tlen, p->qp);
  492. /*
  493. * Notify ipath_multicast_detach() if it is waiting for us
  494. * to finish.
  495. */
  496. if (atomic_dec_return(&mcast->refcount) <= 1)
  497. wake_up(&mcast->wait);
  498. } else {
  499. qp = ipath_lookup_qpn(&dev->qp_table, qp_num);
  500. if (qp) {
  501. dev->n_unicast_rcv++;
  502. ipath_qp_rcv(dev, hdr, lnh == IPATH_LRH_GRH, data,
  503. tlen, qp);
  504. /*
  505. * Notify ipath_destroy_qp() if it is waiting
  506. * for us to finish.
  507. */
  508. if (atomic_dec_and_test(&qp->refcount))
  509. wake_up(&qp->wait);
  510. } else
  511. dev->n_pkt_drops++;
  512. }
  513. bail:;
  514. }
  515. /**
  516. * ipath_ib_timer - verbs timer
  517. * @arg: the device pointer
  518. *
  519. * This is called from ipath_do_rcv_timer() at interrupt level to check for
  520. * QPs which need retransmits and to collect performance numbers.
  521. */
  522. static void ipath_ib_timer(struct ipath_ibdev *dev)
  523. {
  524. struct ipath_qp *resend = NULL;
  525. struct list_head *last;
  526. struct ipath_qp *qp;
  527. unsigned long flags;
  528. if (dev == NULL)
  529. return;
  530. spin_lock_irqsave(&dev->pending_lock, flags);
  531. /* Start filling the next pending queue. */
  532. if (++dev->pending_index >= ARRAY_SIZE(dev->pending))
  533. dev->pending_index = 0;
  534. /* Save any requests still in the new queue, they have timed out. */
  535. last = &dev->pending[dev->pending_index];
  536. while (!list_empty(last)) {
  537. qp = list_entry(last->next, struct ipath_qp, timerwait);
  538. list_del_init(&qp->timerwait);
  539. qp->timer_next = resend;
  540. resend = qp;
  541. atomic_inc(&qp->refcount);
  542. }
  543. last = &dev->rnrwait;
  544. if (!list_empty(last)) {
  545. qp = list_entry(last->next, struct ipath_qp, timerwait);
  546. if (--qp->s_rnr_timeout == 0) {
  547. do {
  548. list_del_init(&qp->timerwait);
  549. tasklet_hi_schedule(&qp->s_task);
  550. if (list_empty(last))
  551. break;
  552. qp = list_entry(last->next, struct ipath_qp,
  553. timerwait);
  554. } while (qp->s_rnr_timeout == 0);
  555. }
  556. }
  557. /*
  558. * We should only be in the started state if pma_sample_start != 0
  559. */
  560. if (dev->pma_sample_status == IB_PMA_SAMPLE_STATUS_STARTED &&
  561. --dev->pma_sample_start == 0) {
  562. dev->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING;
  563. ipath_snapshot_counters(dev->dd, &dev->ipath_sword,
  564. &dev->ipath_rword,
  565. &dev->ipath_spkts,
  566. &dev->ipath_rpkts,
  567. &dev->ipath_xmit_wait);
  568. }
  569. if (dev->pma_sample_status == IB_PMA_SAMPLE_STATUS_RUNNING) {
  570. if (dev->pma_sample_interval == 0) {
  571. u64 ta, tb, tc, td, te;
  572. dev->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE;
  573. ipath_snapshot_counters(dev->dd, &ta, &tb,
  574. &tc, &td, &te);
  575. dev->ipath_sword = ta - dev->ipath_sword;
  576. dev->ipath_rword = tb - dev->ipath_rword;
  577. dev->ipath_spkts = tc - dev->ipath_spkts;
  578. dev->ipath_rpkts = td - dev->ipath_rpkts;
  579. dev->ipath_xmit_wait = te - dev->ipath_xmit_wait;
  580. }
  581. else
  582. dev->pma_sample_interval--;
  583. }
  584. spin_unlock_irqrestore(&dev->pending_lock, flags);
  585. /* XXX What if timer fires again while this is running? */
  586. for (qp = resend; qp != NULL; qp = qp->timer_next) {
  587. struct ib_wc wc;
  588. spin_lock_irqsave(&qp->s_lock, flags);
  589. if (qp->s_last != qp->s_tail && qp->state == IB_QPS_RTS) {
  590. dev->n_timeouts++;
  591. ipath_restart_rc(qp, qp->s_last_psn + 1, &wc);
  592. }
  593. spin_unlock_irqrestore(&qp->s_lock, flags);
  594. /* Notify ipath_destroy_qp() if it is waiting. */
  595. if (atomic_dec_and_test(&qp->refcount))
  596. wake_up(&qp->wait);
  597. }
  598. }
  599. static void update_sge(struct ipath_sge_state *ss, u32 length)
  600. {
  601. struct ipath_sge *sge = &ss->sge;
  602. sge->vaddr += length;
  603. sge->length -= length;
  604. sge->sge_length -= length;
  605. if (sge->sge_length == 0) {
  606. if (--ss->num_sge)
  607. *sge = *ss->sg_list++;
  608. } else if (sge->length == 0 && sge->mr != NULL) {
  609. if (++sge->n >= IPATH_SEGSZ) {
  610. if (++sge->m >= sge->mr->mapsz)
  611. return;
  612. sge->n = 0;
  613. }
  614. sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
  615. sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
  616. }
  617. }
  618. #ifdef __LITTLE_ENDIAN
  619. static inline u32 get_upper_bits(u32 data, u32 shift)
  620. {
  621. return data >> shift;
  622. }
  623. static inline u32 set_upper_bits(u32 data, u32 shift)
  624. {
  625. return data << shift;
  626. }
  627. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  628. {
  629. data <<= ((sizeof(u32) - n) * BITS_PER_BYTE);
  630. data >>= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  631. return data;
  632. }
  633. #else
  634. static inline u32 get_upper_bits(u32 data, u32 shift)
  635. {
  636. return data << shift;
  637. }
  638. static inline u32 set_upper_bits(u32 data, u32 shift)
  639. {
  640. return data >> shift;
  641. }
  642. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  643. {
  644. data >>= ((sizeof(u32) - n) * BITS_PER_BYTE);
  645. data <<= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  646. return data;
  647. }
  648. #endif
  649. static void copy_io(u32 __iomem *piobuf, struct ipath_sge_state *ss,
  650. u32 length, unsigned flush_wc)
  651. {
  652. u32 extra = 0;
  653. u32 data = 0;
  654. u32 last;
  655. while (1) {
  656. u32 len = ss->sge.length;
  657. u32 off;
  658. if (len > length)
  659. len = length;
  660. if (len > ss->sge.sge_length)
  661. len = ss->sge.sge_length;
  662. BUG_ON(len == 0);
  663. /* If the source address is not aligned, try to align it. */
  664. off = (unsigned long)ss->sge.vaddr & (sizeof(u32) - 1);
  665. if (off) {
  666. u32 *addr = (u32 *)((unsigned long)ss->sge.vaddr &
  667. ~(sizeof(u32) - 1));
  668. u32 v = get_upper_bits(*addr, off * BITS_PER_BYTE);
  669. u32 y;
  670. y = sizeof(u32) - off;
  671. if (len > y)
  672. len = y;
  673. if (len + extra >= sizeof(u32)) {
  674. data |= set_upper_bits(v, extra *
  675. BITS_PER_BYTE);
  676. len = sizeof(u32) - extra;
  677. if (len == length) {
  678. last = data;
  679. break;
  680. }
  681. __raw_writel(data, piobuf);
  682. piobuf++;
  683. extra = 0;
  684. data = 0;
  685. } else {
  686. /* Clear unused upper bytes */
  687. data |= clear_upper_bytes(v, len, extra);
  688. if (len == length) {
  689. last = data;
  690. break;
  691. }
  692. extra += len;
  693. }
  694. } else if (extra) {
  695. /* Source address is aligned. */
  696. u32 *addr = (u32 *) ss->sge.vaddr;
  697. int shift = extra * BITS_PER_BYTE;
  698. int ushift = 32 - shift;
  699. u32 l = len;
  700. while (l >= sizeof(u32)) {
  701. u32 v = *addr;
  702. data |= set_upper_bits(v, shift);
  703. __raw_writel(data, piobuf);
  704. data = get_upper_bits(v, ushift);
  705. piobuf++;
  706. addr++;
  707. l -= sizeof(u32);
  708. }
  709. /*
  710. * We still have 'extra' number of bytes leftover.
  711. */
  712. if (l) {
  713. u32 v = *addr;
  714. if (l + extra >= sizeof(u32)) {
  715. data |= set_upper_bits(v, shift);
  716. len -= l + extra - sizeof(u32);
  717. if (len == length) {
  718. last = data;
  719. break;
  720. }
  721. __raw_writel(data, piobuf);
  722. piobuf++;
  723. extra = 0;
  724. data = 0;
  725. } else {
  726. /* Clear unused upper bytes */
  727. data |= clear_upper_bytes(v, l,
  728. extra);
  729. if (len == length) {
  730. last = data;
  731. break;
  732. }
  733. extra += l;
  734. }
  735. } else if (len == length) {
  736. last = data;
  737. break;
  738. }
  739. } else if (len == length) {
  740. u32 w;
  741. /*
  742. * Need to round up for the last dword in the
  743. * packet.
  744. */
  745. w = (len + 3) >> 2;
  746. __iowrite32_copy(piobuf, ss->sge.vaddr, w - 1);
  747. piobuf += w - 1;
  748. last = ((u32 *) ss->sge.vaddr)[w - 1];
  749. break;
  750. } else {
  751. u32 w = len >> 2;
  752. __iowrite32_copy(piobuf, ss->sge.vaddr, w);
  753. piobuf += w;
  754. extra = len & (sizeof(u32) - 1);
  755. if (extra) {
  756. u32 v = ((u32 *) ss->sge.vaddr)[w];
  757. /* Clear unused upper bytes */
  758. data = clear_upper_bytes(v, extra, 0);
  759. }
  760. }
  761. update_sge(ss, len);
  762. length -= len;
  763. }
  764. /* Update address before sending packet. */
  765. update_sge(ss, length);
  766. if (flush_wc) {
  767. /* must flush early everything before trigger word */
  768. ipath_flush_wc();
  769. __raw_writel(last, piobuf);
  770. /* be sure trigger word is written */
  771. ipath_flush_wc();
  772. } else
  773. __raw_writel(last, piobuf);
  774. }
  775. static int ipath_verbs_send_pio(struct ipath_qp *qp, u32 *hdr, u32 hdrwords,
  776. struct ipath_sge_state *ss, u32 len,
  777. u32 plen, u32 dwords)
  778. {
  779. struct ipath_devdata *dd = to_idev(qp->ibqp.device)->dd;
  780. u32 __iomem *piobuf;
  781. unsigned flush_wc;
  782. int ret;
  783. piobuf = ipath_getpiobuf(dd, NULL);
  784. if (unlikely(piobuf == NULL)) {
  785. ret = -EBUSY;
  786. goto bail;
  787. }
  788. /*
  789. * Write len to control qword, no flags.
  790. * We have to flush after the PBC for correctness on some cpus
  791. * or WC buffer can be written out of order.
  792. */
  793. writeq(plen, piobuf);
  794. piobuf += 2;
  795. flush_wc = dd->ipath_flags & IPATH_PIO_FLUSH_WC;
  796. if (len == 0) {
  797. /*
  798. * If there is just the header portion, must flush before
  799. * writing last word of header for correctness, and after
  800. * the last header word (trigger word).
  801. */
  802. if (flush_wc) {
  803. ipath_flush_wc();
  804. __iowrite32_copy(piobuf, hdr, hdrwords - 1);
  805. ipath_flush_wc();
  806. __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords - 1);
  807. ipath_flush_wc();
  808. } else
  809. __iowrite32_copy(piobuf, hdr, hdrwords);
  810. goto done;
  811. }
  812. if (flush_wc)
  813. ipath_flush_wc();
  814. __iowrite32_copy(piobuf, hdr, hdrwords);
  815. piobuf += hdrwords;
  816. /* The common case is aligned and contained in one segment. */
  817. if (likely(ss->num_sge == 1 && len <= ss->sge.length &&
  818. !((unsigned long)ss->sge.vaddr & (sizeof(u32) - 1)))) {
  819. u32 *addr = (u32 *) ss->sge.vaddr;
  820. /* Update address before sending packet. */
  821. update_sge(ss, len);
  822. if (flush_wc) {
  823. __iowrite32_copy(piobuf, addr, dwords - 1);
  824. /* must flush early everything before trigger word */
  825. ipath_flush_wc();
  826. __raw_writel(addr[dwords - 1], piobuf + dwords - 1);
  827. /* be sure trigger word is written */
  828. ipath_flush_wc();
  829. } else
  830. __iowrite32_copy(piobuf, addr, dwords);
  831. goto done;
  832. }
  833. copy_io(piobuf, ss, len, flush_wc);
  834. done:
  835. if (qp->s_wqe)
  836. ipath_send_complete(qp, qp->s_wqe, IB_WC_SUCCESS);
  837. ret = 0;
  838. bail:
  839. return ret;
  840. }
  841. /**
  842. * ipath_verbs_send - send a packet
  843. * @qp: the QP to send on
  844. * @hdr: the packet header
  845. * @hdrwords: the number of words in the header
  846. * @ss: the SGE to send
  847. * @len: the length of the packet in bytes
  848. */
  849. int ipath_verbs_send(struct ipath_qp *qp, struct ipath_ib_header *hdr,
  850. u32 hdrwords, struct ipath_sge_state *ss, u32 len)
  851. {
  852. struct ipath_devdata *dd = to_idev(qp->ibqp.device)->dd;
  853. u32 plen;
  854. int ret;
  855. u32 dwords = (len + 3) >> 2;
  856. /* +1 is for the qword padding of pbc */
  857. plen = hdrwords + dwords + 1;
  858. /* Drop non-VL15 packets if we are not in the active state */
  859. if (!(dd->ipath_flags & IPATH_LINKACTIVE) &&
  860. qp->ibqp.qp_type != IB_QPT_SMI) {
  861. if (qp->s_wqe)
  862. ipath_send_complete(qp, qp->s_wqe, IB_WC_SUCCESS);
  863. ret = 0;
  864. } else
  865. ret = ipath_verbs_send_pio(qp, (u32 *) hdr, hdrwords,
  866. ss, len, plen, dwords);
  867. return ret;
  868. }
  869. int ipath_snapshot_counters(struct ipath_devdata *dd, u64 *swords,
  870. u64 *rwords, u64 *spkts, u64 *rpkts,
  871. u64 *xmit_wait)
  872. {
  873. int ret;
  874. if (!(dd->ipath_flags & IPATH_INITTED)) {
  875. /* no hardware, freeze, etc. */
  876. ret = -EINVAL;
  877. goto bail;
  878. }
  879. *swords = ipath_snap_cntr(dd, dd->ipath_cregs->cr_wordsendcnt);
  880. *rwords = ipath_snap_cntr(dd, dd->ipath_cregs->cr_wordrcvcnt);
  881. *spkts = ipath_snap_cntr(dd, dd->ipath_cregs->cr_pktsendcnt);
  882. *rpkts = ipath_snap_cntr(dd, dd->ipath_cregs->cr_pktrcvcnt);
  883. *xmit_wait = ipath_snap_cntr(dd, dd->ipath_cregs->cr_sendstallcnt);
  884. ret = 0;
  885. bail:
  886. return ret;
  887. }
  888. /**
  889. * ipath_get_counters - get various chip counters
  890. * @dd: the infinipath device
  891. * @cntrs: counters are placed here
  892. *
  893. * Return the counters needed by recv_pma_get_portcounters().
  894. */
  895. int ipath_get_counters(struct ipath_devdata *dd,
  896. struct ipath_verbs_counters *cntrs)
  897. {
  898. struct ipath_cregs const *crp = dd->ipath_cregs;
  899. int ret;
  900. if (!(dd->ipath_flags & IPATH_INITTED)) {
  901. /* no hardware, freeze, etc. */
  902. ret = -EINVAL;
  903. goto bail;
  904. }
  905. cntrs->symbol_error_counter =
  906. ipath_snap_cntr(dd, crp->cr_ibsymbolerrcnt);
  907. cntrs->link_error_recovery_counter =
  908. ipath_snap_cntr(dd, crp->cr_iblinkerrrecovcnt);
  909. /*
  910. * The link downed counter counts when the other side downs the
  911. * connection. We add in the number of times we downed the link
  912. * due to local link integrity errors to compensate.
  913. */
  914. cntrs->link_downed_counter =
  915. ipath_snap_cntr(dd, crp->cr_iblinkdowncnt);
  916. cntrs->port_rcv_errors =
  917. ipath_snap_cntr(dd, crp->cr_rxdroppktcnt) +
  918. ipath_snap_cntr(dd, crp->cr_rcvovflcnt) +
  919. ipath_snap_cntr(dd, crp->cr_portovflcnt) +
  920. ipath_snap_cntr(dd, crp->cr_err_rlencnt) +
  921. ipath_snap_cntr(dd, crp->cr_invalidrlencnt) +
  922. ipath_snap_cntr(dd, crp->cr_errlinkcnt) +
  923. ipath_snap_cntr(dd, crp->cr_erricrccnt) +
  924. ipath_snap_cntr(dd, crp->cr_errvcrccnt) +
  925. ipath_snap_cntr(dd, crp->cr_errlpcrccnt) +
  926. ipath_snap_cntr(dd, crp->cr_badformatcnt) +
  927. dd->ipath_rxfc_unsupvl_errs;
  928. cntrs->port_rcv_remphys_errors =
  929. ipath_snap_cntr(dd, crp->cr_rcvebpcnt);
  930. cntrs->port_xmit_discards = ipath_snap_cntr(dd, crp->cr_unsupvlcnt);
  931. cntrs->port_xmit_data = ipath_snap_cntr(dd, crp->cr_wordsendcnt);
  932. cntrs->port_rcv_data = ipath_snap_cntr(dd, crp->cr_wordrcvcnt);
  933. cntrs->port_xmit_packets = ipath_snap_cntr(dd, crp->cr_pktsendcnt);
  934. cntrs->port_rcv_packets = ipath_snap_cntr(dd, crp->cr_pktrcvcnt);
  935. cntrs->local_link_integrity_errors =
  936. (dd->ipath_flags & IPATH_GPIO_ERRINTRS) ?
  937. dd->ipath_lli_errs : dd->ipath_lli_errors;
  938. cntrs->excessive_buffer_overrun_errors = dd->ipath_overrun_thresh_errs;
  939. ret = 0;
  940. bail:
  941. return ret;
  942. }
  943. /**
  944. * ipath_ib_piobufavail - callback when a PIO buffer is available
  945. * @arg: the device pointer
  946. *
  947. * This is called from ipath_intr() at interrupt level when a PIO buffer is
  948. * available after ipath_verbs_send() returned an error that no buffers were
  949. * available. Return 1 if we consumed all the PIO buffers and we still have
  950. * QPs waiting for buffers (for now, just do a tasklet_hi_schedule and
  951. * return zero).
  952. */
  953. int ipath_ib_piobufavail(struct ipath_ibdev *dev)
  954. {
  955. struct ipath_qp *qp;
  956. unsigned long flags;
  957. if (dev == NULL)
  958. goto bail;
  959. spin_lock_irqsave(&dev->pending_lock, flags);
  960. while (!list_empty(&dev->piowait)) {
  961. qp = list_entry(dev->piowait.next, struct ipath_qp,
  962. piowait);
  963. list_del_init(&qp->piowait);
  964. clear_bit(IPATH_S_BUSY, &qp->s_busy);
  965. tasklet_hi_schedule(&qp->s_task);
  966. }
  967. spin_unlock_irqrestore(&dev->pending_lock, flags);
  968. bail:
  969. return 0;
  970. }
  971. static int ipath_query_device(struct ib_device *ibdev,
  972. struct ib_device_attr *props)
  973. {
  974. struct ipath_ibdev *dev = to_idev(ibdev);
  975. memset(props, 0, sizeof(*props));
  976. props->device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
  977. IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
  978. IB_DEVICE_SYS_IMAGE_GUID;
  979. props->page_size_cap = PAGE_SIZE;
  980. props->vendor_id = dev->dd->ipath_vendorid;
  981. props->vendor_part_id = dev->dd->ipath_deviceid;
  982. props->hw_ver = dev->dd->ipath_pcirev;
  983. props->sys_image_guid = dev->sys_image_guid;
  984. props->max_mr_size = ~0ull;
  985. props->max_qp = ib_ipath_max_qps;
  986. props->max_qp_wr = ib_ipath_max_qp_wrs;
  987. props->max_sge = ib_ipath_max_sges;
  988. props->max_cq = ib_ipath_max_cqs;
  989. props->max_ah = ib_ipath_max_ahs;
  990. props->max_cqe = ib_ipath_max_cqes;
  991. props->max_mr = dev->lk_table.max;
  992. props->max_fmr = dev->lk_table.max;
  993. props->max_map_per_fmr = 32767;
  994. props->max_pd = ib_ipath_max_pds;
  995. props->max_qp_rd_atom = IPATH_MAX_RDMA_ATOMIC;
  996. props->max_qp_init_rd_atom = 255;
  997. /* props->max_res_rd_atom */
  998. props->max_srq = ib_ipath_max_srqs;
  999. props->max_srq_wr = ib_ipath_max_srq_wrs;
  1000. props->max_srq_sge = ib_ipath_max_srq_sges;
  1001. /* props->local_ca_ack_delay */
  1002. props->atomic_cap = IB_ATOMIC_GLOB;
  1003. props->max_pkeys = ipath_get_npkeys(dev->dd);
  1004. props->max_mcast_grp = ib_ipath_max_mcast_grps;
  1005. props->max_mcast_qp_attach = ib_ipath_max_mcast_qp_attached;
  1006. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  1007. props->max_mcast_grp;
  1008. return 0;
  1009. }
  1010. const u8 ipath_cvt_physportstate[16] = {
  1011. [INFINIPATH_IBCS_LT_STATE_DISABLED] = 3,
  1012. [INFINIPATH_IBCS_LT_STATE_LINKUP] = 5,
  1013. [INFINIPATH_IBCS_LT_STATE_POLLACTIVE] = 2,
  1014. [INFINIPATH_IBCS_LT_STATE_POLLQUIET] = 2,
  1015. [INFINIPATH_IBCS_LT_STATE_SLEEPDELAY] = 1,
  1016. [INFINIPATH_IBCS_LT_STATE_SLEEPQUIET] = 1,
  1017. [INFINIPATH_IBCS_LT_STATE_CFGDEBOUNCE] = 4,
  1018. [INFINIPATH_IBCS_LT_STATE_CFGRCVFCFG] = 4,
  1019. [INFINIPATH_IBCS_LT_STATE_CFGWAITRMT] = 4,
  1020. [INFINIPATH_IBCS_LT_STATE_CFGIDLE] = 4,
  1021. [INFINIPATH_IBCS_LT_STATE_RECOVERRETRAIN] = 6,
  1022. [INFINIPATH_IBCS_LT_STATE_RECOVERWAITRMT] = 6,
  1023. [INFINIPATH_IBCS_LT_STATE_RECOVERIDLE] = 6,
  1024. };
  1025. u32 ipath_get_cr_errpkey(struct ipath_devdata *dd)
  1026. {
  1027. return ipath_read_creg32(dd, dd->ipath_cregs->cr_errpkey);
  1028. }
  1029. static int ipath_query_port(struct ib_device *ibdev,
  1030. u8 port, struct ib_port_attr *props)
  1031. {
  1032. struct ipath_ibdev *dev = to_idev(ibdev);
  1033. struct ipath_devdata *dd = dev->dd;
  1034. enum ib_mtu mtu;
  1035. u16 lid = dd->ipath_lid;
  1036. u64 ibcstat;
  1037. memset(props, 0, sizeof(*props));
  1038. props->lid = lid ? lid : __constant_be16_to_cpu(IB_LID_PERMISSIVE);
  1039. props->lmc = dd->ipath_lmc;
  1040. props->sm_lid = dev->sm_lid;
  1041. props->sm_sl = dev->sm_sl;
  1042. ibcstat = dd->ipath_lastibcstat;
  1043. props->state = ((ibcstat >> 4) & 0x3) + 1;
  1044. /* See phys_state_show() */
  1045. props->phys_state = ipath_cvt_physportstate[
  1046. dd->ipath_lastibcstat & 0xf];
  1047. props->port_cap_flags = dev->port_cap_flags;
  1048. props->gid_tbl_len = 1;
  1049. props->max_msg_sz = 0x80000000;
  1050. props->pkey_tbl_len = ipath_get_npkeys(dd);
  1051. props->bad_pkey_cntr = ipath_get_cr_errpkey(dd) -
  1052. dev->z_pkey_violations;
  1053. props->qkey_viol_cntr = dev->qkey_violations;
  1054. props->active_width = IB_WIDTH_4X;
  1055. /* See rate_show() */
  1056. props->active_speed = 1; /* Regular 10Mbs speed. */
  1057. props->max_vl_num = 1; /* VLCap = VL0 */
  1058. props->init_type_reply = 0;
  1059. /*
  1060. * Note: the chip supports a maximum MTU of 4096, but the driver
  1061. * hasn't implemented this feature yet, so set the maximum value
  1062. * to 2048.
  1063. */
  1064. props->max_mtu = IB_MTU_2048;
  1065. switch (dd->ipath_ibmtu) {
  1066. case 4096:
  1067. mtu = IB_MTU_4096;
  1068. break;
  1069. case 2048:
  1070. mtu = IB_MTU_2048;
  1071. break;
  1072. case 1024:
  1073. mtu = IB_MTU_1024;
  1074. break;
  1075. case 512:
  1076. mtu = IB_MTU_512;
  1077. break;
  1078. case 256:
  1079. mtu = IB_MTU_256;
  1080. break;
  1081. default:
  1082. mtu = IB_MTU_2048;
  1083. }
  1084. props->active_mtu = mtu;
  1085. props->subnet_timeout = dev->subnet_timeout;
  1086. return 0;
  1087. }
  1088. static int ipath_modify_device(struct ib_device *device,
  1089. int device_modify_mask,
  1090. struct ib_device_modify *device_modify)
  1091. {
  1092. int ret;
  1093. if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
  1094. IB_DEVICE_MODIFY_NODE_DESC)) {
  1095. ret = -EOPNOTSUPP;
  1096. goto bail;
  1097. }
  1098. if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC)
  1099. memcpy(device->node_desc, device_modify->node_desc, 64);
  1100. if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID)
  1101. to_idev(device)->sys_image_guid =
  1102. cpu_to_be64(device_modify->sys_image_guid);
  1103. ret = 0;
  1104. bail:
  1105. return ret;
  1106. }
  1107. static int ipath_modify_port(struct ib_device *ibdev,
  1108. u8 port, int port_modify_mask,
  1109. struct ib_port_modify *props)
  1110. {
  1111. struct ipath_ibdev *dev = to_idev(ibdev);
  1112. dev->port_cap_flags |= props->set_port_cap_mask;
  1113. dev->port_cap_flags &= ~props->clr_port_cap_mask;
  1114. if (port_modify_mask & IB_PORT_SHUTDOWN)
  1115. ipath_set_linkstate(dev->dd, IPATH_IB_LINKDOWN);
  1116. if (port_modify_mask & IB_PORT_RESET_QKEY_CNTR)
  1117. dev->qkey_violations = 0;
  1118. return 0;
  1119. }
  1120. static int ipath_query_gid(struct ib_device *ibdev, u8 port,
  1121. int index, union ib_gid *gid)
  1122. {
  1123. struct ipath_ibdev *dev = to_idev(ibdev);
  1124. int ret;
  1125. if (index >= 1) {
  1126. ret = -EINVAL;
  1127. goto bail;
  1128. }
  1129. gid->global.subnet_prefix = dev->gid_prefix;
  1130. gid->global.interface_id = dev->dd->ipath_guid;
  1131. ret = 0;
  1132. bail:
  1133. return ret;
  1134. }
  1135. static struct ib_pd *ipath_alloc_pd(struct ib_device *ibdev,
  1136. struct ib_ucontext *context,
  1137. struct ib_udata *udata)
  1138. {
  1139. struct ipath_ibdev *dev = to_idev(ibdev);
  1140. struct ipath_pd *pd;
  1141. struct ib_pd *ret;
  1142. /*
  1143. * This is actually totally arbitrary. Some correctness tests
  1144. * assume there's a maximum number of PDs that can be allocated.
  1145. * We don't actually have this limit, but we fail the test if
  1146. * we allow allocations of more than we report for this value.
  1147. */
  1148. pd = kmalloc(sizeof *pd, GFP_KERNEL);
  1149. if (!pd) {
  1150. ret = ERR_PTR(-ENOMEM);
  1151. goto bail;
  1152. }
  1153. spin_lock(&dev->n_pds_lock);
  1154. if (dev->n_pds_allocated == ib_ipath_max_pds) {
  1155. spin_unlock(&dev->n_pds_lock);
  1156. kfree(pd);
  1157. ret = ERR_PTR(-ENOMEM);
  1158. goto bail;
  1159. }
  1160. dev->n_pds_allocated++;
  1161. spin_unlock(&dev->n_pds_lock);
  1162. /* ib_alloc_pd() will initialize pd->ibpd. */
  1163. pd->user = udata != NULL;
  1164. ret = &pd->ibpd;
  1165. bail:
  1166. return ret;
  1167. }
  1168. static int ipath_dealloc_pd(struct ib_pd *ibpd)
  1169. {
  1170. struct ipath_pd *pd = to_ipd(ibpd);
  1171. struct ipath_ibdev *dev = to_idev(ibpd->device);
  1172. spin_lock(&dev->n_pds_lock);
  1173. dev->n_pds_allocated--;
  1174. spin_unlock(&dev->n_pds_lock);
  1175. kfree(pd);
  1176. return 0;
  1177. }
  1178. /**
  1179. * ipath_create_ah - create an address handle
  1180. * @pd: the protection domain
  1181. * @ah_attr: the attributes of the AH
  1182. *
  1183. * This may be called from interrupt context.
  1184. */
  1185. static struct ib_ah *ipath_create_ah(struct ib_pd *pd,
  1186. struct ib_ah_attr *ah_attr)
  1187. {
  1188. struct ipath_ah *ah;
  1189. struct ib_ah *ret;
  1190. struct ipath_ibdev *dev = to_idev(pd->device);
  1191. unsigned long flags;
  1192. /* A multicast address requires a GRH (see ch. 8.4.1). */
  1193. if (ah_attr->dlid >= IPATH_MULTICAST_LID_BASE &&
  1194. ah_attr->dlid != IPATH_PERMISSIVE_LID &&
  1195. !(ah_attr->ah_flags & IB_AH_GRH)) {
  1196. ret = ERR_PTR(-EINVAL);
  1197. goto bail;
  1198. }
  1199. if (ah_attr->dlid == 0) {
  1200. ret = ERR_PTR(-EINVAL);
  1201. goto bail;
  1202. }
  1203. if (ah_attr->port_num < 1 ||
  1204. ah_attr->port_num > pd->device->phys_port_cnt) {
  1205. ret = ERR_PTR(-EINVAL);
  1206. goto bail;
  1207. }
  1208. ah = kmalloc(sizeof *ah, GFP_ATOMIC);
  1209. if (!ah) {
  1210. ret = ERR_PTR(-ENOMEM);
  1211. goto bail;
  1212. }
  1213. spin_lock_irqsave(&dev->n_ahs_lock, flags);
  1214. if (dev->n_ahs_allocated == ib_ipath_max_ahs) {
  1215. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1216. kfree(ah);
  1217. ret = ERR_PTR(-ENOMEM);
  1218. goto bail;
  1219. }
  1220. dev->n_ahs_allocated++;
  1221. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1222. /* ib_create_ah() will initialize ah->ibah. */
  1223. ah->attr = *ah_attr;
  1224. ret = &ah->ibah;
  1225. bail:
  1226. return ret;
  1227. }
  1228. /**
  1229. * ipath_destroy_ah - destroy an address handle
  1230. * @ibah: the AH to destroy
  1231. *
  1232. * This may be called from interrupt context.
  1233. */
  1234. static int ipath_destroy_ah(struct ib_ah *ibah)
  1235. {
  1236. struct ipath_ibdev *dev = to_idev(ibah->device);
  1237. struct ipath_ah *ah = to_iah(ibah);
  1238. unsigned long flags;
  1239. spin_lock_irqsave(&dev->n_ahs_lock, flags);
  1240. dev->n_ahs_allocated--;
  1241. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1242. kfree(ah);
  1243. return 0;
  1244. }
  1245. static int ipath_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr)
  1246. {
  1247. struct ipath_ah *ah = to_iah(ibah);
  1248. *ah_attr = ah->attr;
  1249. return 0;
  1250. }
  1251. /**
  1252. * ipath_get_npkeys - return the size of the PKEY table for port 0
  1253. * @dd: the infinipath device
  1254. */
  1255. unsigned ipath_get_npkeys(struct ipath_devdata *dd)
  1256. {
  1257. return ARRAY_SIZE(dd->ipath_pd[0]->port_pkeys);
  1258. }
  1259. /**
  1260. * ipath_get_pkey - return the indexed PKEY from the port 0 PKEY table
  1261. * @dd: the infinipath device
  1262. * @index: the PKEY index
  1263. */
  1264. unsigned ipath_get_pkey(struct ipath_devdata *dd, unsigned index)
  1265. {
  1266. unsigned ret;
  1267. if (index >= ARRAY_SIZE(dd->ipath_pd[0]->port_pkeys))
  1268. ret = 0;
  1269. else
  1270. ret = dd->ipath_pd[0]->port_pkeys[index];
  1271. return ret;
  1272. }
  1273. static int ipath_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1274. u16 *pkey)
  1275. {
  1276. struct ipath_ibdev *dev = to_idev(ibdev);
  1277. int ret;
  1278. if (index >= ipath_get_npkeys(dev->dd)) {
  1279. ret = -EINVAL;
  1280. goto bail;
  1281. }
  1282. *pkey = ipath_get_pkey(dev->dd, index);
  1283. ret = 0;
  1284. bail:
  1285. return ret;
  1286. }
  1287. /**
  1288. * ipath_alloc_ucontext - allocate a ucontest
  1289. * @ibdev: the infiniband device
  1290. * @udata: not used by the InfiniPath driver
  1291. */
  1292. static struct ib_ucontext *ipath_alloc_ucontext(struct ib_device *ibdev,
  1293. struct ib_udata *udata)
  1294. {
  1295. struct ipath_ucontext *context;
  1296. struct ib_ucontext *ret;
  1297. context = kmalloc(sizeof *context, GFP_KERNEL);
  1298. if (!context) {
  1299. ret = ERR_PTR(-ENOMEM);
  1300. goto bail;
  1301. }
  1302. ret = &context->ibucontext;
  1303. bail:
  1304. return ret;
  1305. }
  1306. static int ipath_dealloc_ucontext(struct ib_ucontext *context)
  1307. {
  1308. kfree(to_iucontext(context));
  1309. return 0;
  1310. }
  1311. static int ipath_verbs_register_sysfs(struct ib_device *dev);
  1312. static void __verbs_timer(unsigned long arg)
  1313. {
  1314. struct ipath_devdata *dd = (struct ipath_devdata *) arg;
  1315. /* Handle verbs layer timeouts. */
  1316. ipath_ib_timer(dd->verbs_dev);
  1317. mod_timer(&dd->verbs_timer, jiffies + 1);
  1318. }
  1319. static int enable_timer(struct ipath_devdata *dd)
  1320. {
  1321. /*
  1322. * Early chips had a design flaw where the chip and kernel idea
  1323. * of the tail register don't always agree, and therefore we won't
  1324. * get an interrupt on the next packet received.
  1325. * If the board supports per packet receive interrupts, use it.
  1326. * Otherwise, the timer function periodically checks for packets
  1327. * to cover this case.
  1328. * Either way, the timer is needed for verbs layer related
  1329. * processing.
  1330. */
  1331. if (dd->ipath_flags & IPATH_GPIO_INTR) {
  1332. ipath_write_kreg(dd, dd->ipath_kregs->kr_debugportselect,
  1333. 0x2074076542310ULL);
  1334. /* Enable GPIO bit 2 interrupt */
  1335. dd->ipath_gpio_mask |= (u64) (1 << IPATH_GPIO_PORT0_BIT);
  1336. ipath_write_kreg(dd, dd->ipath_kregs->kr_gpio_mask,
  1337. dd->ipath_gpio_mask);
  1338. }
  1339. init_timer(&dd->verbs_timer);
  1340. dd->verbs_timer.function = __verbs_timer;
  1341. dd->verbs_timer.data = (unsigned long)dd;
  1342. dd->verbs_timer.expires = jiffies + 1;
  1343. add_timer(&dd->verbs_timer);
  1344. return 0;
  1345. }
  1346. static int disable_timer(struct ipath_devdata *dd)
  1347. {
  1348. /* Disable GPIO bit 2 interrupt */
  1349. if (dd->ipath_flags & IPATH_GPIO_INTR) {
  1350. /* Disable GPIO bit 2 interrupt */
  1351. dd->ipath_gpio_mask &= ~((u64) (1 << IPATH_GPIO_PORT0_BIT));
  1352. ipath_write_kreg(dd, dd->ipath_kregs->kr_gpio_mask,
  1353. dd->ipath_gpio_mask);
  1354. /*
  1355. * We might want to undo changes to debugportselect,
  1356. * but how?
  1357. */
  1358. }
  1359. del_timer_sync(&dd->verbs_timer);
  1360. return 0;
  1361. }
  1362. /**
  1363. * ipath_register_ib_device - register our device with the infiniband core
  1364. * @dd: the device data structure
  1365. * Return the allocated ipath_ibdev pointer or NULL on error.
  1366. */
  1367. int ipath_register_ib_device(struct ipath_devdata *dd)
  1368. {
  1369. struct ipath_verbs_counters cntrs;
  1370. struct ipath_ibdev *idev;
  1371. struct ib_device *dev;
  1372. int ret;
  1373. idev = (struct ipath_ibdev *)ib_alloc_device(sizeof *idev);
  1374. if (idev == NULL) {
  1375. ret = -ENOMEM;
  1376. goto bail;
  1377. }
  1378. dev = &idev->ibdev;
  1379. /* Only need to initialize non-zero fields. */
  1380. spin_lock_init(&idev->n_pds_lock);
  1381. spin_lock_init(&idev->n_ahs_lock);
  1382. spin_lock_init(&idev->n_cqs_lock);
  1383. spin_lock_init(&idev->n_qps_lock);
  1384. spin_lock_init(&idev->n_srqs_lock);
  1385. spin_lock_init(&idev->n_mcast_grps_lock);
  1386. spin_lock_init(&idev->qp_table.lock);
  1387. spin_lock_init(&idev->lk_table.lock);
  1388. idev->sm_lid = __constant_be16_to_cpu(IB_LID_PERMISSIVE);
  1389. /* Set the prefix to the default value (see ch. 4.1.1) */
  1390. idev->gid_prefix = __constant_cpu_to_be64(0xfe80000000000000ULL);
  1391. ret = ipath_init_qp_table(idev, ib_ipath_qp_table_size);
  1392. if (ret)
  1393. goto err_qp;
  1394. /*
  1395. * The top ib_ipath_lkey_table_size bits are used to index the
  1396. * table. The lower 8 bits can be owned by the user (copied from
  1397. * the LKEY). The remaining bits act as a generation number or tag.
  1398. */
  1399. idev->lk_table.max = 1 << ib_ipath_lkey_table_size;
  1400. idev->lk_table.table = kzalloc(idev->lk_table.max *
  1401. sizeof(*idev->lk_table.table),
  1402. GFP_KERNEL);
  1403. if (idev->lk_table.table == NULL) {
  1404. ret = -ENOMEM;
  1405. goto err_lk;
  1406. }
  1407. INIT_LIST_HEAD(&idev->pending_mmaps);
  1408. spin_lock_init(&idev->pending_lock);
  1409. idev->mmap_offset = PAGE_SIZE;
  1410. spin_lock_init(&idev->mmap_offset_lock);
  1411. INIT_LIST_HEAD(&idev->pending[0]);
  1412. INIT_LIST_HEAD(&idev->pending[1]);
  1413. INIT_LIST_HEAD(&idev->pending[2]);
  1414. INIT_LIST_HEAD(&idev->piowait);
  1415. INIT_LIST_HEAD(&idev->rnrwait);
  1416. idev->pending_index = 0;
  1417. idev->port_cap_flags =
  1418. IB_PORT_SYS_IMAGE_GUID_SUP | IB_PORT_CLIENT_REG_SUP;
  1419. idev->pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
  1420. idev->pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
  1421. idev->pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
  1422. idev->pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
  1423. idev->pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
  1424. idev->link_width_enabled = 3; /* 1x or 4x */
  1425. /* Snapshot current HW counters to "clear" them. */
  1426. ipath_get_counters(dd, &cntrs);
  1427. idev->z_symbol_error_counter = cntrs.symbol_error_counter;
  1428. idev->z_link_error_recovery_counter =
  1429. cntrs.link_error_recovery_counter;
  1430. idev->z_link_downed_counter = cntrs.link_downed_counter;
  1431. idev->z_port_rcv_errors = cntrs.port_rcv_errors;
  1432. idev->z_port_rcv_remphys_errors =
  1433. cntrs.port_rcv_remphys_errors;
  1434. idev->z_port_xmit_discards = cntrs.port_xmit_discards;
  1435. idev->z_port_xmit_data = cntrs.port_xmit_data;
  1436. idev->z_port_rcv_data = cntrs.port_rcv_data;
  1437. idev->z_port_xmit_packets = cntrs.port_xmit_packets;
  1438. idev->z_port_rcv_packets = cntrs.port_rcv_packets;
  1439. idev->z_local_link_integrity_errors =
  1440. cntrs.local_link_integrity_errors;
  1441. idev->z_excessive_buffer_overrun_errors =
  1442. cntrs.excessive_buffer_overrun_errors;
  1443. /*
  1444. * The system image GUID is supposed to be the same for all
  1445. * IB HCAs in a single system but since there can be other
  1446. * device types in the system, we can't be sure this is unique.
  1447. */
  1448. if (!sys_image_guid)
  1449. sys_image_guid = dd->ipath_guid;
  1450. idev->sys_image_guid = sys_image_guid;
  1451. idev->ib_unit = dd->ipath_unit;
  1452. idev->dd = dd;
  1453. strlcpy(dev->name, "ipath%d", IB_DEVICE_NAME_MAX);
  1454. dev->owner = THIS_MODULE;
  1455. dev->node_guid = dd->ipath_guid;
  1456. dev->uverbs_abi_ver = IPATH_UVERBS_ABI_VERSION;
  1457. dev->uverbs_cmd_mask =
  1458. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  1459. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  1460. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  1461. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  1462. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  1463. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  1464. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  1465. (1ull << IB_USER_VERBS_CMD_QUERY_AH) |
  1466. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  1467. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  1468. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  1469. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  1470. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  1471. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  1472. (1ull << IB_USER_VERBS_CMD_POLL_CQ) |
  1473. (1ull << IB_USER_VERBS_CMD_REQ_NOTIFY_CQ) |
  1474. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  1475. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  1476. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  1477. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  1478. (1ull << IB_USER_VERBS_CMD_POST_SEND) |
  1479. (1ull << IB_USER_VERBS_CMD_POST_RECV) |
  1480. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  1481. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  1482. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  1483. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  1484. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  1485. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  1486. (1ull << IB_USER_VERBS_CMD_POST_SRQ_RECV);
  1487. dev->node_type = RDMA_NODE_IB_CA;
  1488. dev->phys_port_cnt = 1;
  1489. dev->num_comp_vectors = 1;
  1490. dev->dma_device = &dd->pcidev->dev;
  1491. dev->query_device = ipath_query_device;
  1492. dev->modify_device = ipath_modify_device;
  1493. dev->query_port = ipath_query_port;
  1494. dev->modify_port = ipath_modify_port;
  1495. dev->query_pkey = ipath_query_pkey;
  1496. dev->query_gid = ipath_query_gid;
  1497. dev->alloc_ucontext = ipath_alloc_ucontext;
  1498. dev->dealloc_ucontext = ipath_dealloc_ucontext;
  1499. dev->alloc_pd = ipath_alloc_pd;
  1500. dev->dealloc_pd = ipath_dealloc_pd;
  1501. dev->create_ah = ipath_create_ah;
  1502. dev->destroy_ah = ipath_destroy_ah;
  1503. dev->query_ah = ipath_query_ah;
  1504. dev->create_srq = ipath_create_srq;
  1505. dev->modify_srq = ipath_modify_srq;
  1506. dev->query_srq = ipath_query_srq;
  1507. dev->destroy_srq = ipath_destroy_srq;
  1508. dev->create_qp = ipath_create_qp;
  1509. dev->modify_qp = ipath_modify_qp;
  1510. dev->query_qp = ipath_query_qp;
  1511. dev->destroy_qp = ipath_destroy_qp;
  1512. dev->post_send = ipath_post_send;
  1513. dev->post_recv = ipath_post_receive;
  1514. dev->post_srq_recv = ipath_post_srq_receive;
  1515. dev->create_cq = ipath_create_cq;
  1516. dev->destroy_cq = ipath_destroy_cq;
  1517. dev->resize_cq = ipath_resize_cq;
  1518. dev->poll_cq = ipath_poll_cq;
  1519. dev->req_notify_cq = ipath_req_notify_cq;
  1520. dev->get_dma_mr = ipath_get_dma_mr;
  1521. dev->reg_phys_mr = ipath_reg_phys_mr;
  1522. dev->reg_user_mr = ipath_reg_user_mr;
  1523. dev->dereg_mr = ipath_dereg_mr;
  1524. dev->alloc_fmr = ipath_alloc_fmr;
  1525. dev->map_phys_fmr = ipath_map_phys_fmr;
  1526. dev->unmap_fmr = ipath_unmap_fmr;
  1527. dev->dealloc_fmr = ipath_dealloc_fmr;
  1528. dev->attach_mcast = ipath_multicast_attach;
  1529. dev->detach_mcast = ipath_multicast_detach;
  1530. dev->process_mad = ipath_process_mad;
  1531. dev->mmap = ipath_mmap;
  1532. dev->dma_ops = &ipath_dma_mapping_ops;
  1533. snprintf(dev->node_desc, sizeof(dev->node_desc),
  1534. IPATH_IDSTR " %s", init_utsname()->nodename);
  1535. ret = ib_register_device(dev);
  1536. if (ret)
  1537. goto err_reg;
  1538. if (ipath_verbs_register_sysfs(dev))
  1539. goto err_class;
  1540. enable_timer(dd);
  1541. goto bail;
  1542. err_class:
  1543. ib_unregister_device(dev);
  1544. err_reg:
  1545. kfree(idev->lk_table.table);
  1546. err_lk:
  1547. kfree(idev->qp_table.table);
  1548. err_qp:
  1549. ib_dealloc_device(dev);
  1550. ipath_dev_err(dd, "cannot register verbs: %d!\n", -ret);
  1551. idev = NULL;
  1552. bail:
  1553. dd->verbs_dev = idev;
  1554. return ret;
  1555. }
  1556. void ipath_unregister_ib_device(struct ipath_ibdev *dev)
  1557. {
  1558. struct ib_device *ibdev = &dev->ibdev;
  1559. disable_timer(dev->dd);
  1560. ib_unregister_device(ibdev);
  1561. if (!list_empty(&dev->pending[0]) ||
  1562. !list_empty(&dev->pending[1]) ||
  1563. !list_empty(&dev->pending[2]))
  1564. ipath_dev_err(dev->dd, "pending list not empty!\n");
  1565. if (!list_empty(&dev->piowait))
  1566. ipath_dev_err(dev->dd, "piowait list not empty!\n");
  1567. if (!list_empty(&dev->rnrwait))
  1568. ipath_dev_err(dev->dd, "rnrwait list not empty!\n");
  1569. if (!ipath_mcast_tree_empty())
  1570. ipath_dev_err(dev->dd, "multicast table memory leak!\n");
  1571. /*
  1572. * Note that ipath_unregister_ib_device() can be called before all
  1573. * the QPs are destroyed!
  1574. */
  1575. ipath_free_all_qps(&dev->qp_table);
  1576. kfree(dev->qp_table.table);
  1577. kfree(dev->lk_table.table);
  1578. ib_dealloc_device(ibdev);
  1579. }
  1580. static ssize_t show_rev(struct class_device *cdev, char *buf)
  1581. {
  1582. struct ipath_ibdev *dev =
  1583. container_of(cdev, struct ipath_ibdev, ibdev.class_dev);
  1584. return sprintf(buf, "%x\n", dev->dd->ipath_pcirev);
  1585. }
  1586. static ssize_t show_hca(struct class_device *cdev, char *buf)
  1587. {
  1588. struct ipath_ibdev *dev =
  1589. container_of(cdev, struct ipath_ibdev, ibdev.class_dev);
  1590. int ret;
  1591. ret = dev->dd->ipath_f_get_boardname(dev->dd, buf, 128);
  1592. if (ret < 0)
  1593. goto bail;
  1594. strcat(buf, "\n");
  1595. ret = strlen(buf);
  1596. bail:
  1597. return ret;
  1598. }
  1599. static ssize_t show_stats(struct class_device *cdev, char *buf)
  1600. {
  1601. struct ipath_ibdev *dev =
  1602. container_of(cdev, struct ipath_ibdev, ibdev.class_dev);
  1603. int i;
  1604. int len;
  1605. len = sprintf(buf,
  1606. "RC resends %d\n"
  1607. "RC no QACK %d\n"
  1608. "RC ACKs %d\n"
  1609. "RC SEQ NAKs %d\n"
  1610. "RC RDMA seq %d\n"
  1611. "RC RNR NAKs %d\n"
  1612. "RC OTH NAKs %d\n"
  1613. "RC timeouts %d\n"
  1614. "RC RDMA dup %d\n"
  1615. "RC stalls %d\n"
  1616. "piobuf wait %d\n"
  1617. "no piobuf %d\n"
  1618. "PKT drops %d\n"
  1619. "WQE errs %d\n",
  1620. dev->n_rc_resends, dev->n_rc_qacks, dev->n_rc_acks,
  1621. dev->n_seq_naks, dev->n_rdma_seq, dev->n_rnr_naks,
  1622. dev->n_other_naks, dev->n_timeouts,
  1623. dev->n_rdma_dup_busy, dev->n_rc_stalls, dev->n_piowait,
  1624. dev->n_no_piobuf, dev->n_pkt_drops, dev->n_wqe_errs);
  1625. for (i = 0; i < ARRAY_SIZE(dev->opstats); i++) {
  1626. const struct ipath_opcode_stats *si = &dev->opstats[i];
  1627. if (!si->n_packets && !si->n_bytes)
  1628. continue;
  1629. len += sprintf(buf + len, "%02x %llu/%llu\n", i,
  1630. (unsigned long long) si->n_packets,
  1631. (unsigned long long) si->n_bytes);
  1632. }
  1633. return len;
  1634. }
  1635. static CLASS_DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1636. static CLASS_DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1637. static CLASS_DEVICE_ATTR(board_id, S_IRUGO, show_hca, NULL);
  1638. static CLASS_DEVICE_ATTR(stats, S_IRUGO, show_stats, NULL);
  1639. static struct class_device_attribute *ipath_class_attributes[] = {
  1640. &class_device_attr_hw_rev,
  1641. &class_device_attr_hca_type,
  1642. &class_device_attr_board_id,
  1643. &class_device_attr_stats
  1644. };
  1645. static int ipath_verbs_register_sysfs(struct ib_device *dev)
  1646. {
  1647. int i;
  1648. int ret;
  1649. for (i = 0; i < ARRAY_SIZE(ipath_class_attributes); ++i)
  1650. if (class_device_create_file(&dev->class_dev,
  1651. ipath_class_attributes[i])) {
  1652. ret = 1;
  1653. goto bail;
  1654. }
  1655. ret = 0;
  1656. bail:
  1657. return ret;
  1658. }