ipath_iba6120.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431
  1. /*
  2. * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. /*
  34. * This file contains all of the code that is specific to the
  35. * InfiniPath PCIe chip.
  36. */
  37. #include <linux/interrupt.h>
  38. #include <linux/pci.h>
  39. #include <linux/delay.h>
  40. #include "ipath_kernel.h"
  41. #include "ipath_registers.h"
  42. static void ipath_setup_pe_setextled(struct ipath_devdata *, u64, u64);
  43. /*
  44. * This file contains all the chip-specific register information and
  45. * access functions for the QLogic InfiniPath PCI-Express chip.
  46. *
  47. * This lists the InfiniPath registers, in the actual chip layout.
  48. * This structure should never be directly accessed.
  49. */
  50. struct _infinipath_do_not_use_kernel_regs {
  51. unsigned long long Revision;
  52. unsigned long long Control;
  53. unsigned long long PageAlign;
  54. unsigned long long PortCnt;
  55. unsigned long long DebugPortSelect;
  56. unsigned long long Reserved0;
  57. unsigned long long SendRegBase;
  58. unsigned long long UserRegBase;
  59. unsigned long long CounterRegBase;
  60. unsigned long long Scratch;
  61. unsigned long long Reserved1;
  62. unsigned long long Reserved2;
  63. unsigned long long IntBlocked;
  64. unsigned long long IntMask;
  65. unsigned long long IntStatus;
  66. unsigned long long IntClear;
  67. unsigned long long ErrorMask;
  68. unsigned long long ErrorStatus;
  69. unsigned long long ErrorClear;
  70. unsigned long long HwErrMask;
  71. unsigned long long HwErrStatus;
  72. unsigned long long HwErrClear;
  73. unsigned long long HwDiagCtrl;
  74. unsigned long long MDIO;
  75. unsigned long long IBCStatus;
  76. unsigned long long IBCCtrl;
  77. unsigned long long ExtStatus;
  78. unsigned long long ExtCtrl;
  79. unsigned long long GPIOOut;
  80. unsigned long long GPIOMask;
  81. unsigned long long GPIOStatus;
  82. unsigned long long GPIOClear;
  83. unsigned long long RcvCtrl;
  84. unsigned long long RcvBTHQP;
  85. unsigned long long RcvHdrSize;
  86. unsigned long long RcvHdrCnt;
  87. unsigned long long RcvHdrEntSize;
  88. unsigned long long RcvTIDBase;
  89. unsigned long long RcvTIDCnt;
  90. unsigned long long RcvEgrBase;
  91. unsigned long long RcvEgrCnt;
  92. unsigned long long RcvBufBase;
  93. unsigned long long RcvBufSize;
  94. unsigned long long RxIntMemBase;
  95. unsigned long long RxIntMemSize;
  96. unsigned long long RcvPartitionKey;
  97. unsigned long long Reserved3;
  98. unsigned long long RcvPktLEDCnt;
  99. unsigned long long Reserved4[8];
  100. unsigned long long SendCtrl;
  101. unsigned long long SendPIOBufBase;
  102. unsigned long long SendPIOSize;
  103. unsigned long long SendPIOBufCnt;
  104. unsigned long long SendPIOAvailAddr;
  105. unsigned long long TxIntMemBase;
  106. unsigned long long TxIntMemSize;
  107. unsigned long long Reserved5;
  108. unsigned long long PCIeRBufTestReg0;
  109. unsigned long long PCIeRBufTestReg1;
  110. unsigned long long Reserved51[6];
  111. unsigned long long SendBufferError;
  112. unsigned long long SendBufferErrorCONT1;
  113. unsigned long long Reserved6SBE[6];
  114. unsigned long long RcvHdrAddr0;
  115. unsigned long long RcvHdrAddr1;
  116. unsigned long long RcvHdrAddr2;
  117. unsigned long long RcvHdrAddr3;
  118. unsigned long long RcvHdrAddr4;
  119. unsigned long long Reserved7RHA[11];
  120. unsigned long long RcvHdrTailAddr0;
  121. unsigned long long RcvHdrTailAddr1;
  122. unsigned long long RcvHdrTailAddr2;
  123. unsigned long long RcvHdrTailAddr3;
  124. unsigned long long RcvHdrTailAddr4;
  125. unsigned long long Reserved8RHTA[11];
  126. unsigned long long Reserved9SW[8];
  127. unsigned long long SerdesConfig0;
  128. unsigned long long SerdesConfig1;
  129. unsigned long long SerdesStatus;
  130. unsigned long long XGXSConfig;
  131. unsigned long long IBPLLCfg;
  132. unsigned long long Reserved10SW2[3];
  133. unsigned long long PCIEQ0SerdesConfig0;
  134. unsigned long long PCIEQ0SerdesConfig1;
  135. unsigned long long PCIEQ0SerdesStatus;
  136. unsigned long long Reserved11;
  137. unsigned long long PCIEQ1SerdesConfig0;
  138. unsigned long long PCIEQ1SerdesConfig1;
  139. unsigned long long PCIEQ1SerdesStatus;
  140. unsigned long long Reserved12;
  141. };
  142. #define IPATH_KREG_OFFSET(field) (offsetof(struct \
  143. _infinipath_do_not_use_kernel_regs, field) / sizeof(u64))
  144. #define IPATH_CREG_OFFSET(field) (offsetof( \
  145. struct infinipath_counters, field) / sizeof(u64))
  146. static const struct ipath_kregs ipath_pe_kregs = {
  147. .kr_control = IPATH_KREG_OFFSET(Control),
  148. .kr_counterregbase = IPATH_KREG_OFFSET(CounterRegBase),
  149. .kr_debugportselect = IPATH_KREG_OFFSET(DebugPortSelect),
  150. .kr_errorclear = IPATH_KREG_OFFSET(ErrorClear),
  151. .kr_errormask = IPATH_KREG_OFFSET(ErrorMask),
  152. .kr_errorstatus = IPATH_KREG_OFFSET(ErrorStatus),
  153. .kr_extctrl = IPATH_KREG_OFFSET(ExtCtrl),
  154. .kr_extstatus = IPATH_KREG_OFFSET(ExtStatus),
  155. .kr_gpio_clear = IPATH_KREG_OFFSET(GPIOClear),
  156. .kr_gpio_mask = IPATH_KREG_OFFSET(GPIOMask),
  157. .kr_gpio_out = IPATH_KREG_OFFSET(GPIOOut),
  158. .kr_gpio_status = IPATH_KREG_OFFSET(GPIOStatus),
  159. .kr_hwdiagctrl = IPATH_KREG_OFFSET(HwDiagCtrl),
  160. .kr_hwerrclear = IPATH_KREG_OFFSET(HwErrClear),
  161. .kr_hwerrmask = IPATH_KREG_OFFSET(HwErrMask),
  162. .kr_hwerrstatus = IPATH_KREG_OFFSET(HwErrStatus),
  163. .kr_ibcctrl = IPATH_KREG_OFFSET(IBCCtrl),
  164. .kr_ibcstatus = IPATH_KREG_OFFSET(IBCStatus),
  165. .kr_intblocked = IPATH_KREG_OFFSET(IntBlocked),
  166. .kr_intclear = IPATH_KREG_OFFSET(IntClear),
  167. .kr_intmask = IPATH_KREG_OFFSET(IntMask),
  168. .kr_intstatus = IPATH_KREG_OFFSET(IntStatus),
  169. .kr_mdio = IPATH_KREG_OFFSET(MDIO),
  170. .kr_pagealign = IPATH_KREG_OFFSET(PageAlign),
  171. .kr_partitionkey = IPATH_KREG_OFFSET(RcvPartitionKey),
  172. .kr_portcnt = IPATH_KREG_OFFSET(PortCnt),
  173. .kr_rcvbthqp = IPATH_KREG_OFFSET(RcvBTHQP),
  174. .kr_rcvbufbase = IPATH_KREG_OFFSET(RcvBufBase),
  175. .kr_rcvbufsize = IPATH_KREG_OFFSET(RcvBufSize),
  176. .kr_rcvctrl = IPATH_KREG_OFFSET(RcvCtrl),
  177. .kr_rcvegrbase = IPATH_KREG_OFFSET(RcvEgrBase),
  178. .kr_rcvegrcnt = IPATH_KREG_OFFSET(RcvEgrCnt),
  179. .kr_rcvhdrcnt = IPATH_KREG_OFFSET(RcvHdrCnt),
  180. .kr_rcvhdrentsize = IPATH_KREG_OFFSET(RcvHdrEntSize),
  181. .kr_rcvhdrsize = IPATH_KREG_OFFSET(RcvHdrSize),
  182. .kr_rcvintmembase = IPATH_KREG_OFFSET(RxIntMemBase),
  183. .kr_rcvintmemsize = IPATH_KREG_OFFSET(RxIntMemSize),
  184. .kr_rcvtidbase = IPATH_KREG_OFFSET(RcvTIDBase),
  185. .kr_rcvtidcnt = IPATH_KREG_OFFSET(RcvTIDCnt),
  186. .kr_revision = IPATH_KREG_OFFSET(Revision),
  187. .kr_scratch = IPATH_KREG_OFFSET(Scratch),
  188. .kr_sendbuffererror = IPATH_KREG_OFFSET(SendBufferError),
  189. .kr_sendctrl = IPATH_KREG_OFFSET(SendCtrl),
  190. .kr_sendpioavailaddr = IPATH_KREG_OFFSET(SendPIOAvailAddr),
  191. .kr_sendpiobufbase = IPATH_KREG_OFFSET(SendPIOBufBase),
  192. .kr_sendpiobufcnt = IPATH_KREG_OFFSET(SendPIOBufCnt),
  193. .kr_sendpiosize = IPATH_KREG_OFFSET(SendPIOSize),
  194. .kr_sendregbase = IPATH_KREG_OFFSET(SendRegBase),
  195. .kr_txintmembase = IPATH_KREG_OFFSET(TxIntMemBase),
  196. .kr_txintmemsize = IPATH_KREG_OFFSET(TxIntMemSize),
  197. .kr_userregbase = IPATH_KREG_OFFSET(UserRegBase),
  198. .kr_serdesconfig0 = IPATH_KREG_OFFSET(SerdesConfig0),
  199. .kr_serdesconfig1 = IPATH_KREG_OFFSET(SerdesConfig1),
  200. .kr_serdesstatus = IPATH_KREG_OFFSET(SerdesStatus),
  201. .kr_xgxsconfig = IPATH_KREG_OFFSET(XGXSConfig),
  202. .kr_ibpllcfg = IPATH_KREG_OFFSET(IBPLLCfg),
  203. /*
  204. * These should not be used directly via ipath_write_kreg64(),
  205. * use them with ipath_write_kreg64_port(),
  206. */
  207. .kr_rcvhdraddr = IPATH_KREG_OFFSET(RcvHdrAddr0),
  208. .kr_rcvhdrtailaddr = IPATH_KREG_OFFSET(RcvHdrTailAddr0),
  209. /* The rcvpktled register controls one of the debug port signals, so
  210. * a packet activity LED can be connected to it. */
  211. .kr_rcvpktledcnt = IPATH_KREG_OFFSET(RcvPktLEDCnt),
  212. .kr_pcierbuftestreg0 = IPATH_KREG_OFFSET(PCIeRBufTestReg0),
  213. .kr_pcierbuftestreg1 = IPATH_KREG_OFFSET(PCIeRBufTestReg1),
  214. .kr_pcieq0serdesconfig0 = IPATH_KREG_OFFSET(PCIEQ0SerdesConfig0),
  215. .kr_pcieq0serdesconfig1 = IPATH_KREG_OFFSET(PCIEQ0SerdesConfig1),
  216. .kr_pcieq0serdesstatus = IPATH_KREG_OFFSET(PCIEQ0SerdesStatus),
  217. .kr_pcieq1serdesconfig0 = IPATH_KREG_OFFSET(PCIEQ1SerdesConfig0),
  218. .kr_pcieq1serdesconfig1 = IPATH_KREG_OFFSET(PCIEQ1SerdesConfig1),
  219. .kr_pcieq1serdesstatus = IPATH_KREG_OFFSET(PCIEQ1SerdesStatus)
  220. };
  221. static const struct ipath_cregs ipath_pe_cregs = {
  222. .cr_badformatcnt = IPATH_CREG_OFFSET(RxBadFormatCnt),
  223. .cr_erricrccnt = IPATH_CREG_OFFSET(RxICRCErrCnt),
  224. .cr_errlinkcnt = IPATH_CREG_OFFSET(RxLinkProblemCnt),
  225. .cr_errlpcrccnt = IPATH_CREG_OFFSET(RxLPCRCErrCnt),
  226. .cr_errpkey = IPATH_CREG_OFFSET(RxPKeyMismatchCnt),
  227. .cr_errrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowCtrlErrCnt),
  228. .cr_err_rlencnt = IPATH_CREG_OFFSET(RxLenErrCnt),
  229. .cr_errslencnt = IPATH_CREG_OFFSET(TxLenErrCnt),
  230. .cr_errtidfull = IPATH_CREG_OFFSET(RxTIDFullErrCnt),
  231. .cr_errtidvalid = IPATH_CREG_OFFSET(RxTIDValidErrCnt),
  232. .cr_errvcrccnt = IPATH_CREG_OFFSET(RxVCRCErrCnt),
  233. .cr_ibstatuschange = IPATH_CREG_OFFSET(IBStatusChangeCnt),
  234. .cr_intcnt = IPATH_CREG_OFFSET(LBIntCnt),
  235. .cr_invalidrlencnt = IPATH_CREG_OFFSET(RxMaxMinLenErrCnt),
  236. .cr_invalidslencnt = IPATH_CREG_OFFSET(TxMaxMinLenErrCnt),
  237. .cr_lbflowstallcnt = IPATH_CREG_OFFSET(LBFlowStallCnt),
  238. .cr_pktrcvcnt = IPATH_CREG_OFFSET(RxDataPktCnt),
  239. .cr_pktrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowPktCnt),
  240. .cr_pktsendcnt = IPATH_CREG_OFFSET(TxDataPktCnt),
  241. .cr_pktsendflowcnt = IPATH_CREG_OFFSET(TxFlowPktCnt),
  242. .cr_portovflcnt = IPATH_CREG_OFFSET(RxP0HdrEgrOvflCnt),
  243. .cr_rcvebpcnt = IPATH_CREG_OFFSET(RxEBPCnt),
  244. .cr_rcvovflcnt = IPATH_CREG_OFFSET(RxBufOvflCnt),
  245. .cr_senddropped = IPATH_CREG_OFFSET(TxDroppedPktCnt),
  246. .cr_sendstallcnt = IPATH_CREG_OFFSET(TxFlowStallCnt),
  247. .cr_sendunderruncnt = IPATH_CREG_OFFSET(TxUnderrunCnt),
  248. .cr_wordrcvcnt = IPATH_CREG_OFFSET(RxDwordCnt),
  249. .cr_wordsendcnt = IPATH_CREG_OFFSET(TxDwordCnt),
  250. .cr_unsupvlcnt = IPATH_CREG_OFFSET(TxUnsupVLErrCnt),
  251. .cr_rxdroppktcnt = IPATH_CREG_OFFSET(RxDroppedPktCnt),
  252. .cr_iblinkerrrecovcnt = IPATH_CREG_OFFSET(IBLinkErrRecoveryCnt),
  253. .cr_iblinkdowncnt = IPATH_CREG_OFFSET(IBLinkDownedCnt),
  254. .cr_ibsymbolerrcnt = IPATH_CREG_OFFSET(IBSymbolErrCnt)
  255. };
  256. /* kr_intstatus, kr_intclear, kr_intmask bits */
  257. #define INFINIPATH_I_RCVURG_MASK ((1U<<5)-1)
  258. #define INFINIPATH_I_RCVAVAIL_MASK ((1U<<5)-1)
  259. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  260. #define INFINIPATH_HWE_PCIEMEMPARITYERR_MASK 0x000000000000003fULL
  261. #define INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT 0
  262. #define INFINIPATH_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
  263. #define INFINIPATH_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
  264. #define INFINIPATH_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
  265. #define INFINIPATH_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
  266. #define INFINIPATH_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
  267. #define INFINIPATH_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  268. #define INFINIPATH_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  269. #define INFINIPATH_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
  270. #define INFINIPATH_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
  271. #define INFINIPATH_HWE_SERDESPLLFAILED 0x1000000000000000ULL
  272. /* kr_extstatus bits */
  273. #define INFINIPATH_EXTS_FREQSEL 0x2
  274. #define INFINIPATH_EXTS_SERDESSEL 0x4
  275. #define INFINIPATH_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  276. #define INFINIPATH_EXTS_MEMBIST_FOUND 0x0000000000008000
  277. #define _IPATH_GPIO_SDA_NUM 1
  278. #define _IPATH_GPIO_SCL_NUM 0
  279. #define IPATH_GPIO_SDA (1ULL << \
  280. (_IPATH_GPIO_SDA_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  281. #define IPATH_GPIO_SCL (1ULL << \
  282. (_IPATH_GPIO_SCL_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  283. /* 6120 specific hardware errors... */
  284. static const struct ipath_hwerror_msgs ipath_6120_hwerror_msgs[] = {
  285. INFINIPATH_HWE_MSG(PCIEPOISONEDTLP, "PCIe Poisoned TLP"),
  286. INFINIPATH_HWE_MSG(PCIECPLTIMEOUT, "PCIe completion timeout"),
  287. /*
  288. * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
  289. * parity or memory parity error failures, because most likely we
  290. * won't be able to talk to the core of the chip. Nonetheless, we
  291. * might see them, if they are in parts of the PCIe core that aren't
  292. * essential.
  293. */
  294. INFINIPATH_HWE_MSG(PCIE1PLLFAILED, "PCIePLL1"),
  295. INFINIPATH_HWE_MSG(PCIE0PLLFAILED, "PCIePLL0"),
  296. INFINIPATH_HWE_MSG(PCIEBUSPARITYXTLH, "PCIe XTLH core parity"),
  297. INFINIPATH_HWE_MSG(PCIEBUSPARITYXADM, "PCIe ADM TX core parity"),
  298. INFINIPATH_HWE_MSG(PCIEBUSPARITYRADM, "PCIe ADM RX core parity"),
  299. INFINIPATH_HWE_MSG(RXDSYNCMEMPARITYERR, "Rx Dsync"),
  300. INFINIPATH_HWE_MSG(SERDESPLLFAILED, "SerDes PLL"),
  301. };
  302. #define TXE_PIO_PARITY ((INFINIPATH_HWE_TXEMEMPARITYERR_PIOBUF | \
  303. INFINIPATH_HWE_TXEMEMPARITYERR_PIOPBC) \
  304. << INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT)
  305. static int ipath_pe_txe_recover(struct ipath_devdata *);
  306. static void ipath_pe_put_tid_2(struct ipath_devdata *, u64 __iomem *,
  307. u32, unsigned long);
  308. /**
  309. * ipath_pe_handle_hwerrors - display hardware errors.
  310. * @dd: the infinipath device
  311. * @msg: the output buffer
  312. * @msgl: the size of the output buffer
  313. *
  314. * Use same msg buffer as regular errors to avoid excessive stack
  315. * use. Most hardware errors are catastrophic, but for right now,
  316. * we'll print them and continue. We reuse the same message buffer as
  317. * ipath_handle_errors() to avoid excessive stack usage.
  318. */
  319. static void ipath_pe_handle_hwerrors(struct ipath_devdata *dd, char *msg,
  320. size_t msgl)
  321. {
  322. ipath_err_t hwerrs;
  323. u32 bits, ctrl;
  324. int isfatal = 0;
  325. char bitsmsg[64];
  326. int log_idx;
  327. hwerrs = ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus);
  328. if (!hwerrs) {
  329. /*
  330. * better than printing cofusing messages
  331. * This seems to be related to clearing the crc error, or
  332. * the pll error during init.
  333. */
  334. ipath_cdbg(VERBOSE, "Called but no hardware errors set\n");
  335. return;
  336. } else if (hwerrs == ~0ULL) {
  337. ipath_dev_err(dd, "Read of hardware error status failed "
  338. "(all bits set); ignoring\n");
  339. return;
  340. }
  341. ipath_stats.sps_hwerrs++;
  342. /* Always clear the error status register, except MEMBISTFAIL,
  343. * regardless of whether we continue or stop using the chip.
  344. * We want that set so we know it failed, even across driver reload.
  345. * We'll still ignore it in the hwerrmask. We do this partly for
  346. * diagnostics, but also for support */
  347. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  348. hwerrs&~INFINIPATH_HWE_MEMBISTFAILED);
  349. hwerrs &= dd->ipath_hwerrmask;
  350. /* We log some errors to EEPROM, check if we have any of those. */
  351. for (log_idx = 0; log_idx < IPATH_EEP_LOG_CNT; ++log_idx)
  352. if (hwerrs & dd->ipath_eep_st_masks[log_idx].hwerrs_to_log)
  353. ipath_inc_eeprom_err(dd, log_idx, 1);
  354. /*
  355. * make sure we get this much out, unless told to be quiet,
  356. * or it's occurred within the last 5 seconds
  357. */
  358. if ((hwerrs & ~(dd->ipath_lasthwerror |
  359. ((INFINIPATH_HWE_TXEMEMPARITYERR_PIOBUF |
  360. INFINIPATH_HWE_TXEMEMPARITYERR_PIOPBC)
  361. << INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT))) ||
  362. (ipath_debug & __IPATH_VERBDBG))
  363. dev_info(&dd->pcidev->dev, "Hardware error: hwerr=0x%llx "
  364. "(cleared)\n", (unsigned long long) hwerrs);
  365. dd->ipath_lasthwerror |= hwerrs;
  366. if (hwerrs & ~dd->ipath_hwe_bitsextant)
  367. ipath_dev_err(dd, "hwerror interrupt with unknown errors "
  368. "%llx set\n", (unsigned long long)
  369. (hwerrs & ~dd->ipath_hwe_bitsextant));
  370. ctrl = ipath_read_kreg32(dd, dd->ipath_kregs->kr_control);
  371. if (ctrl & INFINIPATH_C_FREEZEMODE) {
  372. /*
  373. * parity errors in send memory are recoverable,
  374. * just cancel the send (if indicated in * sendbuffererror),
  375. * count the occurrence, unfreeze (if no other handled
  376. * hardware error bits are set), and continue. They can
  377. * occur if a processor speculative read is done to the PIO
  378. * buffer while we are sending a packet, for example.
  379. */
  380. if ((hwerrs & TXE_PIO_PARITY) && ipath_pe_txe_recover(dd))
  381. hwerrs &= ~TXE_PIO_PARITY;
  382. if (hwerrs) {
  383. /*
  384. * if any set that we aren't ignoring only make the
  385. * complaint once, in case it's stuck or recurring,
  386. * and we get here multiple times
  387. * Force link down, so switch knows, and
  388. * LEDs are turned off
  389. */
  390. if (dd->ipath_flags & IPATH_INITTED) {
  391. ipath_set_linkstate(dd, IPATH_IB_LINKDOWN);
  392. ipath_setup_pe_setextled(dd,
  393. INFINIPATH_IBCS_L_STATE_DOWN,
  394. INFINIPATH_IBCS_LT_STATE_DISABLED);
  395. ipath_dev_err(dd, "Fatal Hardware Error (freeze "
  396. "mode), no longer usable, SN %.16s\n",
  397. dd->ipath_serial);
  398. isfatal = 1;
  399. }
  400. /*
  401. * Mark as having had an error for driver, and also
  402. * for /sys and status word mapped to user programs.
  403. * This marks unit as not usable, until reset
  404. */
  405. *dd->ipath_statusp &= ~IPATH_STATUS_IB_READY;
  406. *dd->ipath_statusp |= IPATH_STATUS_HWERROR;
  407. dd->ipath_flags &= ~IPATH_INITTED;
  408. } else {
  409. static u32 freeze_cnt;
  410. freeze_cnt++;
  411. ipath_dbg("Clearing freezemode on ignored or recovered "
  412. "hardware error (%u)\n", freeze_cnt);
  413. ipath_clear_freeze(dd);
  414. }
  415. }
  416. *msg = '\0';
  417. if (hwerrs & INFINIPATH_HWE_MEMBISTFAILED) {
  418. strlcat(msg, "[Memory BIST test failed, InfiniPath hardware unusable]",
  419. msgl);
  420. /* ignore from now on, so disable until driver reloaded */
  421. *dd->ipath_statusp |= IPATH_STATUS_HWERROR;
  422. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_MEMBISTFAILED;
  423. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  424. dd->ipath_hwerrmask);
  425. }
  426. ipath_format_hwerrors(hwerrs,
  427. ipath_6120_hwerror_msgs,
  428. sizeof(ipath_6120_hwerror_msgs)/
  429. sizeof(ipath_6120_hwerror_msgs[0]),
  430. msg, msgl);
  431. if (hwerrs & (INFINIPATH_HWE_PCIEMEMPARITYERR_MASK
  432. << INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT)) {
  433. bits = (u32) ((hwerrs >>
  434. INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT) &
  435. INFINIPATH_HWE_PCIEMEMPARITYERR_MASK);
  436. snprintf(bitsmsg, sizeof bitsmsg,
  437. "[PCIe Mem Parity Errs %x] ", bits);
  438. strlcat(msg, bitsmsg, msgl);
  439. }
  440. #define _IPATH_PLL_FAIL (INFINIPATH_HWE_COREPLL_FBSLIP | \
  441. INFINIPATH_HWE_COREPLL_RFSLIP )
  442. if (hwerrs & _IPATH_PLL_FAIL) {
  443. snprintf(bitsmsg, sizeof bitsmsg,
  444. "[PLL failed (%llx), InfiniPath hardware unusable]",
  445. (unsigned long long) hwerrs & _IPATH_PLL_FAIL);
  446. strlcat(msg, bitsmsg, msgl);
  447. /* ignore from now on, so disable until driver reloaded */
  448. dd->ipath_hwerrmask &= ~(hwerrs & _IPATH_PLL_FAIL);
  449. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  450. dd->ipath_hwerrmask);
  451. }
  452. if (hwerrs & INFINIPATH_HWE_SERDESPLLFAILED) {
  453. /*
  454. * If it occurs, it is left masked since the eternal
  455. * interface is unused
  456. */
  457. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  458. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  459. dd->ipath_hwerrmask);
  460. }
  461. if (*msg)
  462. ipath_dev_err(dd, "%s hardware error\n", msg);
  463. if (isfatal && !ipath_diag_inuse && dd->ipath_freezemsg) {
  464. /*
  465. * for /sys status file ; if no trailing } is copied, we'll
  466. * know it was truncated.
  467. */
  468. snprintf(dd->ipath_freezemsg, dd->ipath_freezelen,
  469. "{%s}", msg);
  470. }
  471. }
  472. /**
  473. * ipath_pe_boardname - fill in the board name
  474. * @dd: the infinipath device
  475. * @name: the output buffer
  476. * @namelen: the size of the output buffer
  477. *
  478. * info is based on the board revision register
  479. */
  480. static int ipath_pe_boardname(struct ipath_devdata *dd, char *name,
  481. size_t namelen)
  482. {
  483. char *n = NULL;
  484. u8 boardrev = dd->ipath_boardrev;
  485. int ret;
  486. switch (boardrev) {
  487. case 0:
  488. n = "InfiniPath_Emulation";
  489. break;
  490. case 1:
  491. n = "InfiniPath_QLE7140-Bringup";
  492. break;
  493. case 2:
  494. n = "InfiniPath_QLE7140";
  495. break;
  496. case 3:
  497. n = "InfiniPath_QMI7140";
  498. break;
  499. case 4:
  500. n = "InfiniPath_QEM7140";
  501. break;
  502. case 5:
  503. n = "InfiniPath_QMH7140";
  504. break;
  505. case 6:
  506. n = "InfiniPath_QLE7142";
  507. break;
  508. default:
  509. ipath_dev_err(dd,
  510. "Don't yet know about board with ID %u\n",
  511. boardrev);
  512. snprintf(name, namelen, "Unknown_InfiniPath_PCIe_%u",
  513. boardrev);
  514. break;
  515. }
  516. if (n)
  517. snprintf(name, namelen, "%s", n);
  518. if (dd->ipath_majrev != 4 || !dd->ipath_minrev || dd->ipath_minrev>2) {
  519. ipath_dev_err(dd, "Unsupported InfiniPath hardware revision %u.%u!\n",
  520. dd->ipath_majrev, dd->ipath_minrev);
  521. ret = 1;
  522. } else {
  523. ret = 0;
  524. if (dd->ipath_minrev >= 2)
  525. dd->ipath_f_put_tid = ipath_pe_put_tid_2;
  526. }
  527. return ret;
  528. }
  529. /**
  530. * ipath_pe_init_hwerrors - enable hardware errors
  531. * @dd: the infinipath device
  532. *
  533. * now that we have finished initializing everything that might reasonably
  534. * cause a hardware error, and cleared those errors bits as they occur,
  535. * we can enable hardware errors in the mask (potentially enabling
  536. * freeze mode), and enable hardware errors as errors (along with
  537. * everything else) in errormask
  538. */
  539. static void ipath_pe_init_hwerrors(struct ipath_devdata *dd)
  540. {
  541. ipath_err_t val;
  542. u64 extsval;
  543. extsval = ipath_read_kreg64(dd, dd->ipath_kregs->kr_extstatus);
  544. if (!(extsval & INFINIPATH_EXTS_MEMBIST_ENDTEST))
  545. ipath_dev_err(dd, "MemBIST did not complete!\n");
  546. if (extsval & INFINIPATH_EXTS_MEMBIST_FOUND)
  547. ipath_dbg("MemBIST corrected\n");
  548. val = ~0ULL; /* barring bugs, all hwerrors become interrupts, */
  549. if (!dd->ipath_boardrev) // no PLL for Emulator
  550. val &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  551. if (dd->ipath_minrev < 2) {
  552. /* workaround bug 9460 in internal interface bus parity
  553. * checking. Fixed (HW bug 9490) in Rev2.
  554. */
  555. val &= ~INFINIPATH_HWE_PCIEBUSPARITYRADM;
  556. }
  557. dd->ipath_hwerrmask = val;
  558. }
  559. /**
  560. * ipath_pe_bringup_serdes - bring up the serdes
  561. * @dd: the infinipath device
  562. */
  563. static int ipath_pe_bringup_serdes(struct ipath_devdata *dd)
  564. {
  565. u64 val, config1, prev_val;
  566. int ret = 0;
  567. ipath_dbg("Trying to bringup serdes\n");
  568. if (ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus) &
  569. INFINIPATH_HWE_SERDESPLLFAILED) {
  570. ipath_dbg("At start, serdes PLL failed bit set "
  571. "in hwerrstatus, clearing and continuing\n");
  572. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  573. INFINIPATH_HWE_SERDESPLLFAILED);
  574. }
  575. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  576. config1 = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig1);
  577. ipath_cdbg(VERBOSE, "SerDes status config0=%llx config1=%llx, "
  578. "xgxsconfig %llx\n", (unsigned long long) val,
  579. (unsigned long long) config1, (unsigned long long)
  580. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  581. /*
  582. * Force reset on, also set rxdetect enable. Must do before reading
  583. * serdesstatus at least for simulation, or some of the bits in
  584. * serdes status will come back as undefined and cause simulation
  585. * failures
  586. */
  587. val |= INFINIPATH_SERDC0_RESET_PLL | INFINIPATH_SERDC0_RXDETECT_EN
  588. | INFINIPATH_SERDC0_L1PWR_DN;
  589. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  590. /* be sure chip saw it */
  591. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  592. udelay(5); /* need pll reset set at least for a bit */
  593. /*
  594. * after PLL is reset, set the per-lane Resets and TxIdle and
  595. * clear the PLL reset and rxdetect (to get falling edge).
  596. * Leave L1PWR bits set (permanently)
  597. */
  598. val &= ~(INFINIPATH_SERDC0_RXDETECT_EN | INFINIPATH_SERDC0_RESET_PLL
  599. | INFINIPATH_SERDC0_L1PWR_DN);
  600. val |= INFINIPATH_SERDC0_RESET_MASK | INFINIPATH_SERDC0_TXIDLE;
  601. ipath_cdbg(VERBOSE, "Clearing pll reset and setting lane resets "
  602. "and txidle (%llx)\n", (unsigned long long) val);
  603. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  604. /* be sure chip saw it */
  605. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  606. /* need PLL reset clear for at least 11 usec before lane
  607. * resets cleared; give it a few more to be sure */
  608. udelay(15);
  609. val &= ~(INFINIPATH_SERDC0_RESET_MASK | INFINIPATH_SERDC0_TXIDLE);
  610. ipath_cdbg(VERBOSE, "Clearing lane resets and txidle "
  611. "(writing %llx)\n", (unsigned long long) val);
  612. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  613. /* be sure chip saw it */
  614. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  615. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  616. prev_val = val;
  617. if (((val >> INFINIPATH_XGXS_MDIOADDR_SHIFT) &
  618. INFINIPATH_XGXS_MDIOADDR_MASK) != 3) {
  619. val &=
  620. ~(INFINIPATH_XGXS_MDIOADDR_MASK <<
  621. INFINIPATH_XGXS_MDIOADDR_SHIFT);
  622. /* MDIO address 3 */
  623. val |= 3ULL << INFINIPATH_XGXS_MDIOADDR_SHIFT;
  624. }
  625. if (val & INFINIPATH_XGXS_RESET) {
  626. val &= ~INFINIPATH_XGXS_RESET;
  627. }
  628. if (((val >> INFINIPATH_XGXS_RX_POL_SHIFT) &
  629. INFINIPATH_XGXS_RX_POL_MASK) != dd->ipath_rx_pol_inv ) {
  630. /* need to compensate for Tx inversion in partner */
  631. val &= ~(INFINIPATH_XGXS_RX_POL_MASK <<
  632. INFINIPATH_XGXS_RX_POL_SHIFT);
  633. val |= dd->ipath_rx_pol_inv <<
  634. INFINIPATH_XGXS_RX_POL_SHIFT;
  635. }
  636. if (val != prev_val)
  637. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  638. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  639. /* clear current and de-emphasis bits */
  640. config1 &= ~0x0ffffffff00ULL;
  641. /* set current to 20ma */
  642. config1 |= 0x00000000000ULL;
  643. /* set de-emphasis to -5.68dB */
  644. config1 |= 0x0cccc000000ULL;
  645. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig1, config1);
  646. ipath_cdbg(VERBOSE, "done: SerDes status config0=%llx "
  647. "config1=%llx, sstatus=%llx xgxs=%llx\n",
  648. (unsigned long long) val, (unsigned long long) config1,
  649. (unsigned long long)
  650. ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesstatus),
  651. (unsigned long long)
  652. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  653. if (!ipath_waitfor_mdio_cmdready(dd)) {
  654. ipath_write_kreg(
  655. dd, dd->ipath_kregs->kr_mdio,
  656. ipath_mdio_req(IPATH_MDIO_CMD_READ, 31,
  657. IPATH_MDIO_CTRL_XGXS_REG_8, 0));
  658. if (ipath_waitfor_complete(dd, dd->ipath_kregs->kr_mdio,
  659. IPATH_MDIO_DATAVALID, &val))
  660. ipath_dbg("Never got MDIO data for XGXS "
  661. "status read\n");
  662. else
  663. ipath_cdbg(VERBOSE, "MDIO Read reg8, "
  664. "'bank' 31 %x\n", (u32) val);
  665. } else
  666. ipath_dbg("Never got MDIO cmdready for XGXS status read\n");
  667. return ret;
  668. }
  669. /**
  670. * ipath_pe_quiet_serdes - set serdes to txidle
  671. * @dd: the infinipath device
  672. * Called when driver is being unloaded
  673. */
  674. static void ipath_pe_quiet_serdes(struct ipath_devdata *dd)
  675. {
  676. u64 val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  677. val |= INFINIPATH_SERDC0_TXIDLE;
  678. ipath_dbg("Setting TxIdleEn on serdes (config0 = %llx)\n",
  679. (unsigned long long) val);
  680. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  681. }
  682. static int ipath_pe_intconfig(struct ipath_devdata *dd)
  683. {
  684. u32 chiprev;
  685. /*
  686. * If the chip supports added error indication via GPIO pins,
  687. * enable interrupts on those bits so the interrupt routine
  688. * can count the events. Also set flag so interrupt routine
  689. * can know they are expected.
  690. */
  691. chiprev = dd->ipath_revision >> INFINIPATH_R_CHIPREVMINOR_SHIFT;
  692. if ((chiprev & INFINIPATH_R_CHIPREVMINOR_MASK) > 1) {
  693. /* Rev2+ reports extra errors via internal GPIO pins */
  694. dd->ipath_flags |= IPATH_GPIO_ERRINTRS;
  695. dd->ipath_gpio_mask |= IPATH_GPIO_ERRINTR_MASK;
  696. ipath_write_kreg(dd, dd->ipath_kregs->kr_gpio_mask,
  697. dd->ipath_gpio_mask);
  698. }
  699. return 0;
  700. }
  701. /**
  702. * ipath_setup_pe_setextled - set the state of the two external LEDs
  703. * @dd: the infinipath device
  704. * @lst: the L state
  705. * @ltst: the LT state
  706. * These LEDs indicate the physical and logical state of IB link.
  707. * For this chip (at least with recommended board pinouts), LED1
  708. * is Yellow (logical state) and LED2 is Green (physical state),
  709. *
  710. * Note: We try to match the Mellanox HCA LED behavior as best
  711. * we can. Green indicates physical link state is OK (something is
  712. * plugged in, and we can train).
  713. * Amber indicates the link is logically up (ACTIVE).
  714. * Mellanox further blinks the amber LED to indicate data packet
  715. * activity, but we have no hardware support for that, so it would
  716. * require waking up every 10-20 msecs and checking the counters
  717. * on the chip, and then turning the LED off if appropriate. That's
  718. * visible overhead, so not something we will do.
  719. *
  720. */
  721. static void ipath_setup_pe_setextled(struct ipath_devdata *dd, u64 lst,
  722. u64 ltst)
  723. {
  724. u64 extctl;
  725. unsigned long flags = 0;
  726. /* the diags use the LED to indicate diag info, so we leave
  727. * the external LED alone when the diags are running */
  728. if (ipath_diag_inuse)
  729. return;
  730. /* Allow override of LED display for, e.g. Locating system in rack */
  731. if (dd->ipath_led_override) {
  732. ltst = (dd->ipath_led_override & IPATH_LED_PHYS)
  733. ? INFINIPATH_IBCS_LT_STATE_LINKUP
  734. : INFINIPATH_IBCS_LT_STATE_DISABLED;
  735. lst = (dd->ipath_led_override & IPATH_LED_LOG)
  736. ? INFINIPATH_IBCS_L_STATE_ACTIVE
  737. : INFINIPATH_IBCS_L_STATE_DOWN;
  738. }
  739. spin_lock_irqsave(&dd->ipath_gpio_lock, flags);
  740. extctl = dd->ipath_extctrl & ~(INFINIPATH_EXTC_LED1PRIPORT_ON |
  741. INFINIPATH_EXTC_LED2PRIPORT_ON);
  742. if (ltst & INFINIPATH_IBCS_LT_STATE_LINKUP)
  743. extctl |= INFINIPATH_EXTC_LED2PRIPORT_ON;
  744. if (lst == INFINIPATH_IBCS_L_STATE_ACTIVE)
  745. extctl |= INFINIPATH_EXTC_LED1PRIPORT_ON;
  746. dd->ipath_extctrl = extctl;
  747. ipath_write_kreg(dd, dd->ipath_kregs->kr_extctrl, extctl);
  748. spin_unlock_irqrestore(&dd->ipath_gpio_lock, flags);
  749. }
  750. /**
  751. * ipath_setup_pe_cleanup - clean up any per-chip chip-specific stuff
  752. * @dd: the infinipath device
  753. *
  754. * This is called during driver unload.
  755. * We do the pci_disable_msi here, not in generic code, because it
  756. * isn't used for the HT chips. If we do end up needing pci_enable_msi
  757. * at some point in the future for HT, we'll move the call back
  758. * into the main init_one code.
  759. */
  760. static void ipath_setup_pe_cleanup(struct ipath_devdata *dd)
  761. {
  762. dd->ipath_msi_lo = 0; /* just in case unload fails */
  763. pci_disable_msi(dd->pcidev);
  764. }
  765. /**
  766. * ipath_setup_pe_config - setup PCIe config related stuff
  767. * @dd: the infinipath device
  768. * @pdev: the PCI device
  769. *
  770. * The pci_enable_msi() call will fail on systems with MSI quirks
  771. * such as those with AMD8131, even if the device of interest is not
  772. * attached to that device, (in the 2.6.13 - 2.6.15 kernels, at least, fixed
  773. * late in 2.6.16).
  774. * All that can be done is to edit the kernel source to remove the quirk
  775. * check until that is fixed.
  776. * We do not need to call enable_msi() for our HyperTransport chip,
  777. * even though it uses MSI, and we want to avoid the quirk warning, so
  778. * So we call enable_msi only for PCIe. If we do end up needing
  779. * pci_enable_msi at some point in the future for HT, we'll move the
  780. * call back into the main init_one code.
  781. * We save the msi lo and hi values, so we can restore them after
  782. * chip reset (the kernel PCI infrastructure doesn't yet handle that
  783. * correctly).
  784. */
  785. static int ipath_setup_pe_config(struct ipath_devdata *dd,
  786. struct pci_dev *pdev)
  787. {
  788. int pos, ret;
  789. dd->ipath_msi_lo = 0; /* used as a flag during reset processing */
  790. ret = pci_enable_msi(dd->pcidev);
  791. if (ret)
  792. ipath_dev_err(dd, "pci_enable_msi failed: %d, "
  793. "interrupts may not work\n", ret);
  794. /* continue even if it fails, we may still be OK... */
  795. dd->ipath_irq = pdev->irq;
  796. if ((pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI))) {
  797. u16 control;
  798. pci_read_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_LO,
  799. &dd->ipath_msi_lo);
  800. pci_read_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_HI,
  801. &dd->ipath_msi_hi);
  802. pci_read_config_word(dd->pcidev, pos + PCI_MSI_FLAGS,
  803. &control);
  804. /* now save the data (vector) info */
  805. pci_read_config_word(dd->pcidev,
  806. pos + ((control & PCI_MSI_FLAGS_64BIT)
  807. ? 12 : 8),
  808. &dd->ipath_msi_data);
  809. ipath_cdbg(VERBOSE, "Read msi data 0x%x from config offset "
  810. "0x%x, control=0x%x\n", dd->ipath_msi_data,
  811. pos + ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
  812. control);
  813. /* we save the cachelinesize also, although it doesn't
  814. * really matter */
  815. pci_read_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE,
  816. &dd->ipath_pci_cacheline);
  817. } else
  818. ipath_dev_err(dd, "Can't find MSI capability, "
  819. "can't save MSI settings for reset\n");
  820. if ((pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_EXP))) {
  821. u16 linkstat;
  822. pci_read_config_word(dd->pcidev, pos + PCI_EXP_LNKSTA,
  823. &linkstat);
  824. linkstat >>= 4;
  825. linkstat &= 0x1f;
  826. if (linkstat != 8)
  827. ipath_dev_err(dd, "PCIe width %u, "
  828. "performance reduced\n", linkstat);
  829. }
  830. else
  831. ipath_dev_err(dd, "Can't find PCI Express "
  832. "capability!\n");
  833. return 0;
  834. }
  835. static void ipath_init_pe_variables(struct ipath_devdata *dd)
  836. {
  837. /*
  838. * bits for selecting i2c direction and values,
  839. * used for I2C serial flash
  840. */
  841. dd->ipath_gpio_sda_num = _IPATH_GPIO_SDA_NUM;
  842. dd->ipath_gpio_scl_num = _IPATH_GPIO_SCL_NUM;
  843. dd->ipath_gpio_sda = IPATH_GPIO_SDA;
  844. dd->ipath_gpio_scl = IPATH_GPIO_SCL;
  845. /* variables for sanity checking interrupt and errors */
  846. dd->ipath_hwe_bitsextant =
  847. (INFINIPATH_HWE_RXEMEMPARITYERR_MASK <<
  848. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT) |
  849. (INFINIPATH_HWE_TXEMEMPARITYERR_MASK <<
  850. INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT) |
  851. (INFINIPATH_HWE_PCIEMEMPARITYERR_MASK <<
  852. INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT) |
  853. INFINIPATH_HWE_PCIE1PLLFAILED |
  854. INFINIPATH_HWE_PCIE0PLLFAILED |
  855. INFINIPATH_HWE_PCIEPOISONEDTLP |
  856. INFINIPATH_HWE_PCIECPLTIMEOUT |
  857. INFINIPATH_HWE_PCIEBUSPARITYXTLH |
  858. INFINIPATH_HWE_PCIEBUSPARITYXADM |
  859. INFINIPATH_HWE_PCIEBUSPARITYRADM |
  860. INFINIPATH_HWE_MEMBISTFAILED |
  861. INFINIPATH_HWE_COREPLL_FBSLIP |
  862. INFINIPATH_HWE_COREPLL_RFSLIP |
  863. INFINIPATH_HWE_SERDESPLLFAILED |
  864. INFINIPATH_HWE_IBCBUSTOSPCPARITYERR |
  865. INFINIPATH_HWE_IBCBUSFRSPCPARITYERR;
  866. dd->ipath_i_bitsextant =
  867. (INFINIPATH_I_RCVURG_MASK << INFINIPATH_I_RCVURG_SHIFT) |
  868. (INFINIPATH_I_RCVAVAIL_MASK <<
  869. INFINIPATH_I_RCVAVAIL_SHIFT) |
  870. INFINIPATH_I_ERROR | INFINIPATH_I_SPIOSENT |
  871. INFINIPATH_I_SPIOBUFAVAIL | INFINIPATH_I_GPIO;
  872. dd->ipath_e_bitsextant =
  873. INFINIPATH_E_RFORMATERR | INFINIPATH_E_RVCRC |
  874. INFINIPATH_E_RICRC | INFINIPATH_E_RMINPKTLEN |
  875. INFINIPATH_E_RMAXPKTLEN | INFINIPATH_E_RLONGPKTLEN |
  876. INFINIPATH_E_RSHORTPKTLEN | INFINIPATH_E_RUNEXPCHAR |
  877. INFINIPATH_E_RUNSUPVL | INFINIPATH_E_REBP |
  878. INFINIPATH_E_RIBFLOW | INFINIPATH_E_RBADVERSION |
  879. INFINIPATH_E_RRCVEGRFULL | INFINIPATH_E_RRCVHDRFULL |
  880. INFINIPATH_E_RBADTID | INFINIPATH_E_RHDRLEN |
  881. INFINIPATH_E_RHDR | INFINIPATH_E_RIBLOSTLINK |
  882. INFINIPATH_E_SMINPKTLEN | INFINIPATH_E_SMAXPKTLEN |
  883. INFINIPATH_E_SUNDERRUN | INFINIPATH_E_SPKTLEN |
  884. INFINIPATH_E_SDROPPEDSMPPKT | INFINIPATH_E_SDROPPEDDATAPKT |
  885. INFINIPATH_E_SPIOARMLAUNCH | INFINIPATH_E_SUNEXPERRPKTNUM |
  886. INFINIPATH_E_SUNSUPVL | INFINIPATH_E_IBSTATUSCHANGED |
  887. INFINIPATH_E_INVALIDADDR | INFINIPATH_E_RESET |
  888. INFINIPATH_E_HARDWARE;
  889. dd->ipath_i_rcvavail_mask = INFINIPATH_I_RCVAVAIL_MASK;
  890. dd->ipath_i_rcvurg_mask = INFINIPATH_I_RCVURG_MASK;
  891. /*
  892. * EEPROM error log 0 is TXE Parity errors. 1 is RXE Parity.
  893. * 2 is Some Misc, 3 is reserved for future.
  894. */
  895. dd->ipath_eep_st_masks[0].hwerrs_to_log =
  896. INFINIPATH_HWE_TXEMEMPARITYERR_MASK <<
  897. INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT;
  898. /* Ignore errors in PIO/PBC on systems with unordered write-combining */
  899. if (ipath_unordered_wc())
  900. dd->ipath_eep_st_masks[0].hwerrs_to_log &= ~TXE_PIO_PARITY;
  901. dd->ipath_eep_st_masks[1].hwerrs_to_log =
  902. INFINIPATH_HWE_RXEMEMPARITYERR_MASK <<
  903. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT;
  904. dd->ipath_eep_st_masks[2].errs_to_log =
  905. INFINIPATH_E_INVALIDADDR | INFINIPATH_E_RESET;
  906. }
  907. /* setup the MSI stuff again after a reset. I'd like to just call
  908. * pci_enable_msi() and request_irq() again, but when I do that,
  909. * the MSI enable bit doesn't get set in the command word, and
  910. * we switch to to a different interrupt vector, which is confusing,
  911. * so I instead just do it all inline. Perhaps somehow can tie this
  912. * into the PCIe hotplug support at some point
  913. * Note, because I'm doing it all here, I don't call pci_disable_msi()
  914. * or free_irq() at the start of ipath_setup_pe_reset().
  915. */
  916. static int ipath_reinit_msi(struct ipath_devdata *dd)
  917. {
  918. int pos;
  919. u16 control;
  920. int ret;
  921. if (!dd->ipath_msi_lo) {
  922. dev_info(&dd->pcidev->dev, "Can't restore MSI config, "
  923. "initial setup failed?\n");
  924. ret = 0;
  925. goto bail;
  926. }
  927. if (!(pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI))) {
  928. ipath_dev_err(dd, "Can't find MSI capability, "
  929. "can't restore MSI settings\n");
  930. ret = 0;
  931. goto bail;
  932. }
  933. ipath_cdbg(VERBOSE, "Writing msi_lo 0x%x to config offset 0x%x\n",
  934. dd->ipath_msi_lo, pos + PCI_MSI_ADDRESS_LO);
  935. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_LO,
  936. dd->ipath_msi_lo);
  937. ipath_cdbg(VERBOSE, "Writing msi_lo 0x%x to config offset 0x%x\n",
  938. dd->ipath_msi_hi, pos + PCI_MSI_ADDRESS_HI);
  939. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_HI,
  940. dd->ipath_msi_hi);
  941. pci_read_config_word(dd->pcidev, pos + PCI_MSI_FLAGS, &control);
  942. if (!(control & PCI_MSI_FLAGS_ENABLE)) {
  943. ipath_cdbg(VERBOSE, "MSI control at off %x was %x, "
  944. "setting MSI enable (%x)\n", pos + PCI_MSI_FLAGS,
  945. control, control | PCI_MSI_FLAGS_ENABLE);
  946. control |= PCI_MSI_FLAGS_ENABLE;
  947. pci_write_config_word(dd->pcidev, pos + PCI_MSI_FLAGS,
  948. control);
  949. }
  950. /* now rewrite the data (vector) info */
  951. pci_write_config_word(dd->pcidev, pos +
  952. ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
  953. dd->ipath_msi_data);
  954. /* we restore the cachelinesize also, although it doesn't really
  955. * matter */
  956. pci_write_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE,
  957. dd->ipath_pci_cacheline);
  958. /* and now set the pci master bit again */
  959. pci_set_master(dd->pcidev);
  960. ret = 1;
  961. bail:
  962. return ret;
  963. }
  964. /* This routine sleeps, so it can only be called from user context, not
  965. * from interrupt context. If we need interrupt context, we can split
  966. * it into two routines.
  967. */
  968. static int ipath_setup_pe_reset(struct ipath_devdata *dd)
  969. {
  970. u64 val;
  971. int i;
  972. int ret;
  973. /* Use ERROR so it shows up in logs, etc. */
  974. ipath_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->ipath_unit);
  975. /* keep chip from being accessed in a few places */
  976. dd->ipath_flags &= ~(IPATH_INITTED|IPATH_PRESENT);
  977. val = dd->ipath_control | INFINIPATH_C_RESET;
  978. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, val);
  979. mb();
  980. for (i = 1; i <= 5; i++) {
  981. int r;
  982. /* allow MBIST, etc. to complete; longer on each retry.
  983. * We sometimes get machine checks from bus timeout if no
  984. * response, so for now, make it *really* long.
  985. */
  986. msleep(1000 + (1 + i) * 2000);
  987. if ((r =
  988. pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_0,
  989. dd->ipath_pcibar0)))
  990. ipath_dev_err(dd, "rewrite of BAR0 failed: %d\n",
  991. r);
  992. if ((r =
  993. pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_1,
  994. dd->ipath_pcibar1)))
  995. ipath_dev_err(dd, "rewrite of BAR1 failed: %d\n",
  996. r);
  997. /* now re-enable memory access */
  998. if ((r = pci_enable_device(dd->pcidev)))
  999. ipath_dev_err(dd, "pci_enable_device failed after "
  1000. "reset: %d\n", r);
  1001. /* whether it worked or not, mark as present, again */
  1002. dd->ipath_flags |= IPATH_PRESENT;
  1003. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  1004. if (val == dd->ipath_revision) {
  1005. ipath_cdbg(VERBOSE, "Got matching revision "
  1006. "register %llx on try %d\n",
  1007. (unsigned long long) val, i);
  1008. ret = ipath_reinit_msi(dd);
  1009. goto bail;
  1010. }
  1011. /* Probably getting -1 back */
  1012. ipath_dbg("Didn't get expected revision register, "
  1013. "got %llx, try %d\n", (unsigned long long) val,
  1014. i + 1);
  1015. }
  1016. ret = 0; /* failed */
  1017. bail:
  1018. return ret;
  1019. }
  1020. /**
  1021. * ipath_pe_put_tid - write a TID in chip
  1022. * @dd: the infinipath device
  1023. * @tidptr: pointer to the expected TID (in chip) to udpate
  1024. * @tidtype: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0) for expected
  1025. * @pa: physical address of in memory buffer; ipath_tidinvalid if freeing
  1026. *
  1027. * This exists as a separate routine to allow for special locking etc.
  1028. * It's used for both the full cleanup on exit, as well as the normal
  1029. * setup and teardown.
  1030. */
  1031. static void ipath_pe_put_tid(struct ipath_devdata *dd, u64 __iomem *tidptr,
  1032. u32 type, unsigned long pa)
  1033. {
  1034. u32 __iomem *tidp32 = (u32 __iomem *)tidptr;
  1035. unsigned long flags = 0; /* keep gcc quiet */
  1036. if (pa != dd->ipath_tidinvalid) {
  1037. if (pa & ((1U << 11) - 1)) {
  1038. dev_info(&dd->pcidev->dev, "BUG: physaddr %lx "
  1039. "not 4KB aligned!\n", pa);
  1040. return;
  1041. }
  1042. pa >>= 11;
  1043. /* paranoia check */
  1044. if (pa & (7<<29))
  1045. ipath_dev_err(dd,
  1046. "BUG: Physical page address 0x%lx "
  1047. "has bits set in 31-29\n", pa);
  1048. if (type == RCVHQ_RCV_TYPE_EAGER)
  1049. pa |= dd->ipath_tidtemplate;
  1050. else /* for now, always full 4KB page */
  1051. pa |= 2 << 29;
  1052. }
  1053. /*
  1054. * Workaround chip bug 9437 by writing the scratch register
  1055. * before and after the TID, and with an io write barrier.
  1056. * We use a spinlock around the writes, so they can't intermix
  1057. * with other TID (eager or expected) writes (the chip bug
  1058. * is triggered by back to back TID writes). Unfortunately, this
  1059. * call can be done from interrupt level for the port 0 eager TIDs,
  1060. * so we have to use irqsave locks.
  1061. */
  1062. spin_lock_irqsave(&dd->ipath_tid_lock, flags);
  1063. ipath_write_kreg(dd, dd->ipath_kregs->kr_scratch, 0xfeeddeaf);
  1064. if (dd->ipath_kregbase)
  1065. writel(pa, tidp32);
  1066. ipath_write_kreg(dd, dd->ipath_kregs->kr_scratch, 0xdeadbeef);
  1067. mmiowb();
  1068. spin_unlock_irqrestore(&dd->ipath_tid_lock, flags);
  1069. }
  1070. /**
  1071. * ipath_pe_put_tid_2 - write a TID in chip, Revision 2 or higher
  1072. * @dd: the infinipath device
  1073. * @tidptr: pointer to the expected TID (in chip) to udpate
  1074. * @tidtype: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0) for expected
  1075. * @pa: physical address of in memory buffer; ipath_tidinvalid if freeing
  1076. *
  1077. * This exists as a separate routine to allow for selection of the
  1078. * appropriate "flavor". The static calls in cleanup just use the
  1079. * revision-agnostic form, as they are not performance critical.
  1080. */
  1081. static void ipath_pe_put_tid_2(struct ipath_devdata *dd, u64 __iomem *tidptr,
  1082. u32 type, unsigned long pa)
  1083. {
  1084. u32 __iomem *tidp32 = (u32 __iomem *)tidptr;
  1085. if (pa != dd->ipath_tidinvalid) {
  1086. if (pa & ((1U << 11) - 1)) {
  1087. dev_info(&dd->pcidev->dev, "BUG: physaddr %lx "
  1088. "not 2KB aligned!\n", pa);
  1089. return;
  1090. }
  1091. pa >>= 11;
  1092. /* paranoia check */
  1093. if (pa & (7<<29))
  1094. ipath_dev_err(dd,
  1095. "BUG: Physical page address 0x%lx "
  1096. "has bits set in 31-29\n", pa);
  1097. if (type == RCVHQ_RCV_TYPE_EAGER)
  1098. pa |= dd->ipath_tidtemplate;
  1099. else /* for now, always full 4KB page */
  1100. pa |= 2 << 29;
  1101. }
  1102. if (dd->ipath_kregbase)
  1103. writel(pa, tidp32);
  1104. mmiowb();
  1105. }
  1106. /**
  1107. * ipath_pe_clear_tid - clear all TID entries for a port, expected and eager
  1108. * @dd: the infinipath device
  1109. * @port: the port
  1110. *
  1111. * clear all TID entries for a port, expected and eager.
  1112. * Used from ipath_close(). On this chip, TIDs are only 32 bits,
  1113. * not 64, but they are still on 64 bit boundaries, so tidbase
  1114. * is declared as u64 * for the pointer math, even though we write 32 bits
  1115. */
  1116. static void ipath_pe_clear_tids(struct ipath_devdata *dd, unsigned port)
  1117. {
  1118. u64 __iomem *tidbase;
  1119. unsigned long tidinv;
  1120. int i;
  1121. if (!dd->ipath_kregbase)
  1122. return;
  1123. ipath_cdbg(VERBOSE, "Invalidate TIDs for port %u\n", port);
  1124. tidinv = dd->ipath_tidinvalid;
  1125. tidbase = (u64 __iomem *)
  1126. ((char __iomem *)(dd->ipath_kregbase) +
  1127. dd->ipath_rcvtidbase +
  1128. port * dd->ipath_rcvtidcnt * sizeof(*tidbase));
  1129. for (i = 0; i < dd->ipath_rcvtidcnt; i++)
  1130. dd->ipath_f_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
  1131. tidinv);
  1132. tidbase = (u64 __iomem *)
  1133. ((char __iomem *)(dd->ipath_kregbase) +
  1134. dd->ipath_rcvegrbase +
  1135. port * dd->ipath_rcvegrcnt * sizeof(*tidbase));
  1136. for (i = 0; i < dd->ipath_rcvegrcnt; i++)
  1137. dd->ipath_f_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
  1138. tidinv);
  1139. }
  1140. /**
  1141. * ipath_pe_tidtemplate - setup constants for TID updates
  1142. * @dd: the infinipath device
  1143. *
  1144. * We setup stuff that we use a lot, to avoid calculating each time
  1145. */
  1146. static void ipath_pe_tidtemplate(struct ipath_devdata *dd)
  1147. {
  1148. u32 egrsize = dd->ipath_rcvegrbufsize;
  1149. /* For now, we always allocate 4KB buffers (at init) so we can
  1150. * receive max size packets. We may want a module parameter to
  1151. * specify 2KB or 4KB and/or make be per port instead of per device
  1152. * for those who want to reduce memory footprint. Note that the
  1153. * ipath_rcvhdrentsize size must be large enough to hold the largest
  1154. * IB header (currently 96 bytes) that we expect to handle (plus of
  1155. * course the 2 dwords of RHF).
  1156. */
  1157. if (egrsize == 2048)
  1158. dd->ipath_tidtemplate = 1U << 29;
  1159. else if (egrsize == 4096)
  1160. dd->ipath_tidtemplate = 2U << 29;
  1161. else {
  1162. egrsize = 4096;
  1163. dev_info(&dd->pcidev->dev, "BUG: unsupported egrbufsize "
  1164. "%u, using %u\n", dd->ipath_rcvegrbufsize,
  1165. egrsize);
  1166. dd->ipath_tidtemplate = 2U << 29;
  1167. }
  1168. dd->ipath_tidinvalid = 0;
  1169. }
  1170. static int ipath_pe_early_init(struct ipath_devdata *dd)
  1171. {
  1172. dd->ipath_flags |= IPATH_4BYTE_TID;
  1173. if (ipath_unordered_wc())
  1174. dd->ipath_flags |= IPATH_PIO_FLUSH_WC;
  1175. /*
  1176. * For openfabrics, we need to be able to handle an IB header of
  1177. * 24 dwords. HT chip has arbitrary sized receive buffers, so we
  1178. * made them the same size as the PIO buffers. This chip does not
  1179. * handle arbitrary size buffers, so we need the header large enough
  1180. * to handle largest IB header, but still have room for a 2KB MTU
  1181. * standard IB packet.
  1182. */
  1183. dd->ipath_rcvhdrentsize = 24;
  1184. dd->ipath_rcvhdrsize = IPATH_DFLT_RCVHDRSIZE;
  1185. /*
  1186. * To truly support a 4KB MTU (for usermode), we need to
  1187. * bump this to a larger value. For now, we use them for
  1188. * the kernel only.
  1189. */
  1190. dd->ipath_rcvegrbufsize = 2048;
  1191. /*
  1192. * the min() check here is currently a nop, but it may not always
  1193. * be, depending on just how we do ipath_rcvegrbufsize
  1194. */
  1195. dd->ipath_ibmaxlen = min(dd->ipath_piosize2k,
  1196. dd->ipath_rcvegrbufsize +
  1197. (dd->ipath_rcvhdrentsize << 2));
  1198. dd->ipath_init_ibmaxlen = dd->ipath_ibmaxlen;
  1199. /*
  1200. * We can request a receive interrupt for 1 or
  1201. * more packets from current offset. For now, we set this
  1202. * up for a single packet.
  1203. */
  1204. dd->ipath_rhdrhead_intr_off = 1ULL<<32;
  1205. ipath_get_eeprom_info(dd);
  1206. return 0;
  1207. }
  1208. int __attribute__((weak)) ipath_unordered_wc(void)
  1209. {
  1210. return 0;
  1211. }
  1212. /**
  1213. * ipath_init_pe_get_base_info - set chip-specific flags for user code
  1214. * @pd: the infinipath port
  1215. * @kbase: ipath_base_info pointer
  1216. *
  1217. * We set the PCIE flag because the lower bandwidth on PCIe vs
  1218. * HyperTransport can affect some user packet algorithms.
  1219. */
  1220. static int ipath_pe_get_base_info(struct ipath_portdata *pd, void *kbase)
  1221. {
  1222. struct ipath_base_info *kinfo = kbase;
  1223. struct ipath_devdata *dd;
  1224. if (ipath_unordered_wc()) {
  1225. kinfo->spi_runtime_flags |= IPATH_RUNTIME_FORCE_WC_ORDER;
  1226. ipath_cdbg(PROC, "Intel processor, forcing WC order\n");
  1227. }
  1228. else
  1229. ipath_cdbg(PROC, "Not Intel processor, WC ordered\n");
  1230. if (pd == NULL)
  1231. goto done;
  1232. dd = pd->port_dd;
  1233. done:
  1234. kinfo->spi_runtime_flags |= IPATH_RUNTIME_PCIE |
  1235. IPATH_RUNTIME_FORCE_PIOAVAIL | IPATH_RUNTIME_PIO_REGSWAPPED;
  1236. return 0;
  1237. }
  1238. static void ipath_pe_free_irq(struct ipath_devdata *dd)
  1239. {
  1240. free_irq(dd->ipath_irq, dd);
  1241. dd->ipath_irq = 0;
  1242. }
  1243. /*
  1244. * On platforms using this chip, and not having ordered WC stores, we
  1245. * can get TXE parity errors due to speculative reads to the PIO buffers,
  1246. * and this, due to a chip bug can result in (many) false parity error
  1247. * reports. So it's a debug print on those, and an info print on systems
  1248. * where the speculative reads don't occur.
  1249. * Because we can get lots of false errors, we have no upper limit
  1250. * on recovery attempts on those platforms.
  1251. */
  1252. static int ipath_pe_txe_recover(struct ipath_devdata *dd)
  1253. {
  1254. if (ipath_unordered_wc())
  1255. ipath_dbg("Recovering from TXE PIO parity error\n");
  1256. else {
  1257. int cnt = ++ipath_stats.sps_txeparity;
  1258. if (cnt >= IPATH_MAX_PARITY_ATTEMPTS) {
  1259. if (cnt == IPATH_MAX_PARITY_ATTEMPTS)
  1260. ipath_dev_err(dd,
  1261. "Too many attempts to recover from "
  1262. "TXE parity, giving up\n");
  1263. return 0;
  1264. }
  1265. dev_info(&dd->pcidev->dev,
  1266. "Recovering from TXE PIO parity error\n");
  1267. }
  1268. return 1;
  1269. }
  1270. /**
  1271. * ipath_init_iba6120_funcs - set up the chip-specific function pointers
  1272. * @dd: the infinipath device
  1273. *
  1274. * This is global, and is called directly at init to set up the
  1275. * chip-specific function pointers for later use.
  1276. */
  1277. void ipath_init_iba6120_funcs(struct ipath_devdata *dd)
  1278. {
  1279. dd->ipath_f_intrsetup = ipath_pe_intconfig;
  1280. dd->ipath_f_bus = ipath_setup_pe_config;
  1281. dd->ipath_f_reset = ipath_setup_pe_reset;
  1282. dd->ipath_f_get_boardname = ipath_pe_boardname;
  1283. dd->ipath_f_init_hwerrors = ipath_pe_init_hwerrors;
  1284. dd->ipath_f_early_init = ipath_pe_early_init;
  1285. dd->ipath_f_handle_hwerrors = ipath_pe_handle_hwerrors;
  1286. dd->ipath_f_quiet_serdes = ipath_pe_quiet_serdes;
  1287. dd->ipath_f_bringup_serdes = ipath_pe_bringup_serdes;
  1288. dd->ipath_f_clear_tids = ipath_pe_clear_tids;
  1289. /*
  1290. * this may get changed after we read the chip revision,
  1291. * but we start with the safe version for all revs
  1292. */
  1293. dd->ipath_f_put_tid = ipath_pe_put_tid;
  1294. dd->ipath_f_cleanup = ipath_setup_pe_cleanup;
  1295. dd->ipath_f_setextled = ipath_setup_pe_setextled;
  1296. dd->ipath_f_get_base_info = ipath_pe_get_base_info;
  1297. dd->ipath_f_free_irq = ipath_pe_free_irq;
  1298. /* initialize chip-specific variables */
  1299. dd->ipath_f_tidtemplate = ipath_pe_tidtemplate;
  1300. /*
  1301. * setup the register offsets, since they are different for each
  1302. * chip
  1303. */
  1304. dd->ipath_kregs = &ipath_pe_kregs;
  1305. dd->ipath_cregs = &ipath_pe_cregs;
  1306. ipath_init_pe_variables(dd);
  1307. }