ipath_iba6110.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647
  1. /*
  2. * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. /*
  34. * This file contains all of the code that is specific to the InfiniPath
  35. * HT chip.
  36. */
  37. #include <linux/vmalloc.h>
  38. #include <linux/pci.h>
  39. #include <linux/delay.h>
  40. #include <linux/htirq.h>
  41. #include "ipath_kernel.h"
  42. #include "ipath_registers.h"
  43. static void ipath_setup_ht_setextled(struct ipath_devdata *, u64, u64);
  44. /*
  45. * This lists the InfiniPath registers, in the actual chip layout.
  46. * This structure should never be directly accessed.
  47. *
  48. * The names are in InterCap form because they're taken straight from
  49. * the chip specification. Since they're only used in this file, they
  50. * don't pollute the rest of the source.
  51. */
  52. struct _infinipath_do_not_use_kernel_regs {
  53. unsigned long long Revision;
  54. unsigned long long Control;
  55. unsigned long long PageAlign;
  56. unsigned long long PortCnt;
  57. unsigned long long DebugPortSelect;
  58. unsigned long long DebugPort;
  59. unsigned long long SendRegBase;
  60. unsigned long long UserRegBase;
  61. unsigned long long CounterRegBase;
  62. unsigned long long Scratch;
  63. unsigned long long ReservedMisc1;
  64. unsigned long long InterruptConfig;
  65. unsigned long long IntBlocked;
  66. unsigned long long IntMask;
  67. unsigned long long IntStatus;
  68. unsigned long long IntClear;
  69. unsigned long long ErrorMask;
  70. unsigned long long ErrorStatus;
  71. unsigned long long ErrorClear;
  72. unsigned long long HwErrMask;
  73. unsigned long long HwErrStatus;
  74. unsigned long long HwErrClear;
  75. unsigned long long HwDiagCtrl;
  76. unsigned long long MDIO;
  77. unsigned long long IBCStatus;
  78. unsigned long long IBCCtrl;
  79. unsigned long long ExtStatus;
  80. unsigned long long ExtCtrl;
  81. unsigned long long GPIOOut;
  82. unsigned long long GPIOMask;
  83. unsigned long long GPIOStatus;
  84. unsigned long long GPIOClear;
  85. unsigned long long RcvCtrl;
  86. unsigned long long RcvBTHQP;
  87. unsigned long long RcvHdrSize;
  88. unsigned long long RcvHdrCnt;
  89. unsigned long long RcvHdrEntSize;
  90. unsigned long long RcvTIDBase;
  91. unsigned long long RcvTIDCnt;
  92. unsigned long long RcvEgrBase;
  93. unsigned long long RcvEgrCnt;
  94. unsigned long long RcvBufBase;
  95. unsigned long long RcvBufSize;
  96. unsigned long long RxIntMemBase;
  97. unsigned long long RxIntMemSize;
  98. unsigned long long RcvPartitionKey;
  99. unsigned long long ReservedRcv[10];
  100. unsigned long long SendCtrl;
  101. unsigned long long SendPIOBufBase;
  102. unsigned long long SendPIOSize;
  103. unsigned long long SendPIOBufCnt;
  104. unsigned long long SendPIOAvailAddr;
  105. unsigned long long TxIntMemBase;
  106. unsigned long long TxIntMemSize;
  107. unsigned long long ReservedSend[9];
  108. unsigned long long SendBufferError;
  109. unsigned long long SendBufferErrorCONT1;
  110. unsigned long long SendBufferErrorCONT2;
  111. unsigned long long SendBufferErrorCONT3;
  112. unsigned long long ReservedSBE[4];
  113. unsigned long long RcvHdrAddr0;
  114. unsigned long long RcvHdrAddr1;
  115. unsigned long long RcvHdrAddr2;
  116. unsigned long long RcvHdrAddr3;
  117. unsigned long long RcvHdrAddr4;
  118. unsigned long long RcvHdrAddr5;
  119. unsigned long long RcvHdrAddr6;
  120. unsigned long long RcvHdrAddr7;
  121. unsigned long long RcvHdrAddr8;
  122. unsigned long long ReservedRHA[7];
  123. unsigned long long RcvHdrTailAddr0;
  124. unsigned long long RcvHdrTailAddr1;
  125. unsigned long long RcvHdrTailAddr2;
  126. unsigned long long RcvHdrTailAddr3;
  127. unsigned long long RcvHdrTailAddr4;
  128. unsigned long long RcvHdrTailAddr5;
  129. unsigned long long RcvHdrTailAddr6;
  130. unsigned long long RcvHdrTailAddr7;
  131. unsigned long long RcvHdrTailAddr8;
  132. unsigned long long ReservedRHTA[7];
  133. unsigned long long Sync; /* Software only */
  134. unsigned long long Dump; /* Software only */
  135. unsigned long long SimVer; /* Software only */
  136. unsigned long long ReservedSW[5];
  137. unsigned long long SerdesConfig0;
  138. unsigned long long SerdesConfig1;
  139. unsigned long long SerdesStatus;
  140. unsigned long long XGXSConfig;
  141. unsigned long long ReservedSW2[4];
  142. };
  143. #define IPATH_KREG_OFFSET(field) (offsetof(struct \
  144. _infinipath_do_not_use_kernel_regs, field) / sizeof(u64))
  145. #define IPATH_CREG_OFFSET(field) (offsetof( \
  146. struct infinipath_counters, field) / sizeof(u64))
  147. static const struct ipath_kregs ipath_ht_kregs = {
  148. .kr_control = IPATH_KREG_OFFSET(Control),
  149. .kr_counterregbase = IPATH_KREG_OFFSET(CounterRegBase),
  150. .kr_debugport = IPATH_KREG_OFFSET(DebugPort),
  151. .kr_debugportselect = IPATH_KREG_OFFSET(DebugPortSelect),
  152. .kr_errorclear = IPATH_KREG_OFFSET(ErrorClear),
  153. .kr_errormask = IPATH_KREG_OFFSET(ErrorMask),
  154. .kr_errorstatus = IPATH_KREG_OFFSET(ErrorStatus),
  155. .kr_extctrl = IPATH_KREG_OFFSET(ExtCtrl),
  156. .kr_extstatus = IPATH_KREG_OFFSET(ExtStatus),
  157. .kr_gpio_clear = IPATH_KREG_OFFSET(GPIOClear),
  158. .kr_gpio_mask = IPATH_KREG_OFFSET(GPIOMask),
  159. .kr_gpio_out = IPATH_KREG_OFFSET(GPIOOut),
  160. .kr_gpio_status = IPATH_KREG_OFFSET(GPIOStatus),
  161. .kr_hwdiagctrl = IPATH_KREG_OFFSET(HwDiagCtrl),
  162. .kr_hwerrclear = IPATH_KREG_OFFSET(HwErrClear),
  163. .kr_hwerrmask = IPATH_KREG_OFFSET(HwErrMask),
  164. .kr_hwerrstatus = IPATH_KREG_OFFSET(HwErrStatus),
  165. .kr_ibcctrl = IPATH_KREG_OFFSET(IBCCtrl),
  166. .kr_ibcstatus = IPATH_KREG_OFFSET(IBCStatus),
  167. .kr_intblocked = IPATH_KREG_OFFSET(IntBlocked),
  168. .kr_intclear = IPATH_KREG_OFFSET(IntClear),
  169. .kr_interruptconfig = IPATH_KREG_OFFSET(InterruptConfig),
  170. .kr_intmask = IPATH_KREG_OFFSET(IntMask),
  171. .kr_intstatus = IPATH_KREG_OFFSET(IntStatus),
  172. .kr_mdio = IPATH_KREG_OFFSET(MDIO),
  173. .kr_pagealign = IPATH_KREG_OFFSET(PageAlign),
  174. .kr_partitionkey = IPATH_KREG_OFFSET(RcvPartitionKey),
  175. .kr_portcnt = IPATH_KREG_OFFSET(PortCnt),
  176. .kr_rcvbthqp = IPATH_KREG_OFFSET(RcvBTHQP),
  177. .kr_rcvbufbase = IPATH_KREG_OFFSET(RcvBufBase),
  178. .kr_rcvbufsize = IPATH_KREG_OFFSET(RcvBufSize),
  179. .kr_rcvctrl = IPATH_KREG_OFFSET(RcvCtrl),
  180. .kr_rcvegrbase = IPATH_KREG_OFFSET(RcvEgrBase),
  181. .kr_rcvegrcnt = IPATH_KREG_OFFSET(RcvEgrCnt),
  182. .kr_rcvhdrcnt = IPATH_KREG_OFFSET(RcvHdrCnt),
  183. .kr_rcvhdrentsize = IPATH_KREG_OFFSET(RcvHdrEntSize),
  184. .kr_rcvhdrsize = IPATH_KREG_OFFSET(RcvHdrSize),
  185. .kr_rcvintmembase = IPATH_KREG_OFFSET(RxIntMemBase),
  186. .kr_rcvintmemsize = IPATH_KREG_OFFSET(RxIntMemSize),
  187. .kr_rcvtidbase = IPATH_KREG_OFFSET(RcvTIDBase),
  188. .kr_rcvtidcnt = IPATH_KREG_OFFSET(RcvTIDCnt),
  189. .kr_revision = IPATH_KREG_OFFSET(Revision),
  190. .kr_scratch = IPATH_KREG_OFFSET(Scratch),
  191. .kr_sendbuffererror = IPATH_KREG_OFFSET(SendBufferError),
  192. .kr_sendctrl = IPATH_KREG_OFFSET(SendCtrl),
  193. .kr_sendpioavailaddr = IPATH_KREG_OFFSET(SendPIOAvailAddr),
  194. .kr_sendpiobufbase = IPATH_KREG_OFFSET(SendPIOBufBase),
  195. .kr_sendpiobufcnt = IPATH_KREG_OFFSET(SendPIOBufCnt),
  196. .kr_sendpiosize = IPATH_KREG_OFFSET(SendPIOSize),
  197. .kr_sendregbase = IPATH_KREG_OFFSET(SendRegBase),
  198. .kr_txintmembase = IPATH_KREG_OFFSET(TxIntMemBase),
  199. .kr_txintmemsize = IPATH_KREG_OFFSET(TxIntMemSize),
  200. .kr_userregbase = IPATH_KREG_OFFSET(UserRegBase),
  201. .kr_serdesconfig0 = IPATH_KREG_OFFSET(SerdesConfig0),
  202. .kr_serdesconfig1 = IPATH_KREG_OFFSET(SerdesConfig1),
  203. .kr_serdesstatus = IPATH_KREG_OFFSET(SerdesStatus),
  204. .kr_xgxsconfig = IPATH_KREG_OFFSET(XGXSConfig),
  205. /*
  206. * These should not be used directly via ipath_write_kreg64(),
  207. * use them with ipath_write_kreg64_port(),
  208. */
  209. .kr_rcvhdraddr = IPATH_KREG_OFFSET(RcvHdrAddr0),
  210. .kr_rcvhdrtailaddr = IPATH_KREG_OFFSET(RcvHdrTailAddr0)
  211. };
  212. static const struct ipath_cregs ipath_ht_cregs = {
  213. .cr_badformatcnt = IPATH_CREG_OFFSET(RxBadFormatCnt),
  214. .cr_erricrccnt = IPATH_CREG_OFFSET(RxICRCErrCnt),
  215. .cr_errlinkcnt = IPATH_CREG_OFFSET(RxLinkProblemCnt),
  216. .cr_errlpcrccnt = IPATH_CREG_OFFSET(RxLPCRCErrCnt),
  217. .cr_errpkey = IPATH_CREG_OFFSET(RxPKeyMismatchCnt),
  218. .cr_errrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowCtrlErrCnt),
  219. .cr_err_rlencnt = IPATH_CREG_OFFSET(RxLenErrCnt),
  220. .cr_errslencnt = IPATH_CREG_OFFSET(TxLenErrCnt),
  221. .cr_errtidfull = IPATH_CREG_OFFSET(RxTIDFullErrCnt),
  222. .cr_errtidvalid = IPATH_CREG_OFFSET(RxTIDValidErrCnt),
  223. .cr_errvcrccnt = IPATH_CREG_OFFSET(RxVCRCErrCnt),
  224. .cr_ibstatuschange = IPATH_CREG_OFFSET(IBStatusChangeCnt),
  225. /* calc from Reg_CounterRegBase + offset */
  226. .cr_intcnt = IPATH_CREG_OFFSET(LBIntCnt),
  227. .cr_invalidrlencnt = IPATH_CREG_OFFSET(RxMaxMinLenErrCnt),
  228. .cr_invalidslencnt = IPATH_CREG_OFFSET(TxMaxMinLenErrCnt),
  229. .cr_lbflowstallcnt = IPATH_CREG_OFFSET(LBFlowStallCnt),
  230. .cr_pktrcvcnt = IPATH_CREG_OFFSET(RxDataPktCnt),
  231. .cr_pktrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowPktCnt),
  232. .cr_pktsendcnt = IPATH_CREG_OFFSET(TxDataPktCnt),
  233. .cr_pktsendflowcnt = IPATH_CREG_OFFSET(TxFlowPktCnt),
  234. .cr_portovflcnt = IPATH_CREG_OFFSET(RxP0HdrEgrOvflCnt),
  235. .cr_rcvebpcnt = IPATH_CREG_OFFSET(RxEBPCnt),
  236. .cr_rcvovflcnt = IPATH_CREG_OFFSET(RxBufOvflCnt),
  237. .cr_senddropped = IPATH_CREG_OFFSET(TxDroppedPktCnt),
  238. .cr_sendstallcnt = IPATH_CREG_OFFSET(TxFlowStallCnt),
  239. .cr_sendunderruncnt = IPATH_CREG_OFFSET(TxUnderrunCnt),
  240. .cr_wordrcvcnt = IPATH_CREG_OFFSET(RxDwordCnt),
  241. .cr_wordsendcnt = IPATH_CREG_OFFSET(TxDwordCnt),
  242. .cr_unsupvlcnt = IPATH_CREG_OFFSET(TxUnsupVLErrCnt),
  243. .cr_rxdroppktcnt = IPATH_CREG_OFFSET(RxDroppedPktCnt),
  244. .cr_iblinkerrrecovcnt = IPATH_CREG_OFFSET(IBLinkErrRecoveryCnt),
  245. .cr_iblinkdowncnt = IPATH_CREG_OFFSET(IBLinkDownedCnt),
  246. .cr_ibsymbolerrcnt = IPATH_CREG_OFFSET(IBSymbolErrCnt)
  247. };
  248. /* kr_intstatus, kr_intclear, kr_intmask bits */
  249. #define INFINIPATH_I_RCVURG_MASK ((1U<<9)-1)
  250. #define INFINIPATH_I_RCVAVAIL_MASK ((1U<<9)-1)
  251. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  252. #define INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT 0
  253. #define INFINIPATH_HWE_HTCMEMPARITYERR_MASK 0x3FFFFFULL
  254. #define INFINIPATH_HWE_HTCLNKABYTE0CRCERR 0x0000000000800000ULL
  255. #define INFINIPATH_HWE_HTCLNKABYTE1CRCERR 0x0000000001000000ULL
  256. #define INFINIPATH_HWE_HTCLNKBBYTE0CRCERR 0x0000000002000000ULL
  257. #define INFINIPATH_HWE_HTCLNKBBYTE1CRCERR 0x0000000004000000ULL
  258. #define INFINIPATH_HWE_HTCMISCERR4 0x0000000008000000ULL
  259. #define INFINIPATH_HWE_HTCMISCERR5 0x0000000010000000ULL
  260. #define INFINIPATH_HWE_HTCMISCERR6 0x0000000020000000ULL
  261. #define INFINIPATH_HWE_HTCMISCERR7 0x0000000040000000ULL
  262. #define INFINIPATH_HWE_HTCBUSTREQPARITYERR 0x0000000080000000ULL
  263. #define INFINIPATH_HWE_HTCBUSTRESPPARITYERR 0x0000000100000000ULL
  264. #define INFINIPATH_HWE_HTCBUSIREQPARITYERR 0x0000000200000000ULL
  265. #define INFINIPATH_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  266. #define INFINIPATH_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  267. #define INFINIPATH_HWE_HTBPLL_FBSLIP 0x0200000000000000ULL
  268. #define INFINIPATH_HWE_HTBPLL_RFSLIP 0x0400000000000000ULL
  269. #define INFINIPATH_HWE_HTAPLL_FBSLIP 0x0800000000000000ULL
  270. #define INFINIPATH_HWE_HTAPLL_RFSLIP 0x1000000000000000ULL
  271. #define INFINIPATH_HWE_SERDESPLLFAILED 0x2000000000000000ULL
  272. /* kr_extstatus bits */
  273. #define INFINIPATH_EXTS_FREQSEL 0x2
  274. #define INFINIPATH_EXTS_SERDESSEL 0x4
  275. #define INFINIPATH_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  276. #define INFINIPATH_EXTS_MEMBIST_CORRECT 0x0000000000008000
  277. /* TID entries (memory), HT-only */
  278. #define INFINIPATH_RT_ADDR_MASK 0xFFFFFFFFFFULL /* 40 bits valid */
  279. #define INFINIPATH_RT_VALID 0x8000000000000000ULL
  280. #define INFINIPATH_RT_ADDR_SHIFT 0
  281. #define INFINIPATH_RT_BUFSIZE_MASK 0x3FFFULL
  282. #define INFINIPATH_RT_BUFSIZE_SHIFT 48
  283. /*
  284. * masks and bits that are different in different chips, or present only
  285. * in one
  286. */
  287. static const ipath_err_t infinipath_hwe_htcmemparityerr_mask =
  288. INFINIPATH_HWE_HTCMEMPARITYERR_MASK;
  289. static const ipath_err_t infinipath_hwe_htcmemparityerr_shift =
  290. INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT;
  291. static const ipath_err_t infinipath_hwe_htclnkabyte0crcerr =
  292. INFINIPATH_HWE_HTCLNKABYTE0CRCERR;
  293. static const ipath_err_t infinipath_hwe_htclnkabyte1crcerr =
  294. INFINIPATH_HWE_HTCLNKABYTE1CRCERR;
  295. static const ipath_err_t infinipath_hwe_htclnkbbyte0crcerr =
  296. INFINIPATH_HWE_HTCLNKBBYTE0CRCERR;
  297. static const ipath_err_t infinipath_hwe_htclnkbbyte1crcerr =
  298. INFINIPATH_HWE_HTCLNKBBYTE1CRCERR;
  299. #define _IPATH_GPIO_SDA_NUM 1
  300. #define _IPATH_GPIO_SCL_NUM 0
  301. #define IPATH_GPIO_SDA \
  302. (1ULL << (_IPATH_GPIO_SDA_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  303. #define IPATH_GPIO_SCL \
  304. (1ULL << (_IPATH_GPIO_SCL_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  305. /* keep the code below somewhat more readonable; not used elsewhere */
  306. #define _IPATH_HTLINK0_CRCBITS (infinipath_hwe_htclnkabyte0crcerr | \
  307. infinipath_hwe_htclnkabyte1crcerr)
  308. #define _IPATH_HTLINK1_CRCBITS (infinipath_hwe_htclnkbbyte0crcerr | \
  309. infinipath_hwe_htclnkbbyte1crcerr)
  310. #define _IPATH_HTLANE0_CRCBITS (infinipath_hwe_htclnkabyte0crcerr | \
  311. infinipath_hwe_htclnkbbyte0crcerr)
  312. #define _IPATH_HTLANE1_CRCBITS (infinipath_hwe_htclnkabyte1crcerr | \
  313. infinipath_hwe_htclnkbbyte1crcerr)
  314. static void hwerr_crcbits(struct ipath_devdata *dd, ipath_err_t hwerrs,
  315. char *msg, size_t msgl)
  316. {
  317. char bitsmsg[64];
  318. ipath_err_t crcbits = hwerrs &
  319. (_IPATH_HTLINK0_CRCBITS | _IPATH_HTLINK1_CRCBITS);
  320. /* don't check if 8bit HT */
  321. if (dd->ipath_flags & IPATH_8BIT_IN_HT0)
  322. crcbits &= ~infinipath_hwe_htclnkabyte1crcerr;
  323. /* don't check if 8bit HT */
  324. if (dd->ipath_flags & IPATH_8BIT_IN_HT1)
  325. crcbits &= ~infinipath_hwe_htclnkbbyte1crcerr;
  326. /*
  327. * we'll want to ignore link errors on link that is
  328. * not in use, if any. For now, complain about both
  329. */
  330. if (crcbits) {
  331. u16 ctrl0, ctrl1;
  332. snprintf(bitsmsg, sizeof bitsmsg,
  333. "[HT%s lane %s CRC (%llx); powercycle to completely clear]",
  334. !(crcbits & _IPATH_HTLINK1_CRCBITS) ?
  335. "0 (A)" : (!(crcbits & _IPATH_HTLINK0_CRCBITS)
  336. ? "1 (B)" : "0+1 (A+B)"),
  337. !(crcbits & _IPATH_HTLANE1_CRCBITS) ? "0"
  338. : (!(crcbits & _IPATH_HTLANE0_CRCBITS) ? "1" :
  339. "0+1"), (unsigned long long) crcbits);
  340. strlcat(msg, bitsmsg, msgl);
  341. /*
  342. * print extra info for debugging. slave/primary
  343. * config word 4, 8 (link control 0, 1)
  344. */
  345. if (pci_read_config_word(dd->pcidev,
  346. dd->ipath_ht_slave_off + 0x4,
  347. &ctrl0))
  348. dev_info(&dd->pcidev->dev, "Couldn't read "
  349. "linkctrl0 of slave/primary "
  350. "config block\n");
  351. else if (!(ctrl0 & 1 << 6))
  352. /* not if EOC bit set */
  353. ipath_dbg("HT linkctrl0 0x%x%s%s\n", ctrl0,
  354. ((ctrl0 >> 8) & 7) ? " CRC" : "",
  355. ((ctrl0 >> 4) & 1) ? "linkfail" :
  356. "");
  357. if (pci_read_config_word(dd->pcidev,
  358. dd->ipath_ht_slave_off + 0x8,
  359. &ctrl1))
  360. dev_info(&dd->pcidev->dev, "Couldn't read "
  361. "linkctrl1 of slave/primary "
  362. "config block\n");
  363. else if (!(ctrl1 & 1 << 6))
  364. /* not if EOC bit set */
  365. ipath_dbg("HT linkctrl1 0x%x%s%s\n", ctrl1,
  366. ((ctrl1 >> 8) & 7) ? " CRC" : "",
  367. ((ctrl1 >> 4) & 1) ? "linkfail" :
  368. "");
  369. /* disable until driver reloaded */
  370. dd->ipath_hwerrmask &= ~crcbits;
  371. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  372. dd->ipath_hwerrmask);
  373. ipath_dbg("HT crc errs: %s\n", msg);
  374. } else
  375. ipath_dbg("ignoring HT crc errors 0x%llx, "
  376. "not in use\n", (unsigned long long)
  377. (hwerrs & (_IPATH_HTLINK0_CRCBITS |
  378. _IPATH_HTLINK1_CRCBITS)));
  379. }
  380. /* 6110 specific hardware errors... */
  381. static const struct ipath_hwerror_msgs ipath_6110_hwerror_msgs[] = {
  382. INFINIPATH_HWE_MSG(HTCBUSIREQPARITYERR, "HTC Ireq Parity"),
  383. INFINIPATH_HWE_MSG(HTCBUSTREQPARITYERR, "HTC Treq Parity"),
  384. INFINIPATH_HWE_MSG(HTCBUSTRESPPARITYERR, "HTC Tresp Parity"),
  385. INFINIPATH_HWE_MSG(HTCMISCERR5, "HT core Misc5"),
  386. INFINIPATH_HWE_MSG(HTCMISCERR6, "HT core Misc6"),
  387. INFINIPATH_HWE_MSG(HTCMISCERR7, "HT core Misc7"),
  388. INFINIPATH_HWE_MSG(RXDSYNCMEMPARITYERR, "Rx Dsync"),
  389. INFINIPATH_HWE_MSG(SERDESPLLFAILED, "SerDes PLL"),
  390. };
  391. #define TXE_PIO_PARITY ((INFINIPATH_HWE_TXEMEMPARITYERR_PIOBUF | \
  392. INFINIPATH_HWE_TXEMEMPARITYERR_PIOPBC) \
  393. << INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT)
  394. #define RXE_EAGER_PARITY (INFINIPATH_HWE_RXEMEMPARITYERR_EAGERTID \
  395. << INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT)
  396. static int ipath_ht_txe_recover(struct ipath_devdata *);
  397. /**
  398. * ipath_ht_handle_hwerrors - display hardware errors.
  399. * @dd: the infinipath device
  400. * @msg: the output buffer
  401. * @msgl: the size of the output buffer
  402. *
  403. * Use same msg buffer as regular errors to avoid excessive stack
  404. * use. Most hardware errors are catastrophic, but for right now,
  405. * we'll print them and continue. We reuse the same message buffer as
  406. * ipath_handle_errors() to avoid excessive stack usage.
  407. */
  408. static void ipath_ht_handle_hwerrors(struct ipath_devdata *dd, char *msg,
  409. size_t msgl)
  410. {
  411. ipath_err_t hwerrs;
  412. u32 bits, ctrl;
  413. int isfatal = 0;
  414. char bitsmsg[64];
  415. int log_idx;
  416. hwerrs = ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus);
  417. if (!hwerrs) {
  418. ipath_cdbg(VERBOSE, "Called but no hardware errors set\n");
  419. /*
  420. * better than printing cofusing messages
  421. * This seems to be related to clearing the crc error, or
  422. * the pll error during init.
  423. */
  424. goto bail;
  425. } else if (hwerrs == -1LL) {
  426. ipath_dev_err(dd, "Read of hardware error status failed "
  427. "(all bits set); ignoring\n");
  428. goto bail;
  429. }
  430. ipath_stats.sps_hwerrs++;
  431. /* Always clear the error status register, except MEMBISTFAIL,
  432. * regardless of whether we continue or stop using the chip.
  433. * We want that set so we know it failed, even across driver reload.
  434. * We'll still ignore it in the hwerrmask. We do this partly for
  435. * diagnostics, but also for support */
  436. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  437. hwerrs&~INFINIPATH_HWE_MEMBISTFAILED);
  438. hwerrs &= dd->ipath_hwerrmask;
  439. /* We log some errors to EEPROM, check if we have any of those. */
  440. for (log_idx = 0; log_idx < IPATH_EEP_LOG_CNT; ++log_idx)
  441. if (hwerrs & dd->ipath_eep_st_masks[log_idx].hwerrs_to_log)
  442. ipath_inc_eeprom_err(dd, log_idx, 1);
  443. /*
  444. * make sure we get this much out, unless told to be quiet,
  445. * it's a parity error we may recover from,
  446. * or it's occurred within the last 5 seconds
  447. */
  448. if ((hwerrs & ~(dd->ipath_lasthwerror | TXE_PIO_PARITY |
  449. RXE_EAGER_PARITY)) ||
  450. (ipath_debug & __IPATH_VERBDBG))
  451. dev_info(&dd->pcidev->dev, "Hardware error: hwerr=0x%llx "
  452. "(cleared)\n", (unsigned long long) hwerrs);
  453. dd->ipath_lasthwerror |= hwerrs;
  454. if (hwerrs & ~dd->ipath_hwe_bitsextant)
  455. ipath_dev_err(dd, "hwerror interrupt with unknown errors "
  456. "%llx set\n", (unsigned long long)
  457. (hwerrs & ~dd->ipath_hwe_bitsextant));
  458. ctrl = ipath_read_kreg32(dd, dd->ipath_kregs->kr_control);
  459. if ((ctrl & INFINIPATH_C_FREEZEMODE) && !ipath_diag_inuse) {
  460. /*
  461. * parity errors in send memory are recoverable,
  462. * just cancel the send (if indicated in * sendbuffererror),
  463. * count the occurrence, unfreeze (if no other handled
  464. * hardware error bits are set), and continue. They can
  465. * occur if a processor speculative read is done to the PIO
  466. * buffer while we are sending a packet, for example.
  467. */
  468. if ((hwerrs & TXE_PIO_PARITY) && ipath_ht_txe_recover(dd))
  469. hwerrs &= ~TXE_PIO_PARITY;
  470. if (hwerrs & RXE_EAGER_PARITY)
  471. ipath_dev_err(dd, "RXE parity, Eager TID error is not "
  472. "recoverable\n");
  473. if (!hwerrs) {
  474. ipath_dbg("Clearing freezemode on ignored or "
  475. "recovered hardware error\n");
  476. ipath_clear_freeze(dd);
  477. }
  478. }
  479. *msg = '\0';
  480. /*
  481. * may someday want to decode into which bits are which
  482. * functional area for parity errors, etc.
  483. */
  484. if (hwerrs & (infinipath_hwe_htcmemparityerr_mask
  485. << INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT)) {
  486. bits = (u32) ((hwerrs >>
  487. INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT) &
  488. INFINIPATH_HWE_HTCMEMPARITYERR_MASK);
  489. snprintf(bitsmsg, sizeof bitsmsg, "[HTC Parity Errs %x] ",
  490. bits);
  491. strlcat(msg, bitsmsg, msgl);
  492. }
  493. ipath_format_hwerrors(hwerrs,
  494. ipath_6110_hwerror_msgs,
  495. sizeof(ipath_6110_hwerror_msgs) /
  496. sizeof(ipath_6110_hwerror_msgs[0]),
  497. msg, msgl);
  498. if (hwerrs & (_IPATH_HTLINK0_CRCBITS | _IPATH_HTLINK1_CRCBITS))
  499. hwerr_crcbits(dd, hwerrs, msg, msgl);
  500. if (hwerrs & INFINIPATH_HWE_MEMBISTFAILED) {
  501. strlcat(msg, "[Memory BIST test failed, InfiniPath hardware unusable]",
  502. msgl);
  503. /* ignore from now on, so disable until driver reloaded */
  504. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_MEMBISTFAILED;
  505. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  506. dd->ipath_hwerrmask);
  507. }
  508. #define _IPATH_PLL_FAIL (INFINIPATH_HWE_COREPLL_FBSLIP | \
  509. INFINIPATH_HWE_COREPLL_RFSLIP | \
  510. INFINIPATH_HWE_HTBPLL_FBSLIP | \
  511. INFINIPATH_HWE_HTBPLL_RFSLIP | \
  512. INFINIPATH_HWE_HTAPLL_FBSLIP | \
  513. INFINIPATH_HWE_HTAPLL_RFSLIP)
  514. if (hwerrs & _IPATH_PLL_FAIL) {
  515. snprintf(bitsmsg, sizeof bitsmsg,
  516. "[PLL failed (%llx), InfiniPath hardware unusable]",
  517. (unsigned long long) (hwerrs & _IPATH_PLL_FAIL));
  518. strlcat(msg, bitsmsg, msgl);
  519. /* ignore from now on, so disable until driver reloaded */
  520. dd->ipath_hwerrmask &= ~(hwerrs & _IPATH_PLL_FAIL);
  521. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  522. dd->ipath_hwerrmask);
  523. }
  524. if (hwerrs & INFINIPATH_HWE_SERDESPLLFAILED) {
  525. /*
  526. * If it occurs, it is left masked since the eternal
  527. * interface is unused
  528. */
  529. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  530. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  531. dd->ipath_hwerrmask);
  532. }
  533. if (hwerrs) {
  534. /*
  535. * if any set that we aren't ignoring; only
  536. * make the complaint once, in case it's stuck
  537. * or recurring, and we get here multiple
  538. * times.
  539. * force link down, so switch knows, and
  540. * LEDs are turned off
  541. */
  542. if (dd->ipath_flags & IPATH_INITTED) {
  543. ipath_set_linkstate(dd, IPATH_IB_LINKDOWN);
  544. ipath_setup_ht_setextled(dd,
  545. INFINIPATH_IBCS_L_STATE_DOWN,
  546. INFINIPATH_IBCS_LT_STATE_DISABLED);
  547. ipath_dev_err(dd, "Fatal Hardware Error (freeze "
  548. "mode), no longer usable, SN %.16s\n",
  549. dd->ipath_serial);
  550. isfatal = 1;
  551. }
  552. *dd->ipath_statusp &= ~IPATH_STATUS_IB_READY;
  553. /* mark as having had error */
  554. *dd->ipath_statusp |= IPATH_STATUS_HWERROR;
  555. /*
  556. * mark as not usable, at a minimum until driver
  557. * is reloaded, probably until reboot, since no
  558. * other reset is possible.
  559. */
  560. dd->ipath_flags &= ~IPATH_INITTED;
  561. }
  562. else
  563. *msg = 0; /* recovered from all of them */
  564. if (*msg)
  565. ipath_dev_err(dd, "%s hardware error\n", msg);
  566. if (isfatal && !ipath_diag_inuse && dd->ipath_freezemsg)
  567. /*
  568. * for status file; if no trailing brace is copied,
  569. * we'll know it was truncated.
  570. */
  571. snprintf(dd->ipath_freezemsg,
  572. dd->ipath_freezelen, "{%s}", msg);
  573. bail:;
  574. }
  575. /**
  576. * ipath_ht_boardname - fill in the board name
  577. * @dd: the infinipath device
  578. * @name: the output buffer
  579. * @namelen: the size of the output buffer
  580. *
  581. * fill in the board name, based on the board revision register
  582. */
  583. static int ipath_ht_boardname(struct ipath_devdata *dd, char *name,
  584. size_t namelen)
  585. {
  586. char *n = NULL;
  587. u8 boardrev = dd->ipath_boardrev;
  588. int ret = 0;
  589. switch (boardrev) {
  590. case 5:
  591. /*
  592. * original production board; two production levels, with
  593. * different serial number ranges. See ipath_ht_early_init() for
  594. * case where we enable IPATH_GPIO_INTR for later serial # range.
  595. * Original 112* serial number is no longer supported.
  596. */
  597. n = "InfiniPath_QHT7040";
  598. break;
  599. case 7:
  600. /* small form factor production board */
  601. n = "InfiniPath_QHT7140";
  602. break;
  603. default: /* don't know, just print the number */
  604. ipath_dev_err(dd, "Don't yet know about board "
  605. "with ID %u\n", boardrev);
  606. snprintf(name, namelen, "Unknown_InfiniPath_QHT7xxx_%u",
  607. boardrev);
  608. ret = 1;
  609. break;
  610. }
  611. if (n)
  612. snprintf(name, namelen, "%s", n);
  613. if (ret) {
  614. ipath_dev_err(dd, "Unsupported InfiniPath board %s!\n", name);
  615. goto bail;
  616. }
  617. if (dd->ipath_majrev != 3 || (dd->ipath_minrev < 2 ||
  618. dd->ipath_minrev > 4)) {
  619. /*
  620. * This version of the driver only supports Rev 3.2 - 3.4
  621. */
  622. ipath_dev_err(dd,
  623. "Unsupported InfiniPath hardware revision %u.%u!\n",
  624. dd->ipath_majrev, dd->ipath_minrev);
  625. ret = 1;
  626. goto bail;
  627. }
  628. /*
  629. * pkt/word counters are 32 bit, and therefore wrap fast enough
  630. * that we snapshot them from a timer, and maintain 64 bit shadow
  631. * copies
  632. */
  633. dd->ipath_flags |= IPATH_32BITCOUNTERS;
  634. dd->ipath_flags |= IPATH_GPIO_INTR;
  635. if (dd->ipath_htspeed != 800)
  636. ipath_dev_err(dd,
  637. "Incorrectly configured for HT @ %uMHz\n",
  638. dd->ipath_htspeed);
  639. ret = 0;
  640. bail:
  641. return ret;
  642. }
  643. static void ipath_check_htlink(struct ipath_devdata *dd)
  644. {
  645. u8 linkerr, link_off, i;
  646. for (i = 0; i < 2; i++) {
  647. link_off = dd->ipath_ht_slave_off + i * 4 + 0xd;
  648. if (pci_read_config_byte(dd->pcidev, link_off, &linkerr))
  649. dev_info(&dd->pcidev->dev, "Couldn't read "
  650. "linkerror%d of HT slave/primary block\n",
  651. i);
  652. else if (linkerr & 0xf0) {
  653. ipath_cdbg(VERBOSE, "HT linkerr%d bits 0x%x set, "
  654. "clearing\n", linkerr >> 4, i);
  655. /*
  656. * writing the linkerr bits that are set should
  657. * clear them
  658. */
  659. if (pci_write_config_byte(dd->pcidev, link_off,
  660. linkerr))
  661. ipath_dbg("Failed write to clear HT "
  662. "linkerror%d\n", i);
  663. if (pci_read_config_byte(dd->pcidev, link_off,
  664. &linkerr))
  665. dev_info(&dd->pcidev->dev,
  666. "Couldn't reread linkerror%d of "
  667. "HT slave/primary block\n", i);
  668. else if (linkerr & 0xf0)
  669. dev_info(&dd->pcidev->dev,
  670. "HT linkerror%d bits 0x%x "
  671. "couldn't be cleared\n",
  672. i, linkerr >> 4);
  673. }
  674. }
  675. }
  676. static int ipath_setup_ht_reset(struct ipath_devdata *dd)
  677. {
  678. ipath_dbg("No reset possible for this InfiniPath hardware\n");
  679. return 0;
  680. }
  681. #define HT_INTR_DISC_CONFIG 0x80 /* HT interrupt and discovery cap */
  682. #define HT_INTR_REG_INDEX 2 /* intconfig requires indirect accesses */
  683. /*
  684. * Bits 13-15 of command==0 is slave/primary block. Clear any HT CRC
  685. * errors. We only bother to do this at load time, because it's OK if
  686. * it happened before we were loaded (first time after boot/reset),
  687. * but any time after that, it's fatal anyway. Also need to not check
  688. * for for upper byte errors if we are in 8 bit mode, so figure out
  689. * our width. For now, at least, also complain if it's 8 bit.
  690. */
  691. static void slave_or_pri_blk(struct ipath_devdata *dd, struct pci_dev *pdev,
  692. int pos, u8 cap_type)
  693. {
  694. u8 linkwidth = 0, linkerr, link_a_b_off, link_off;
  695. u16 linkctrl = 0;
  696. int i;
  697. dd->ipath_ht_slave_off = pos;
  698. /* command word, master_host bit */
  699. /* master host || slave */
  700. if ((cap_type >> 2) & 1)
  701. link_a_b_off = 4;
  702. else
  703. link_a_b_off = 0;
  704. ipath_cdbg(VERBOSE, "HT%u (Link %c) connected to processor\n",
  705. link_a_b_off ? 1 : 0,
  706. link_a_b_off ? 'B' : 'A');
  707. link_a_b_off += pos;
  708. /*
  709. * check both link control registers; clear both HT CRC sets if
  710. * necessary.
  711. */
  712. for (i = 0; i < 2; i++) {
  713. link_off = pos + i * 4 + 0x4;
  714. if (pci_read_config_word(pdev, link_off, &linkctrl))
  715. ipath_dev_err(dd, "Couldn't read HT link control%d "
  716. "register\n", i);
  717. else if (linkctrl & (0xf << 8)) {
  718. ipath_cdbg(VERBOSE, "Clear linkctrl%d CRC Error "
  719. "bits %x\n", i, linkctrl & (0xf << 8));
  720. /*
  721. * now write them back to clear the error.
  722. */
  723. pci_write_config_byte(pdev, link_off,
  724. linkctrl & (0xf << 8));
  725. }
  726. }
  727. /*
  728. * As with HT CRC bits, same for protocol errors that might occur
  729. * during boot.
  730. */
  731. for (i = 0; i < 2; i++) {
  732. link_off = pos + i * 4 + 0xd;
  733. if (pci_read_config_byte(pdev, link_off, &linkerr))
  734. dev_info(&pdev->dev, "Couldn't read linkerror%d "
  735. "of HT slave/primary block\n", i);
  736. else if (linkerr & 0xf0) {
  737. ipath_cdbg(VERBOSE, "HT linkerr%d bits 0x%x set, "
  738. "clearing\n", linkerr >> 4, i);
  739. /*
  740. * writing the linkerr bits that are set will clear
  741. * them
  742. */
  743. if (pci_write_config_byte
  744. (pdev, link_off, linkerr))
  745. ipath_dbg("Failed write to clear HT "
  746. "linkerror%d\n", i);
  747. if (pci_read_config_byte(pdev, link_off, &linkerr))
  748. dev_info(&pdev->dev, "Couldn't reread "
  749. "linkerror%d of HT slave/primary "
  750. "block\n", i);
  751. else if (linkerr & 0xf0)
  752. dev_info(&pdev->dev, "HT linkerror%d bits "
  753. "0x%x couldn't be cleared\n",
  754. i, linkerr >> 4);
  755. }
  756. }
  757. /*
  758. * this is just for our link to the host, not devices connected
  759. * through tunnel.
  760. */
  761. if (pci_read_config_byte(pdev, link_a_b_off + 7, &linkwidth))
  762. ipath_dev_err(dd, "Couldn't read HT link width "
  763. "config register\n");
  764. else {
  765. u32 width;
  766. switch (linkwidth & 7) {
  767. case 5:
  768. width = 4;
  769. break;
  770. case 4:
  771. width = 2;
  772. break;
  773. case 3:
  774. width = 32;
  775. break;
  776. case 1:
  777. width = 16;
  778. break;
  779. case 0:
  780. default: /* if wrong, assume 8 bit */
  781. width = 8;
  782. break;
  783. }
  784. dd->ipath_htwidth = width;
  785. if (linkwidth != 0x11) {
  786. ipath_dev_err(dd, "Not configured for 16 bit HT "
  787. "(%x)\n", linkwidth);
  788. if (!(linkwidth & 0xf)) {
  789. ipath_dbg("Will ignore HT lane1 errors\n");
  790. dd->ipath_flags |= IPATH_8BIT_IN_HT0;
  791. }
  792. }
  793. }
  794. /*
  795. * this is just for our link to the host, not devices connected
  796. * through tunnel.
  797. */
  798. if (pci_read_config_byte(pdev, link_a_b_off + 0xd, &linkwidth))
  799. ipath_dev_err(dd, "Couldn't read HT link frequency "
  800. "config register\n");
  801. else {
  802. u32 speed;
  803. switch (linkwidth & 0xf) {
  804. case 6:
  805. speed = 1000;
  806. break;
  807. case 5:
  808. speed = 800;
  809. break;
  810. case 4:
  811. speed = 600;
  812. break;
  813. case 3:
  814. speed = 500;
  815. break;
  816. case 2:
  817. speed = 400;
  818. break;
  819. case 1:
  820. speed = 300;
  821. break;
  822. default:
  823. /*
  824. * assume reserved and vendor-specific are 200...
  825. */
  826. case 0:
  827. speed = 200;
  828. break;
  829. }
  830. dd->ipath_htspeed = speed;
  831. }
  832. }
  833. static int ipath_ht_intconfig(struct ipath_devdata *dd)
  834. {
  835. int ret;
  836. if (dd->ipath_intconfig) {
  837. ipath_write_kreg(dd, dd->ipath_kregs->kr_interruptconfig,
  838. dd->ipath_intconfig); /* interrupt address */
  839. ret = 0;
  840. } else {
  841. ipath_dev_err(dd, "No interrupts enabled, couldn't setup "
  842. "interrupt address\n");
  843. ret = -EINVAL;
  844. }
  845. return ret;
  846. }
  847. static void ipath_ht_irq_update(struct pci_dev *dev, int irq,
  848. struct ht_irq_msg *msg)
  849. {
  850. struct ipath_devdata *dd = pci_get_drvdata(dev);
  851. u64 prev_intconfig = dd->ipath_intconfig;
  852. dd->ipath_intconfig = msg->address_lo;
  853. dd->ipath_intconfig |= ((u64) msg->address_hi) << 32;
  854. /*
  855. * If the previous value of dd->ipath_intconfig is zero, we're
  856. * getting configured for the first time, and must not program the
  857. * intconfig register here (it will be programmed later, when the
  858. * hardware is ready). Otherwise, we should.
  859. */
  860. if (prev_intconfig)
  861. ipath_ht_intconfig(dd);
  862. }
  863. /**
  864. * ipath_setup_ht_config - setup the interruptconfig register
  865. * @dd: the infinipath device
  866. * @pdev: the PCI device
  867. *
  868. * setup the interruptconfig register from the HT config info.
  869. * Also clear CRC errors in HT linkcontrol, if necessary.
  870. * This is done only for the real hardware. It is done before
  871. * chip address space is initted, so can't touch infinipath registers
  872. */
  873. static int ipath_setup_ht_config(struct ipath_devdata *dd,
  874. struct pci_dev *pdev)
  875. {
  876. int pos, ret;
  877. ret = __ht_create_irq(pdev, 0, ipath_ht_irq_update);
  878. if (ret < 0) {
  879. ipath_dev_err(dd, "Couldn't create interrupt handler: "
  880. "err %d\n", ret);
  881. goto bail;
  882. }
  883. dd->ipath_irq = ret;
  884. ret = 0;
  885. /*
  886. * Handle clearing CRC errors in linkctrl register if necessary. We
  887. * do this early, before we ever enable errors or hardware errors,
  888. * mostly to avoid causing the chip to enter freeze mode.
  889. */
  890. pos = pci_find_capability(pdev, PCI_CAP_ID_HT);
  891. if (!pos) {
  892. ipath_dev_err(dd, "Couldn't find HyperTransport "
  893. "capability; no interrupts\n");
  894. ret = -ENODEV;
  895. goto bail;
  896. }
  897. do {
  898. u8 cap_type;
  899. /* the HT capability type byte is 3 bytes after the
  900. * capability byte.
  901. */
  902. if (pci_read_config_byte(pdev, pos + 3, &cap_type)) {
  903. dev_info(&pdev->dev, "Couldn't read config "
  904. "command @ %d\n", pos);
  905. continue;
  906. }
  907. if (!(cap_type & 0xE0))
  908. slave_or_pri_blk(dd, pdev, pos, cap_type);
  909. } while ((pos = pci_find_next_capability(pdev, pos,
  910. PCI_CAP_ID_HT)));
  911. bail:
  912. return ret;
  913. }
  914. /**
  915. * ipath_setup_ht_cleanup - clean up any per-chip chip-specific stuff
  916. * @dd: the infinipath device
  917. *
  918. * Called during driver unload.
  919. * This is currently a nop for the HT chip, not for all chips
  920. */
  921. static void ipath_setup_ht_cleanup(struct ipath_devdata *dd)
  922. {
  923. }
  924. /**
  925. * ipath_setup_ht_setextled - set the state of the two external LEDs
  926. * @dd: the infinipath device
  927. * @lst: the L state
  928. * @ltst: the LT state
  929. *
  930. * Set the state of the two external LEDs, to indicate physical and
  931. * logical state of IB link. For this chip (at least with recommended
  932. * board pinouts), LED1 is Green (physical state), and LED2 is Yellow
  933. * (logical state)
  934. *
  935. * Note: We try to match the Mellanox HCA LED behavior as best
  936. * we can. Green indicates physical link state is OK (something is
  937. * plugged in, and we can train).
  938. * Amber indicates the link is logically up (ACTIVE).
  939. * Mellanox further blinks the amber LED to indicate data packet
  940. * activity, but we have no hardware support for that, so it would
  941. * require waking up every 10-20 msecs and checking the counters
  942. * on the chip, and then turning the LED off if appropriate. That's
  943. * visible overhead, so not something we will do.
  944. *
  945. */
  946. static void ipath_setup_ht_setextled(struct ipath_devdata *dd,
  947. u64 lst, u64 ltst)
  948. {
  949. u64 extctl;
  950. unsigned long flags = 0;
  951. /* the diags use the LED to indicate diag info, so we leave
  952. * the external LED alone when the diags are running */
  953. if (ipath_diag_inuse)
  954. return;
  955. /* Allow override of LED display for, e.g. Locating system in rack */
  956. if (dd->ipath_led_override) {
  957. ltst = (dd->ipath_led_override & IPATH_LED_PHYS)
  958. ? INFINIPATH_IBCS_LT_STATE_LINKUP
  959. : INFINIPATH_IBCS_LT_STATE_DISABLED;
  960. lst = (dd->ipath_led_override & IPATH_LED_LOG)
  961. ? INFINIPATH_IBCS_L_STATE_ACTIVE
  962. : INFINIPATH_IBCS_L_STATE_DOWN;
  963. }
  964. spin_lock_irqsave(&dd->ipath_gpio_lock, flags);
  965. /*
  966. * start by setting both LED control bits to off, then turn
  967. * on the appropriate bit(s).
  968. */
  969. if (dd->ipath_boardrev == 8) { /* LS/X-1 uses different pins */
  970. /*
  971. * major difference is that INFINIPATH_EXTC_LEDGBLERR_OFF
  972. * is inverted, because it is normally used to indicate
  973. * a hardware fault at reset, if there were errors
  974. */
  975. extctl = (dd->ipath_extctrl & ~INFINIPATH_EXTC_LEDGBLOK_ON)
  976. | INFINIPATH_EXTC_LEDGBLERR_OFF;
  977. if (ltst == INFINIPATH_IBCS_LT_STATE_LINKUP)
  978. extctl &= ~INFINIPATH_EXTC_LEDGBLERR_OFF;
  979. if (lst == INFINIPATH_IBCS_L_STATE_ACTIVE)
  980. extctl |= INFINIPATH_EXTC_LEDGBLOK_ON;
  981. }
  982. else {
  983. extctl = dd->ipath_extctrl &
  984. ~(INFINIPATH_EXTC_LED1PRIPORT_ON |
  985. INFINIPATH_EXTC_LED2PRIPORT_ON);
  986. if (ltst == INFINIPATH_IBCS_LT_STATE_LINKUP)
  987. extctl |= INFINIPATH_EXTC_LED1PRIPORT_ON;
  988. if (lst == INFINIPATH_IBCS_L_STATE_ACTIVE)
  989. extctl |= INFINIPATH_EXTC_LED2PRIPORT_ON;
  990. }
  991. dd->ipath_extctrl = extctl;
  992. ipath_write_kreg(dd, dd->ipath_kregs->kr_extctrl, extctl);
  993. spin_unlock_irqrestore(&dd->ipath_gpio_lock, flags);
  994. }
  995. static void ipath_init_ht_variables(struct ipath_devdata *dd)
  996. {
  997. dd->ipath_gpio_sda_num = _IPATH_GPIO_SDA_NUM;
  998. dd->ipath_gpio_scl_num = _IPATH_GPIO_SCL_NUM;
  999. dd->ipath_gpio_sda = IPATH_GPIO_SDA;
  1000. dd->ipath_gpio_scl = IPATH_GPIO_SCL;
  1001. dd->ipath_i_bitsextant =
  1002. (INFINIPATH_I_RCVURG_MASK << INFINIPATH_I_RCVURG_SHIFT) |
  1003. (INFINIPATH_I_RCVAVAIL_MASK <<
  1004. INFINIPATH_I_RCVAVAIL_SHIFT) |
  1005. INFINIPATH_I_ERROR | INFINIPATH_I_SPIOSENT |
  1006. INFINIPATH_I_SPIOBUFAVAIL | INFINIPATH_I_GPIO;
  1007. dd->ipath_e_bitsextant =
  1008. INFINIPATH_E_RFORMATERR | INFINIPATH_E_RVCRC |
  1009. INFINIPATH_E_RICRC | INFINIPATH_E_RMINPKTLEN |
  1010. INFINIPATH_E_RMAXPKTLEN | INFINIPATH_E_RLONGPKTLEN |
  1011. INFINIPATH_E_RSHORTPKTLEN | INFINIPATH_E_RUNEXPCHAR |
  1012. INFINIPATH_E_RUNSUPVL | INFINIPATH_E_REBP |
  1013. INFINIPATH_E_RIBFLOW | INFINIPATH_E_RBADVERSION |
  1014. INFINIPATH_E_RRCVEGRFULL | INFINIPATH_E_RRCVHDRFULL |
  1015. INFINIPATH_E_RBADTID | INFINIPATH_E_RHDRLEN |
  1016. INFINIPATH_E_RHDR | INFINIPATH_E_RIBLOSTLINK |
  1017. INFINIPATH_E_SMINPKTLEN | INFINIPATH_E_SMAXPKTLEN |
  1018. INFINIPATH_E_SUNDERRUN | INFINIPATH_E_SPKTLEN |
  1019. INFINIPATH_E_SDROPPEDSMPPKT | INFINIPATH_E_SDROPPEDDATAPKT |
  1020. INFINIPATH_E_SPIOARMLAUNCH | INFINIPATH_E_SUNEXPERRPKTNUM |
  1021. INFINIPATH_E_SUNSUPVL | INFINIPATH_E_IBSTATUSCHANGED |
  1022. INFINIPATH_E_INVALIDADDR | INFINIPATH_E_RESET |
  1023. INFINIPATH_E_HARDWARE;
  1024. dd->ipath_hwe_bitsextant =
  1025. (INFINIPATH_HWE_HTCMEMPARITYERR_MASK <<
  1026. INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT) |
  1027. (INFINIPATH_HWE_TXEMEMPARITYERR_MASK <<
  1028. INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT) |
  1029. (INFINIPATH_HWE_RXEMEMPARITYERR_MASK <<
  1030. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT) |
  1031. INFINIPATH_HWE_HTCLNKABYTE0CRCERR |
  1032. INFINIPATH_HWE_HTCLNKABYTE1CRCERR |
  1033. INFINIPATH_HWE_HTCLNKBBYTE0CRCERR |
  1034. INFINIPATH_HWE_HTCLNKBBYTE1CRCERR |
  1035. INFINIPATH_HWE_HTCMISCERR4 |
  1036. INFINIPATH_HWE_HTCMISCERR5 | INFINIPATH_HWE_HTCMISCERR6 |
  1037. INFINIPATH_HWE_HTCMISCERR7 |
  1038. INFINIPATH_HWE_HTCBUSTREQPARITYERR |
  1039. INFINIPATH_HWE_HTCBUSTRESPPARITYERR |
  1040. INFINIPATH_HWE_HTCBUSIREQPARITYERR |
  1041. INFINIPATH_HWE_RXDSYNCMEMPARITYERR |
  1042. INFINIPATH_HWE_MEMBISTFAILED |
  1043. INFINIPATH_HWE_COREPLL_FBSLIP |
  1044. INFINIPATH_HWE_COREPLL_RFSLIP |
  1045. INFINIPATH_HWE_HTBPLL_FBSLIP |
  1046. INFINIPATH_HWE_HTBPLL_RFSLIP |
  1047. INFINIPATH_HWE_HTAPLL_FBSLIP |
  1048. INFINIPATH_HWE_HTAPLL_RFSLIP |
  1049. INFINIPATH_HWE_SERDESPLLFAILED |
  1050. INFINIPATH_HWE_IBCBUSTOSPCPARITYERR |
  1051. INFINIPATH_HWE_IBCBUSFRSPCPARITYERR;
  1052. dd->ipath_i_rcvavail_mask = INFINIPATH_I_RCVAVAIL_MASK;
  1053. dd->ipath_i_rcvurg_mask = INFINIPATH_I_RCVURG_MASK;
  1054. /*
  1055. * EEPROM error log 0 is TXE Parity errors. 1 is RXE Parity.
  1056. * 2 is Some Misc, 3 is reserved for future.
  1057. */
  1058. dd->ipath_eep_st_masks[0].hwerrs_to_log =
  1059. INFINIPATH_HWE_TXEMEMPARITYERR_MASK <<
  1060. INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT;
  1061. dd->ipath_eep_st_masks[1].hwerrs_to_log =
  1062. INFINIPATH_HWE_RXEMEMPARITYERR_MASK <<
  1063. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT;
  1064. dd->ipath_eep_st_masks[2].errs_to_log =
  1065. INFINIPATH_E_INVALIDADDR | INFINIPATH_E_RESET;
  1066. }
  1067. /**
  1068. * ipath_ht_init_hwerrors - enable hardware errors
  1069. * @dd: the infinipath device
  1070. *
  1071. * now that we have finished initializing everything that might reasonably
  1072. * cause a hardware error, and cleared those errors bits as they occur,
  1073. * we can enable hardware errors in the mask (potentially enabling
  1074. * freeze mode), and enable hardware errors as errors (along with
  1075. * everything else) in errormask
  1076. */
  1077. static void ipath_ht_init_hwerrors(struct ipath_devdata *dd)
  1078. {
  1079. ipath_err_t val;
  1080. u64 extsval;
  1081. extsval = ipath_read_kreg64(dd, dd->ipath_kregs->kr_extstatus);
  1082. if (!(extsval & INFINIPATH_EXTS_MEMBIST_ENDTEST))
  1083. ipath_dev_err(dd, "MemBIST did not complete!\n");
  1084. if (extsval & INFINIPATH_EXTS_MEMBIST_CORRECT)
  1085. ipath_dbg("MemBIST corrected\n");
  1086. ipath_check_htlink(dd);
  1087. /* barring bugs, all hwerrors become interrupts, which can */
  1088. val = -1LL;
  1089. /* don't look at crc lane1 if 8 bit */
  1090. if (dd->ipath_flags & IPATH_8BIT_IN_HT0)
  1091. val &= ~infinipath_hwe_htclnkabyte1crcerr;
  1092. /* don't look at crc lane1 if 8 bit */
  1093. if (dd->ipath_flags & IPATH_8BIT_IN_HT1)
  1094. val &= ~infinipath_hwe_htclnkbbyte1crcerr;
  1095. /*
  1096. * disable RXDSYNCMEMPARITY because external serdes is unused,
  1097. * and therefore the logic will never be used or initialized,
  1098. * and uninitialized state will normally result in this error
  1099. * being asserted. Similarly for the external serdess pll
  1100. * lock signal.
  1101. */
  1102. val &= ~(INFINIPATH_HWE_SERDESPLLFAILED |
  1103. INFINIPATH_HWE_RXDSYNCMEMPARITYERR);
  1104. /*
  1105. * Disable MISCERR4 because of an inversion in the HT core
  1106. * logic checking for errors that cause this bit to be set.
  1107. * The errata can also cause the protocol error bit to be set
  1108. * in the HT config space linkerror register(s).
  1109. */
  1110. val &= ~INFINIPATH_HWE_HTCMISCERR4;
  1111. /*
  1112. * PLL ignored because MDIO interface has a logic problem
  1113. * for reads, on Comstock and Ponderosa. BRINGUP
  1114. */
  1115. if (dd->ipath_boardrev == 4 || dd->ipath_boardrev == 9)
  1116. val &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  1117. dd->ipath_hwerrmask = val;
  1118. }
  1119. /**
  1120. * ipath_ht_bringup_serdes - bring up the serdes
  1121. * @dd: the infinipath device
  1122. */
  1123. static int ipath_ht_bringup_serdes(struct ipath_devdata *dd)
  1124. {
  1125. u64 val, config1;
  1126. int ret = 0, change = 0;
  1127. ipath_dbg("Trying to bringup serdes\n");
  1128. if (ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus) &
  1129. INFINIPATH_HWE_SERDESPLLFAILED)
  1130. {
  1131. ipath_dbg("At start, serdes PLL failed bit set in "
  1132. "hwerrstatus, clearing and continuing\n");
  1133. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  1134. INFINIPATH_HWE_SERDESPLLFAILED);
  1135. }
  1136. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  1137. config1 = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig1);
  1138. ipath_cdbg(VERBOSE, "Initial serdes status is config0=%llx "
  1139. "config1=%llx, sstatus=%llx xgxs %llx\n",
  1140. (unsigned long long) val, (unsigned long long) config1,
  1141. (unsigned long long)
  1142. ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesstatus),
  1143. (unsigned long long)
  1144. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  1145. /* force reset on */
  1146. val |= INFINIPATH_SERDC0_RESET_PLL
  1147. /* | INFINIPATH_SERDC0_RESET_MASK */
  1148. ;
  1149. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  1150. udelay(15); /* need pll reset set at least for a bit */
  1151. if (val & INFINIPATH_SERDC0_RESET_PLL) {
  1152. u64 val2 = val &= ~INFINIPATH_SERDC0_RESET_PLL;
  1153. /* set lane resets, and tx idle, during pll reset */
  1154. val2 |= INFINIPATH_SERDC0_RESET_MASK |
  1155. INFINIPATH_SERDC0_TXIDLE;
  1156. ipath_cdbg(VERBOSE, "Clearing serdes PLL reset (writing "
  1157. "%llx)\n", (unsigned long long) val2);
  1158. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0,
  1159. val2);
  1160. /*
  1161. * be sure chip saw it
  1162. */
  1163. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1164. /*
  1165. * need pll reset clear at least 11 usec before lane
  1166. * resets cleared; give it a few more
  1167. */
  1168. udelay(15);
  1169. val = val2; /* for check below */
  1170. }
  1171. if (val & (INFINIPATH_SERDC0_RESET_PLL |
  1172. INFINIPATH_SERDC0_RESET_MASK |
  1173. INFINIPATH_SERDC0_TXIDLE)) {
  1174. val &= ~(INFINIPATH_SERDC0_RESET_PLL |
  1175. INFINIPATH_SERDC0_RESET_MASK |
  1176. INFINIPATH_SERDC0_TXIDLE);
  1177. /* clear them */
  1178. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0,
  1179. val);
  1180. }
  1181. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  1182. if (((val >> INFINIPATH_XGXS_MDIOADDR_SHIFT) &
  1183. INFINIPATH_XGXS_MDIOADDR_MASK) != 3) {
  1184. val &= ~(INFINIPATH_XGXS_MDIOADDR_MASK <<
  1185. INFINIPATH_XGXS_MDIOADDR_SHIFT);
  1186. /*
  1187. * we use address 3
  1188. */
  1189. val |= 3ULL << INFINIPATH_XGXS_MDIOADDR_SHIFT;
  1190. change = 1;
  1191. }
  1192. if (val & INFINIPATH_XGXS_RESET) {
  1193. /* normally true after boot */
  1194. val &= ~INFINIPATH_XGXS_RESET;
  1195. change = 1;
  1196. }
  1197. if (((val >> INFINIPATH_XGXS_RX_POL_SHIFT) &
  1198. INFINIPATH_XGXS_RX_POL_MASK) != dd->ipath_rx_pol_inv ) {
  1199. /* need to compensate for Tx inversion in partner */
  1200. val &= ~(INFINIPATH_XGXS_RX_POL_MASK <<
  1201. INFINIPATH_XGXS_RX_POL_SHIFT);
  1202. val |= dd->ipath_rx_pol_inv <<
  1203. INFINIPATH_XGXS_RX_POL_SHIFT;
  1204. change = 1;
  1205. }
  1206. if (change)
  1207. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  1208. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  1209. /* clear current and de-emphasis bits */
  1210. config1 &= ~0x0ffffffff00ULL;
  1211. /* set current to 20ma */
  1212. config1 |= 0x00000000000ULL;
  1213. /* set de-emphasis to -5.68dB */
  1214. config1 |= 0x0cccc000000ULL;
  1215. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig1, config1);
  1216. ipath_cdbg(VERBOSE, "After setup: serdes status is config0=%llx "
  1217. "config1=%llx, sstatus=%llx xgxs %llx\n",
  1218. (unsigned long long) val, (unsigned long long) config1,
  1219. (unsigned long long)
  1220. ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesstatus),
  1221. (unsigned long long)
  1222. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  1223. if (!ipath_waitfor_mdio_cmdready(dd)) {
  1224. ipath_write_kreg(dd, dd->ipath_kregs->kr_mdio,
  1225. ipath_mdio_req(IPATH_MDIO_CMD_READ, 31,
  1226. IPATH_MDIO_CTRL_XGXS_REG_8,
  1227. 0));
  1228. if (ipath_waitfor_complete(dd, dd->ipath_kregs->kr_mdio,
  1229. IPATH_MDIO_DATAVALID, &val))
  1230. ipath_dbg("Never got MDIO data for XGXS status "
  1231. "read\n");
  1232. else
  1233. ipath_cdbg(VERBOSE, "MDIO Read reg8, "
  1234. "'bank' 31 %x\n", (u32) val);
  1235. } else
  1236. ipath_dbg("Never got MDIO cmdready for XGXS status read\n");
  1237. return ret; /* for now, say we always succeeded */
  1238. }
  1239. /**
  1240. * ipath_ht_quiet_serdes - set serdes to txidle
  1241. * @dd: the infinipath device
  1242. * driver is being unloaded
  1243. */
  1244. static void ipath_ht_quiet_serdes(struct ipath_devdata *dd)
  1245. {
  1246. u64 val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  1247. val |= INFINIPATH_SERDC0_TXIDLE;
  1248. ipath_dbg("Setting TxIdleEn on serdes (config0 = %llx)\n",
  1249. (unsigned long long) val);
  1250. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  1251. }
  1252. /**
  1253. * ipath_pe_put_tid - write a TID in chip
  1254. * @dd: the infinipath device
  1255. * @tidptr: pointer to the expected TID (in chip) to udpate
  1256. * @tidtype: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0) for expected
  1257. * @pa: physical address of in memory buffer; ipath_tidinvalid if freeing
  1258. *
  1259. * This exists as a separate routine to allow for special locking etc.
  1260. * It's used for both the full cleanup on exit, as well as the normal
  1261. * setup and teardown.
  1262. */
  1263. static void ipath_ht_put_tid(struct ipath_devdata *dd,
  1264. u64 __iomem *tidptr, u32 type,
  1265. unsigned long pa)
  1266. {
  1267. if (!dd->ipath_kregbase)
  1268. return;
  1269. if (pa != dd->ipath_tidinvalid) {
  1270. if (unlikely((pa & ~INFINIPATH_RT_ADDR_MASK))) {
  1271. dev_info(&dd->pcidev->dev,
  1272. "physaddr %lx has more than "
  1273. "40 bits, using only 40!!!\n", pa);
  1274. pa &= INFINIPATH_RT_ADDR_MASK;
  1275. }
  1276. if (type == RCVHQ_RCV_TYPE_EAGER)
  1277. pa |= dd->ipath_tidtemplate;
  1278. else {
  1279. /* in words (fixed, full page). */
  1280. u64 lenvalid = PAGE_SIZE >> 2;
  1281. lenvalid <<= INFINIPATH_RT_BUFSIZE_SHIFT;
  1282. pa |= lenvalid | INFINIPATH_RT_VALID;
  1283. }
  1284. }
  1285. writeq(pa, tidptr);
  1286. }
  1287. /**
  1288. * ipath_ht_clear_tid - clear all TID entries for a port, expected and eager
  1289. * @dd: the infinipath device
  1290. * @port: the port
  1291. *
  1292. * Used from ipath_close(), and at chip initialization.
  1293. */
  1294. static void ipath_ht_clear_tids(struct ipath_devdata *dd, unsigned port)
  1295. {
  1296. u64 __iomem *tidbase;
  1297. int i;
  1298. if (!dd->ipath_kregbase)
  1299. return;
  1300. ipath_cdbg(VERBOSE, "Invalidate TIDs for port %u\n", port);
  1301. /*
  1302. * need to invalidate all of the expected TID entries for this
  1303. * port, so we don't have valid entries that might somehow get
  1304. * used (early in next use of this port, or through some bug)
  1305. */
  1306. tidbase = (u64 __iomem *) ((char __iomem *)(dd->ipath_kregbase) +
  1307. dd->ipath_rcvtidbase +
  1308. port * dd->ipath_rcvtidcnt *
  1309. sizeof(*tidbase));
  1310. for (i = 0; i < dd->ipath_rcvtidcnt; i++)
  1311. ipath_ht_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
  1312. dd->ipath_tidinvalid);
  1313. tidbase = (u64 __iomem *) ((char __iomem *)(dd->ipath_kregbase) +
  1314. dd->ipath_rcvegrbase +
  1315. port * dd->ipath_rcvegrcnt *
  1316. sizeof(*tidbase));
  1317. for (i = 0; i < dd->ipath_rcvegrcnt; i++)
  1318. ipath_ht_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
  1319. dd->ipath_tidinvalid);
  1320. }
  1321. /**
  1322. * ipath_ht_tidtemplate - setup constants for TID updates
  1323. * @dd: the infinipath device
  1324. *
  1325. * We setup stuff that we use a lot, to avoid calculating each time
  1326. */
  1327. static void ipath_ht_tidtemplate(struct ipath_devdata *dd)
  1328. {
  1329. dd->ipath_tidtemplate = dd->ipath_ibmaxlen >> 2;
  1330. dd->ipath_tidtemplate <<= INFINIPATH_RT_BUFSIZE_SHIFT;
  1331. dd->ipath_tidtemplate |= INFINIPATH_RT_VALID;
  1332. /*
  1333. * work around chip errata bug 7358, by marking invalid tids
  1334. * as having max length
  1335. */
  1336. dd->ipath_tidinvalid = (-1LL & INFINIPATH_RT_BUFSIZE_MASK) <<
  1337. INFINIPATH_RT_BUFSIZE_SHIFT;
  1338. }
  1339. static int ipath_ht_early_init(struct ipath_devdata *dd)
  1340. {
  1341. u32 __iomem *piobuf;
  1342. u32 pioincr, val32;
  1343. int i;
  1344. /*
  1345. * one cache line; long IB headers will spill over into received
  1346. * buffer
  1347. */
  1348. dd->ipath_rcvhdrentsize = 16;
  1349. dd->ipath_rcvhdrsize = IPATH_DFLT_RCVHDRSIZE;
  1350. /*
  1351. * For HT, we allocate a somewhat overly large eager buffer,
  1352. * such that we can guarantee that we can receive the largest
  1353. * packet that we can send out. To truly support a 4KB MTU,
  1354. * we need to bump this to a large value. To date, other than
  1355. * testing, we have never encountered an HCA that can really
  1356. * send 4KB MTU packets, so we do not handle that (we'll get
  1357. * errors interrupts if we ever see one).
  1358. */
  1359. dd->ipath_rcvegrbufsize = dd->ipath_piosize2k;
  1360. /*
  1361. * the min() check here is currently a nop, but it may not
  1362. * always be, depending on just how we do ipath_rcvegrbufsize
  1363. */
  1364. dd->ipath_ibmaxlen = min(dd->ipath_piosize2k,
  1365. dd->ipath_rcvegrbufsize);
  1366. dd->ipath_init_ibmaxlen = dd->ipath_ibmaxlen;
  1367. ipath_ht_tidtemplate(dd);
  1368. /*
  1369. * zero all the TID entries at startup. We do this for sanity,
  1370. * in case of a previous driver crash of some kind, and also
  1371. * because the chip powers up with these memories in an unknown
  1372. * state. Use portcnt, not cfgports, since this is for the
  1373. * full chip, not for current (possibly different) configuration
  1374. * value.
  1375. * Chip Errata bug 6447
  1376. */
  1377. for (val32 = 0; val32 < dd->ipath_portcnt; val32++)
  1378. ipath_ht_clear_tids(dd, val32);
  1379. /*
  1380. * write the pbc of each buffer, to be sure it's initialized, then
  1381. * cancel all the buffers, and also abort any packets that might
  1382. * have been in flight for some reason (the latter is for driver
  1383. * unload/reload, but isn't a bad idea at first init). PIO send
  1384. * isn't enabled at this point, so there is no danger of sending
  1385. * these out on the wire.
  1386. * Chip Errata bug 6610
  1387. */
  1388. piobuf = (u32 __iomem *) (((char __iomem *)(dd->ipath_kregbase)) +
  1389. dd->ipath_piobufbase);
  1390. pioincr = dd->ipath_palign / sizeof(*piobuf);
  1391. for (i = 0; i < dd->ipath_piobcnt2k; i++) {
  1392. /*
  1393. * reasonable word count, just to init pbc
  1394. */
  1395. writel(16, piobuf);
  1396. piobuf += pioincr;
  1397. }
  1398. ipath_get_eeprom_info(dd);
  1399. if (dd->ipath_boardrev == 5 && dd->ipath_serial[0] == '1' &&
  1400. dd->ipath_serial[1] == '2' && dd->ipath_serial[2] == '8') {
  1401. /*
  1402. * Later production QHT7040 has same changes as QHT7140, so
  1403. * can use GPIO interrupts. They have serial #'s starting
  1404. * with 128, rather than 112.
  1405. */
  1406. if (dd->ipath_serial[0] == '1' &&
  1407. dd->ipath_serial[1] == '2' &&
  1408. dd->ipath_serial[2] == '8')
  1409. dd->ipath_flags |= IPATH_GPIO_INTR;
  1410. else {
  1411. ipath_dev_err(dd, "Unsupported InfiniPath board "
  1412. "(serial number %.16s)!\n",
  1413. dd->ipath_serial);
  1414. return 1;
  1415. }
  1416. }
  1417. if (dd->ipath_minrev >= 4) {
  1418. /* Rev4+ reports extra errors via internal GPIO pins */
  1419. dd->ipath_flags |= IPATH_GPIO_ERRINTRS;
  1420. dd->ipath_gpio_mask |= IPATH_GPIO_ERRINTR_MASK;
  1421. ipath_write_kreg(dd, dd->ipath_kregs->kr_gpio_mask,
  1422. dd->ipath_gpio_mask);
  1423. }
  1424. return 0;
  1425. }
  1426. static int ipath_ht_txe_recover(struct ipath_devdata *dd)
  1427. {
  1428. int cnt = ++ipath_stats.sps_txeparity;
  1429. if (cnt >= IPATH_MAX_PARITY_ATTEMPTS) {
  1430. if (cnt == IPATH_MAX_PARITY_ATTEMPTS)
  1431. ipath_dev_err(dd,
  1432. "Too many attempts to recover from "
  1433. "TXE parity, giving up\n");
  1434. return 0;
  1435. }
  1436. dev_info(&dd->pcidev->dev,
  1437. "Recovering from TXE PIO parity error\n");
  1438. return 1;
  1439. }
  1440. /**
  1441. * ipath_init_ht_get_base_info - set chip-specific flags for user code
  1442. * @dd: the infinipath device
  1443. * @kbase: ipath_base_info pointer
  1444. *
  1445. * We set the PCIE flag because the lower bandwidth on PCIe vs
  1446. * HyperTransport can affect some user packet algorithms.
  1447. */
  1448. static int ipath_ht_get_base_info(struct ipath_portdata *pd, void *kbase)
  1449. {
  1450. struct ipath_base_info *kinfo = kbase;
  1451. kinfo->spi_runtime_flags |= IPATH_RUNTIME_HT |
  1452. IPATH_RUNTIME_PIO_REGSWAPPED;
  1453. if (pd->port_dd->ipath_minrev < 4)
  1454. kinfo->spi_runtime_flags |= IPATH_RUNTIME_RCVHDR_COPY;
  1455. return 0;
  1456. }
  1457. static void ipath_ht_free_irq(struct ipath_devdata *dd)
  1458. {
  1459. free_irq(dd->ipath_irq, dd);
  1460. ht_destroy_irq(dd->ipath_irq);
  1461. dd->ipath_irq = 0;
  1462. dd->ipath_intconfig = 0;
  1463. }
  1464. /**
  1465. * ipath_init_iba6110_funcs - set up the chip-specific function pointers
  1466. * @dd: the infinipath device
  1467. *
  1468. * This is global, and is called directly at init to set up the
  1469. * chip-specific function pointers for later use.
  1470. */
  1471. void ipath_init_iba6110_funcs(struct ipath_devdata *dd)
  1472. {
  1473. dd->ipath_f_intrsetup = ipath_ht_intconfig;
  1474. dd->ipath_f_bus = ipath_setup_ht_config;
  1475. dd->ipath_f_reset = ipath_setup_ht_reset;
  1476. dd->ipath_f_get_boardname = ipath_ht_boardname;
  1477. dd->ipath_f_init_hwerrors = ipath_ht_init_hwerrors;
  1478. dd->ipath_f_early_init = ipath_ht_early_init;
  1479. dd->ipath_f_handle_hwerrors = ipath_ht_handle_hwerrors;
  1480. dd->ipath_f_quiet_serdes = ipath_ht_quiet_serdes;
  1481. dd->ipath_f_bringup_serdes = ipath_ht_bringup_serdes;
  1482. dd->ipath_f_clear_tids = ipath_ht_clear_tids;
  1483. dd->ipath_f_put_tid = ipath_ht_put_tid;
  1484. dd->ipath_f_cleanup = ipath_setup_ht_cleanup;
  1485. dd->ipath_f_setextled = ipath_setup_ht_setextled;
  1486. dd->ipath_f_get_base_info = ipath_ht_get_base_info;
  1487. dd->ipath_f_free_irq = ipath_ht_free_irq;
  1488. /*
  1489. * initialize chip-specific variables
  1490. */
  1491. dd->ipath_f_tidtemplate = ipath_ht_tidtemplate;
  1492. /*
  1493. * setup the register offsets, since they are different for each
  1494. * chip
  1495. */
  1496. dd->ipath_kregs = &ipath_ht_kregs;
  1497. dd->ipath_cregs = &ipath_ht_cregs;
  1498. /*
  1499. * do very early init that is needed before ipath_f_bus is
  1500. * called
  1501. */
  1502. ipath_init_ht_variables(dd);
  1503. }