setup-pci.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * linux/drivers/ide/setup-pci.c Version 1.10 2002/08/19
  3. *
  4. * Copyright (c) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  5. *
  6. * Copyright (c) 1995-1998 Mark Lord
  7. * May be copied or modified under the terms of the GNU General Public License
  8. */
  9. /*
  10. * This module provides support for automatic detection and
  11. * configuration of all PCI IDE interfaces present in a system.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/timer.h>
  19. #include <linux/mm.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/ide.h>
  22. #include <linux/dma-mapping.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. /**
  26. * ide_match_hwif - match a PCI IDE against an ide_hwif
  27. * @io_base: I/O base of device
  28. * @bootable: set if its bootable
  29. * @name: name of device
  30. *
  31. * Match a PCI IDE port against an entry in ide_hwifs[],
  32. * based on io_base port if possible. Return the matching hwif,
  33. * or a new hwif. If we find an error (clashing, out of devices, etc)
  34. * return NULL
  35. *
  36. * FIXME: we need to handle mmio matches here too
  37. */
  38. static ide_hwif_t *ide_match_hwif(unsigned long io_base, u8 bootable, const char *name)
  39. {
  40. int h;
  41. ide_hwif_t *hwif;
  42. /*
  43. * Look for a hwif with matching io_base specified using
  44. * parameters to ide_setup().
  45. */
  46. for (h = 0; h < MAX_HWIFS; ++h) {
  47. hwif = &ide_hwifs[h];
  48. if (hwif->io_ports[IDE_DATA_OFFSET] == io_base) {
  49. if (hwif->chipset == ide_forced)
  50. return hwif; /* a perfect match */
  51. }
  52. }
  53. /*
  54. * Look for a hwif with matching io_base default value.
  55. * If chipset is "ide_unknown", then claim that hwif slot.
  56. * Otherwise, some other chipset has already claimed it.. :(
  57. */
  58. for (h = 0; h < MAX_HWIFS; ++h) {
  59. hwif = &ide_hwifs[h];
  60. if (hwif->io_ports[IDE_DATA_OFFSET] == io_base) {
  61. if (hwif->chipset == ide_unknown)
  62. return hwif; /* match */
  63. printk(KERN_ERR "%s: port 0x%04lx already claimed by %s\n",
  64. name, io_base, hwif->name);
  65. return NULL; /* already claimed */
  66. }
  67. }
  68. /*
  69. * Okay, there is no hwif matching our io_base,
  70. * so we'll just claim an unassigned slot.
  71. * Give preference to claiming other slots before claiming ide0/ide1,
  72. * just in case there's another interface yet-to-be-scanned
  73. * which uses ports 1f0/170 (the ide0/ide1 defaults).
  74. *
  75. * Unless there is a bootable card that does not use the standard
  76. * ports 1f0/170 (the ide0/ide1 defaults). The (bootable) flag.
  77. */
  78. if (bootable) {
  79. for (h = 0; h < MAX_HWIFS; ++h) {
  80. hwif = &ide_hwifs[h];
  81. if (hwif->chipset == ide_unknown)
  82. return hwif; /* pick an unused entry */
  83. }
  84. } else {
  85. for (h = 2; h < MAX_HWIFS; ++h) {
  86. hwif = ide_hwifs + h;
  87. if (hwif->chipset == ide_unknown)
  88. return hwif; /* pick an unused entry */
  89. }
  90. }
  91. for (h = 0; h < 2 && h < MAX_HWIFS; ++h) {
  92. hwif = ide_hwifs + h;
  93. if (hwif->chipset == ide_unknown)
  94. return hwif; /* pick an unused entry */
  95. }
  96. printk(KERN_ERR "%s: too many IDE interfaces, no room in table\n", name);
  97. return NULL;
  98. }
  99. /**
  100. * ide_setup_pci_baseregs - place a PCI IDE controller native
  101. * @dev: PCI device of interface to switch native
  102. * @name: Name of interface
  103. *
  104. * We attempt to place the PCI interface into PCI native mode. If
  105. * we succeed the BARs are ok and the controller is in PCI mode.
  106. * Returns 0 on success or an errno code.
  107. *
  108. * FIXME: if we program the interface and then fail to set the BARS
  109. * we don't switch it back to legacy mode. Do we actually care ??
  110. */
  111. static int ide_setup_pci_baseregs (struct pci_dev *dev, const char *name)
  112. {
  113. u8 progif = 0;
  114. /*
  115. * Place both IDE interfaces into PCI "native" mode:
  116. */
  117. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  118. (progif & 5) != 5) {
  119. if ((progif & 0xa) != 0xa) {
  120. printk(KERN_INFO "%s: device not capable of full "
  121. "native PCI mode\n", name);
  122. return -EOPNOTSUPP;
  123. }
  124. printk("%s: placing both ports into native PCI mode\n", name);
  125. (void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
  126. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  127. (progif & 5) != 5) {
  128. printk(KERN_ERR "%s: rewrite of PROGIF failed, wanted "
  129. "0x%04x, got 0x%04x\n",
  130. name, progif|5, progif);
  131. return -EOPNOTSUPP;
  132. }
  133. }
  134. return 0;
  135. }
  136. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  137. /**
  138. * ide_get_or_set_dma_base - setup BMIBA
  139. * @d: IDE port info
  140. * @hwif: IDE interface
  141. *
  142. * Fetch the DMA Bus-Master-I/O-Base-Address (BMIBA) from PCI space.
  143. * Where a device has a partner that is already in DMA mode we check
  144. * and enforce IDE simplex rules.
  145. */
  146. static unsigned long ide_get_or_set_dma_base(const struct ide_port_info *d, ide_hwif_t *hwif)
  147. {
  148. unsigned long dma_base = 0;
  149. struct pci_dev *dev = hwif->pci_dev;
  150. if (hwif->mmio)
  151. return hwif->dma_base;
  152. if (hwif->mate && hwif->mate->dma_base) {
  153. dma_base = hwif->mate->dma_base - (hwif->channel ? 0 : 8);
  154. } else {
  155. u8 baridx = (d->host_flags & IDE_HFLAG_CS5520) ? 2 : 4;
  156. dma_base = pci_resource_start(dev, baridx);
  157. if (dma_base == 0)
  158. printk(KERN_ERR "%s: DMA base is invalid\n", d->name);
  159. }
  160. if ((d->host_flags & IDE_HFLAG_CS5520) == 0 && dma_base) {
  161. u8 simplex_stat = 0;
  162. dma_base += hwif->channel ? 8 : 0;
  163. switch(dev->device) {
  164. case PCI_DEVICE_ID_AL_M5219:
  165. case PCI_DEVICE_ID_AL_M5229:
  166. case PCI_DEVICE_ID_AMD_VIPER_7409:
  167. case PCI_DEVICE_ID_CMD_643:
  168. case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
  169. case PCI_DEVICE_ID_REVOLUTION:
  170. simplex_stat = inb(dma_base + 2);
  171. outb(simplex_stat & 0x60, dma_base + 2);
  172. simplex_stat = inb(dma_base + 2);
  173. if (simplex_stat & 0x80) {
  174. printk(KERN_INFO "%s: simplex device: "
  175. "DMA forced\n",
  176. d->name);
  177. }
  178. break;
  179. default:
  180. /*
  181. * If the device claims "simplex" DMA,
  182. * this means only one of the two interfaces
  183. * can be trusted with DMA at any point in time.
  184. * So we should enable DMA only on one of the
  185. * two interfaces.
  186. */
  187. simplex_stat = hwif->INB(dma_base + 2);
  188. if (simplex_stat & 0x80) {
  189. /* simplex device? */
  190. /*
  191. * At this point we haven't probed the drives so we can't make the
  192. * appropriate decision. Really we should defer this problem
  193. * until we tune the drive then try to grab DMA ownership if we want
  194. * to be the DMA end. This has to be become dynamic to handle hot
  195. * plug.
  196. */
  197. if (hwif->mate && hwif->mate->dma_base) {
  198. printk(KERN_INFO "%s: simplex device: "
  199. "DMA disabled\n",
  200. d->name);
  201. dma_base = 0;
  202. }
  203. }
  204. }
  205. }
  206. return dma_base;
  207. }
  208. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  209. void ide_setup_pci_noise(struct pci_dev *dev, const struct ide_port_info *d)
  210. {
  211. printk(KERN_INFO "%s: IDE controller (0x%04x:0x%04x rev 0x%02x) at "
  212. " PCI slot %s\n", d->name, dev->vendor, dev->device,
  213. dev->revision, pci_name(dev));
  214. }
  215. EXPORT_SYMBOL_GPL(ide_setup_pci_noise);
  216. /**
  217. * ide_pci_enable - do PCI enables
  218. * @dev: PCI device
  219. * @d: IDE port info
  220. *
  221. * Enable the IDE PCI device. We attempt to enable the device in full
  222. * but if that fails then we only need BAR4 so we will enable that.
  223. *
  224. * Returns zero on success or an error code
  225. */
  226. static int ide_pci_enable(struct pci_dev *dev, const struct ide_port_info *d)
  227. {
  228. int ret;
  229. if (pci_enable_device(dev)) {
  230. ret = pci_enable_device_bars(dev, 1 << 4);
  231. if (ret < 0) {
  232. printk(KERN_WARNING "%s: (ide_setup_pci_device:) "
  233. "Could not enable device.\n", d->name);
  234. goto out;
  235. }
  236. printk(KERN_WARNING "%s: BIOS configuration fixed.\n", d->name);
  237. }
  238. /*
  239. * assume all devices can do 32-bit DMA for now, we can add
  240. * a DMA mask field to the struct ide_port_info if we need it
  241. * (or let lower level driver set the DMA mask)
  242. */
  243. ret = pci_set_dma_mask(dev, DMA_32BIT_MASK);
  244. if (ret < 0) {
  245. printk(KERN_ERR "%s: can't set dma mask\n", d->name);
  246. goto out;
  247. }
  248. /* FIXME: Temporary - until we put in the hotplug interface logic
  249. Check that the bits we want are not in use by someone else. */
  250. ret = pci_request_region(dev, 4, "ide_tmp");
  251. if (ret < 0)
  252. goto out;
  253. pci_release_region(dev, 4);
  254. out:
  255. return ret;
  256. }
  257. /**
  258. * ide_pci_configure - configure an unconfigured device
  259. * @dev: PCI device
  260. * @d: IDE port info
  261. *
  262. * Enable and configure the PCI device we have been passed.
  263. * Returns zero on success or an error code.
  264. */
  265. static int ide_pci_configure(struct pci_dev *dev, const struct ide_port_info *d)
  266. {
  267. u16 pcicmd = 0;
  268. /*
  269. * PnP BIOS was *supposed* to have setup this device, but we
  270. * can do it ourselves, so long as the BIOS has assigned an IRQ
  271. * (or possibly the device is using a "legacy header" for IRQs).
  272. * Maybe the user deliberately *disabled* the device,
  273. * but we'll eventually ignore it again if no drives respond.
  274. */
  275. if (ide_setup_pci_baseregs(dev, d->name) || pci_write_config_word(dev, PCI_COMMAND, pcicmd|PCI_COMMAND_IO))
  276. {
  277. printk(KERN_INFO "%s: device disabled (BIOS)\n", d->name);
  278. return -ENODEV;
  279. }
  280. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd)) {
  281. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  282. return -EIO;
  283. }
  284. if (!(pcicmd & PCI_COMMAND_IO)) {
  285. printk(KERN_ERR "%s: unable to enable IDE controller\n", d->name);
  286. return -ENXIO;
  287. }
  288. return 0;
  289. }
  290. /**
  291. * ide_pci_check_iomem - check a register is I/O
  292. * @dev: PCI device
  293. * @d: IDE port info
  294. * @bar: BAR number
  295. *
  296. * Checks if a BAR is configured and points to MMIO space. If so
  297. * print an error and return an error code. Otherwise return 0
  298. */
  299. static int ide_pci_check_iomem(struct pci_dev *dev, const struct ide_port_info *d, int bar)
  300. {
  301. ulong flags = pci_resource_flags(dev, bar);
  302. /* Unconfigured ? */
  303. if (!flags || pci_resource_len(dev, bar) == 0)
  304. return 0;
  305. /* I/O space */
  306. if(flags & PCI_BASE_ADDRESS_IO_MASK)
  307. return 0;
  308. /* Bad */
  309. printk(KERN_ERR "%s: IO baseregs (BIOS) are reported "
  310. "as MEM, report to "
  311. "<andre@linux-ide.org>.\n", d->name);
  312. return -EINVAL;
  313. }
  314. /**
  315. * ide_hwif_configure - configure an IDE interface
  316. * @dev: PCI device holding interface
  317. * @d: IDE port info
  318. * @mate: Paired interface if any
  319. *
  320. * Perform the initial set up for the hardware interface structure. This
  321. * is done per interface port rather than per PCI device. There may be
  322. * more than one port per device.
  323. *
  324. * Returns the new hardware interface structure, or NULL on a failure
  325. */
  326. static ide_hwif_t *ide_hwif_configure(struct pci_dev *dev, const struct ide_port_info *d, ide_hwif_t *mate, int port, int irq)
  327. {
  328. unsigned long ctl = 0, base = 0;
  329. ide_hwif_t *hwif;
  330. u8 bootable = (d->host_flags & IDE_HFLAG_BOOTABLE) ? 1 : 0;
  331. if ((d->host_flags & IDE_HFLAG_ISA_PORTS) == 0) {
  332. /* Possibly we should fail if these checks report true */
  333. ide_pci_check_iomem(dev, d, 2*port);
  334. ide_pci_check_iomem(dev, d, 2*port+1);
  335. ctl = pci_resource_start(dev, 2*port+1);
  336. base = pci_resource_start(dev, 2*port);
  337. if ((ctl && !base) || (base && !ctl)) {
  338. printk(KERN_ERR "%s: inconsistent baseregs (BIOS) "
  339. "for port %d, skipping\n", d->name, port);
  340. return NULL;
  341. }
  342. }
  343. if (!ctl)
  344. {
  345. /* Use default values */
  346. ctl = port ? 0x374 : 0x3f4;
  347. base = port ? 0x170 : 0x1f0;
  348. }
  349. if ((hwif = ide_match_hwif(base, bootable, d->name)) == NULL)
  350. return NULL; /* no room in ide_hwifs[] */
  351. if (hwif->io_ports[IDE_DATA_OFFSET] != base ||
  352. hwif->io_ports[IDE_CONTROL_OFFSET] != (ctl | 2)) {
  353. hw_regs_t hw;
  354. memset(&hw, 0, sizeof(hw));
  355. #ifndef CONFIG_IDE_ARCH_OBSOLETE_INIT
  356. ide_std_init_ports(&hw, base, ctl | 2);
  357. #else
  358. ide_init_hwif_ports(&hw, base, ctl | 2, NULL);
  359. #endif
  360. memcpy(hwif->io_ports, hw.io_ports, sizeof(hwif->io_ports));
  361. hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET];
  362. }
  363. hwif->chipset = d->chipset ? d->chipset : ide_pci;
  364. hwif->pci_dev = dev;
  365. hwif->cds = d;
  366. hwif->channel = port;
  367. if (!hwif->irq)
  368. hwif->irq = irq;
  369. if (mate) {
  370. hwif->mate = mate;
  371. mate->mate = hwif;
  372. }
  373. return hwif;
  374. }
  375. /**
  376. * ide_hwif_setup_dma - configure DMA interface
  377. * @dev: PCI device
  378. * @d: IDE port info
  379. * @hwif: IDE interface
  380. *
  381. * Set up the DMA base for the interface. Enable the master bits as
  382. * necessary and attempt to bring the device DMA into a ready to use
  383. * state
  384. */
  385. static void ide_hwif_setup_dma(struct pci_dev *dev, const struct ide_port_info *d, ide_hwif_t *hwif)
  386. {
  387. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  388. u16 pcicmd;
  389. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  390. if ((d->host_flags & IDE_HFLAG_NO_AUTODMA) == 0 ||
  391. ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
  392. (dev->class & 0x80))) {
  393. unsigned long dma_base = ide_get_or_set_dma_base(d, hwif);
  394. if (dma_base && !(pcicmd & PCI_COMMAND_MASTER)) {
  395. /*
  396. * Set up BM-DMA capability
  397. * (PnP BIOS should have done this)
  398. */
  399. pci_set_master(dev);
  400. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd) || !(pcicmd & PCI_COMMAND_MASTER)) {
  401. printk(KERN_ERR "%s: %s error updating PCICMD\n",
  402. hwif->name, d->name);
  403. dma_base = 0;
  404. }
  405. }
  406. if (dma_base) {
  407. if (d->init_dma) {
  408. d->init_dma(hwif, dma_base);
  409. } else {
  410. ide_setup_dma(hwif, dma_base, 8);
  411. }
  412. } else {
  413. printk(KERN_INFO "%s: %s Bus-Master DMA disabled "
  414. "(BIOS)\n", hwif->name, d->name);
  415. }
  416. }
  417. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI*/
  418. }
  419. /**
  420. * ide_setup_pci_controller - set up IDE PCI
  421. * @dev: PCI device
  422. * @d: IDE port info
  423. * @noisy: verbose flag
  424. * @config: returned as 1 if we configured the hardware
  425. *
  426. * Set up the PCI and controller side of the IDE interface. This brings
  427. * up the PCI side of the device, checks that the device is enabled
  428. * and enables it if need be
  429. */
  430. static int ide_setup_pci_controller(struct pci_dev *dev, const struct ide_port_info *d, int noisy, int *config)
  431. {
  432. int ret;
  433. u16 pcicmd;
  434. if (noisy)
  435. ide_setup_pci_noise(dev, d);
  436. ret = ide_pci_enable(dev, d);
  437. if (ret < 0)
  438. goto out;
  439. ret = pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  440. if (ret < 0) {
  441. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  442. goto out;
  443. }
  444. if (!(pcicmd & PCI_COMMAND_IO)) { /* is device disabled? */
  445. ret = ide_pci_configure(dev, d);
  446. if (ret < 0)
  447. goto out;
  448. *config = 1;
  449. printk(KERN_INFO "%s: device enabled (Linux)\n", d->name);
  450. }
  451. out:
  452. return ret;
  453. }
  454. /**
  455. * ide_pci_setup_ports - configure ports/devices on PCI IDE
  456. * @dev: PCI device
  457. * @d: IDE port info
  458. * @pciirq: IRQ line
  459. * @idx: ATA index table to update
  460. *
  461. * Scan the interfaces attached to this device and do any
  462. * necessary per port setup. Attach the devices and ask the
  463. * generic DMA layer to do its work for us.
  464. *
  465. * Normally called automaticall from do_ide_pci_setup_device,
  466. * but is also used directly as a helper function by some controllers
  467. * where the chipset setup is not the default PCI IDE one.
  468. */
  469. void ide_pci_setup_ports(struct pci_dev *dev, const struct ide_port_info *d, int pciirq, u8 *idx)
  470. {
  471. int channels = (d->host_flags & IDE_HFLAG_SINGLE) ? 1 : 2, port;
  472. ide_hwif_t *hwif, *mate = NULL;
  473. u8 tmp;
  474. /*
  475. * Set up the IDE ports
  476. */
  477. for (port = 0; port < channels; ++port) {
  478. const ide_pci_enablebit_t *e = &(d->enablebits[port]);
  479. if (e->reg && (pci_read_config_byte(dev, e->reg, &tmp) ||
  480. (tmp & e->mask) != e->val)) {
  481. printk(KERN_INFO "%s: IDE port disabled\n", d->name);
  482. continue; /* port not enabled */
  483. }
  484. if ((hwif = ide_hwif_configure(dev, d, mate, port, pciirq)) == NULL)
  485. continue;
  486. /* setup proper ancestral information */
  487. hwif->gendev.parent = &dev->dev;
  488. *(idx + port) = hwif->index;
  489. if (d->init_iops)
  490. d->init_iops(hwif);
  491. if ((d->host_flags & IDE_HFLAG_NO_DMA) == 0)
  492. ide_hwif_setup_dma(dev, d, hwif);
  493. if ((!hwif->irq && (d->host_flags & IDE_HFLAG_LEGACY_IRQS)) ||
  494. (d->host_flags & IDE_HFLAG_FORCE_LEGACY_IRQS))
  495. hwif->irq = port ? 15 : 14;
  496. hwif->fixup = d->fixup;
  497. hwif->host_flags = d->host_flags;
  498. hwif->pio_mask = d->pio_mask;
  499. if ((d->host_flags & IDE_HFLAG_SERIALIZE) && hwif->mate)
  500. hwif->mate->serialized = hwif->serialized = 1;
  501. if (d->host_flags & IDE_HFLAG_IO_32BIT) {
  502. hwif->drives[0].io_32bit = 1;
  503. hwif->drives[1].io_32bit = 1;
  504. }
  505. if (d->host_flags & IDE_HFLAG_UNMASK_IRQS) {
  506. hwif->drives[0].unmask = 1;
  507. hwif->drives[1].unmask = 1;
  508. }
  509. if (hwif->dma_base) {
  510. hwif->swdma_mask = d->swdma_mask;
  511. hwif->mwdma_mask = d->mwdma_mask;
  512. hwif->ultra_mask = d->udma_mask;
  513. }
  514. hwif->drives[0].autotune = 1;
  515. hwif->drives[1].autotune = 1;
  516. if (d->host_flags & IDE_HFLAG_RQSIZE_256)
  517. hwif->rqsize = 256;
  518. if (d->init_hwif)
  519. /* Call chipset-specific routine
  520. * for each enabled hwif
  521. */
  522. d->init_hwif(hwif);
  523. mate = hwif;
  524. }
  525. }
  526. EXPORT_SYMBOL_GPL(ide_pci_setup_ports);
  527. /*
  528. * ide_setup_pci_device() looks at the primary/secondary interfaces
  529. * on a PCI IDE device and, if they are enabled, prepares the IDE driver
  530. * for use with them. This generic code works for most PCI chipsets.
  531. *
  532. * One thing that is not standardized is the location of the
  533. * primary/secondary interface "enable/disable" bits. For chipsets that
  534. * we "know" about, this information is in the struct ide_port_info;
  535. * for all other chipsets, we just assume both interfaces are enabled.
  536. */
  537. static int do_ide_setup_pci_device(struct pci_dev *dev,
  538. const struct ide_port_info *d,
  539. u8 *idx, u8 noisy)
  540. {
  541. int tried_config = 0;
  542. int pciirq, ret;
  543. ret = ide_setup_pci_controller(dev, d, noisy, &tried_config);
  544. if (ret < 0)
  545. goto out;
  546. /*
  547. * Can we trust the reported IRQ?
  548. */
  549. pciirq = dev->irq;
  550. /* Is it an "IDE storage" device in non-PCI mode? */
  551. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && (dev->class & 5) != 5) {
  552. if (noisy)
  553. printk(KERN_INFO "%s: not 100%% native mode: "
  554. "will probe irqs later\n", d->name);
  555. /*
  556. * This allows offboard ide-pci cards the enable a BIOS,
  557. * verify interrupt settings of split-mirror pci-config
  558. * space, place chipset into init-mode, and/or preserve
  559. * an interrupt if the card is not native ide support.
  560. */
  561. ret = d->init_chipset ? d->init_chipset(dev, d->name) : 0;
  562. if (ret < 0)
  563. goto out;
  564. pciirq = ret;
  565. } else if (tried_config) {
  566. if (noisy)
  567. printk(KERN_INFO "%s: will probe irqs later\n", d->name);
  568. pciirq = 0;
  569. } else if (!pciirq) {
  570. if (noisy)
  571. printk(KERN_WARNING "%s: bad irq (%d): will probe later\n",
  572. d->name, pciirq);
  573. pciirq = 0;
  574. } else {
  575. if (d->init_chipset) {
  576. ret = d->init_chipset(dev, d->name);
  577. if (ret < 0)
  578. goto out;
  579. }
  580. if (noisy)
  581. printk(KERN_INFO "%s: 100%% native mode on irq %d\n",
  582. d->name, pciirq);
  583. }
  584. /* FIXME: silent failure can happen */
  585. ide_pci_setup_ports(dev, d, pciirq, idx);
  586. out:
  587. return ret;
  588. }
  589. int ide_setup_pci_device(struct pci_dev *dev, const struct ide_port_info *d)
  590. {
  591. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  592. int ret;
  593. ret = do_ide_setup_pci_device(dev, d, &idx[0], 1);
  594. if (ret >= 0)
  595. ide_device_add(idx);
  596. return ret;
  597. }
  598. EXPORT_SYMBOL_GPL(ide_setup_pci_device);
  599. int ide_setup_pci_devices(struct pci_dev *dev1, struct pci_dev *dev2,
  600. const struct ide_port_info *d)
  601. {
  602. struct pci_dev *pdev[] = { dev1, dev2 };
  603. int ret, i;
  604. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  605. for (i = 0; i < 2; i++) {
  606. ret = do_ide_setup_pci_device(pdev[i], d, &idx[i*2], !i);
  607. /*
  608. * FIXME: Mom, mom, they stole me the helper function to undo
  609. * do_ide_setup_pci_device() on the first device!
  610. */
  611. if (ret < 0)
  612. goto out;
  613. }
  614. ide_device_add(idx);
  615. out:
  616. return ret;
  617. }
  618. EXPORT_SYMBOL_GPL(ide_setup_pci_devices);
  619. #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
  620. /*
  621. * Module interfaces
  622. */
  623. static int pre_init = 1; /* Before first ordered IDE scan */
  624. static LIST_HEAD(ide_pci_drivers);
  625. /*
  626. * __ide_pci_register_driver - attach IDE driver
  627. * @driver: pci driver
  628. * @module: owner module of the driver
  629. *
  630. * Registers a driver with the IDE layer. The IDE layer arranges that
  631. * boot time setup is done in the expected device order and then
  632. * hands the controllers off to the core PCI code to do the rest of
  633. * the work.
  634. *
  635. * Returns are the same as for pci_register_driver
  636. */
  637. int __ide_pci_register_driver(struct pci_driver *driver, struct module *module,
  638. const char *mod_name)
  639. {
  640. if(!pre_init)
  641. return __pci_register_driver(driver, module, mod_name);
  642. driver->driver.owner = module;
  643. list_add_tail(&driver->node, &ide_pci_drivers);
  644. return 0;
  645. }
  646. EXPORT_SYMBOL_GPL(__ide_pci_register_driver);
  647. /**
  648. * ide_scan_pcidev - find an IDE driver for a device
  649. * @dev: PCI device to check
  650. *
  651. * Look for an IDE driver to handle the device we are considering.
  652. * This is only used during boot up to get the ordering correct. After
  653. * boot up the pci layer takes over the job.
  654. */
  655. static int __init ide_scan_pcidev(struct pci_dev *dev)
  656. {
  657. struct list_head *l;
  658. struct pci_driver *d;
  659. list_for_each(l, &ide_pci_drivers) {
  660. d = list_entry(l, struct pci_driver, node);
  661. if (d->id_table) {
  662. const struct pci_device_id *id = pci_match_id(d->id_table,
  663. dev);
  664. if (id != NULL && d->probe(dev, id) >= 0) {
  665. dev->driver = d;
  666. pci_dev_get(dev);
  667. return 1;
  668. }
  669. }
  670. }
  671. return 0;
  672. }
  673. /**
  674. * ide_scan_pcibus - perform the initial IDE driver scan
  675. * @scan_direction: set for reverse order scanning
  676. *
  677. * Perform the initial bus rather than driver ordered scan of the
  678. * PCI drivers. After this all IDE pci handling becomes standard
  679. * module ordering not traditionally ordered.
  680. */
  681. void __init ide_scan_pcibus (int scan_direction)
  682. {
  683. struct pci_dev *dev = NULL;
  684. struct pci_driver *d;
  685. struct list_head *l, *n;
  686. pre_init = 0;
  687. if (!scan_direction)
  688. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL)
  689. ide_scan_pcidev(dev);
  690. else
  691. while ((dev = pci_get_device_reverse(PCI_ANY_ID, PCI_ANY_ID, dev))
  692. != NULL)
  693. ide_scan_pcidev(dev);
  694. /*
  695. * Hand the drivers over to the PCI layer now we
  696. * are post init.
  697. */
  698. list_for_each_safe(l, n, &ide_pci_drivers) {
  699. list_del(l);
  700. d = list_entry(l, struct pci_driver, node);
  701. if (__pci_register_driver(d, d->driver.owner, d->driver.mod_name))
  702. printk(KERN_ERR "%s: failed to register driver for %s\n",
  703. __FUNCTION__, d->driver.mod_name);
  704. }
  705. }
  706. #endif