slc90e66.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * linux/drivers/ide/pci/slc90e66.c Version 0.19 Sep 24, 2007
  3. *
  4. * Copyright (C) 2000-2002 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This is a look-alike variation of the ICH0 PIIX4 Ultra-66,
  8. * but this keeps the ISA-Bridge and slots alive.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/ioport.h>
  15. #include <linux/pci.h>
  16. #include <linux/hdreg.h>
  17. #include <linux/ide.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <asm/io.h>
  21. static DEFINE_SPINLOCK(slc90e66_lock);
  22. static void slc90e66_set_pio_mode(ide_drive_t *drive, const u8 pio)
  23. {
  24. ide_hwif_t *hwif = HWIF(drive);
  25. struct pci_dev *dev = hwif->pci_dev;
  26. int is_slave = drive->dn & 1;
  27. int master_port = hwif->channel ? 0x42 : 0x40;
  28. int slave_port = 0x44;
  29. unsigned long flags;
  30. u16 master_data;
  31. u8 slave_data;
  32. int control = 0;
  33. /* ISP RTC */
  34. static const u8 timings[][2]= {
  35. { 0, 0 },
  36. { 0, 0 },
  37. { 1, 0 },
  38. { 2, 1 },
  39. { 2, 3 }, };
  40. spin_lock_irqsave(&slc90e66_lock, flags);
  41. pci_read_config_word(dev, master_port, &master_data);
  42. if (pio > 1)
  43. control |= 1; /* Programmable timing on */
  44. if (drive->media == ide_disk)
  45. control |= 4; /* Prefetch, post write */
  46. if (pio > 2)
  47. control |= 2; /* IORDY */
  48. if (is_slave) {
  49. master_data |= 0x4000;
  50. master_data &= ~0x0070;
  51. if (pio > 1) {
  52. /* Set PPE, IE and TIME */
  53. master_data |= control << 4;
  54. }
  55. pci_read_config_byte(dev, slave_port, &slave_data);
  56. slave_data &= hwif->channel ? 0x0f : 0xf0;
  57. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
  58. (hwif->channel ? 4 : 0);
  59. } else {
  60. master_data &= ~0x3307;
  61. if (pio > 1) {
  62. /* enable PPE, IE and TIME */
  63. master_data |= control;
  64. }
  65. master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  66. }
  67. pci_write_config_word(dev, master_port, master_data);
  68. if (is_slave)
  69. pci_write_config_byte(dev, slave_port, slave_data);
  70. spin_unlock_irqrestore(&slc90e66_lock, flags);
  71. }
  72. static void slc90e66_set_dma_mode(ide_drive_t *drive, const u8 speed)
  73. {
  74. ide_hwif_t *hwif = HWIF(drive);
  75. struct pci_dev *dev = hwif->pci_dev;
  76. u8 maslave = hwif->channel ? 0x42 : 0x40;
  77. int sitre = 0, a_speed = 7 << (drive->dn * 4);
  78. int u_speed = 0, u_flag = 1 << drive->dn;
  79. u16 reg4042, reg44, reg48, reg4a;
  80. pci_read_config_word(dev, maslave, &reg4042);
  81. sitre = (reg4042 & 0x4000) ? 1 : 0;
  82. pci_read_config_word(dev, 0x44, &reg44);
  83. pci_read_config_word(dev, 0x48, &reg48);
  84. pci_read_config_word(dev, 0x4a, &reg4a);
  85. switch(speed) {
  86. case XFER_UDMA_4: u_speed = 4 << (drive->dn * 4); break;
  87. case XFER_UDMA_3: u_speed = 3 << (drive->dn * 4); break;
  88. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  89. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  90. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  91. case XFER_MW_DMA_2:
  92. case XFER_MW_DMA_1:
  93. case XFER_SW_DMA_2: break;
  94. default: return;
  95. }
  96. if (speed >= XFER_UDMA_0) {
  97. if (!(reg48 & u_flag))
  98. pci_write_config_word(dev, 0x48, reg48|u_flag);
  99. /* FIXME: (reg4a & a_speed) ? */
  100. if ((reg4a & u_speed) != u_speed) {
  101. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  102. pci_read_config_word(dev, 0x4a, &reg4a);
  103. pci_write_config_word(dev, 0x4a, reg4a|u_speed);
  104. }
  105. } else {
  106. const u8 mwdma_to_pio[] = { 0, 3, 4 };
  107. u8 pio;
  108. if (reg48 & u_flag)
  109. pci_write_config_word(dev, 0x48, reg48 & ~u_flag);
  110. if (reg4a & a_speed)
  111. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  112. if (speed >= XFER_MW_DMA_0)
  113. pio = mwdma_to_pio[speed - XFER_MW_DMA_0];
  114. else
  115. pio = 2; /* only SWDMA2 is allowed */
  116. slc90e66_set_pio_mode(drive, pio);
  117. }
  118. }
  119. static void __devinit init_hwif_slc90e66 (ide_hwif_t *hwif)
  120. {
  121. u8 reg47 = 0;
  122. u8 mask = hwif->channel ? 0x01 : 0x02; /* bit0:Primary */
  123. hwif->set_pio_mode = &slc90e66_set_pio_mode;
  124. hwif->set_dma_mode = &slc90e66_set_dma_mode;
  125. pci_read_config_byte(hwif->pci_dev, 0x47, &reg47);
  126. if (hwif->dma_base == 0)
  127. return;
  128. if (hwif->cbl != ATA_CBL_PATA40_SHORT)
  129. /* bit[0(1)]: 0:80, 1:40 */
  130. hwif->cbl = (reg47 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  131. }
  132. static const struct ide_port_info slc90e66_chipset __devinitdata = {
  133. .name = "SLC90E66",
  134. .init_hwif = init_hwif_slc90e66,
  135. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}},
  136. .host_flags = IDE_HFLAG_LEGACY_IRQS | IDE_HFLAG_BOOTABLE,
  137. .pio_mask = ATA_PIO4,
  138. .swdma_mask = ATA_SWDMA2_ONLY,
  139. .mwdma_mask = ATA_MWDMA12_ONLY,
  140. .udma_mask = ATA_UDMA4,
  141. };
  142. static int __devinit slc90e66_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  143. {
  144. return ide_setup_pci_device(dev, &slc90e66_chipset);
  145. }
  146. static const struct pci_device_id slc90e66_pci_tbl[] = {
  147. { PCI_VDEVICE(EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_1), 0 },
  148. { 0, },
  149. };
  150. MODULE_DEVICE_TABLE(pci, slc90e66_pci_tbl);
  151. static struct pci_driver driver = {
  152. .name = "SLC90e66_IDE",
  153. .id_table = slc90e66_pci_tbl,
  154. .probe = slc90e66_init_one,
  155. };
  156. static int __init slc90e66_ide_init(void)
  157. {
  158. return ide_pci_register_driver(&driver);
  159. }
  160. module_init(slc90e66_ide_init);
  161. MODULE_AUTHOR("Andre Hedrick");
  162. MODULE_DESCRIPTION("PCI driver module for SLC90E66 IDE");
  163. MODULE_LICENSE("GPL");