sl82c105.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * linux/drivers/ide/pci/sl82c105.c
  3. *
  4. * SL82C105/Winbond 553 IDE driver
  5. *
  6. * Maintainer unknown.
  7. *
  8. * Drive tuning added from Rebel.com's kernel sources
  9. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  10. *
  11. * Merge in Russell's HW workarounds, fix various problems
  12. * with the timing registers setup.
  13. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  14. *
  15. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  16. */
  17. #include <linux/types.h>
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/timer.h>
  21. #include <linux/mm.h>
  22. #include <linux/ioport.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/blkdev.h>
  25. #include <linux/hdreg.h>
  26. #include <linux/pci.h>
  27. #include <linux/ide.h>
  28. #include <asm/io.h>
  29. #include <asm/dma.h>
  30. #undef DEBUG
  31. #ifdef DEBUG
  32. #define DBG(arg) printk arg
  33. #else
  34. #define DBG(fmt,...)
  35. #endif
  36. /*
  37. * SL82C105 PCI config register 0x40 bits.
  38. */
  39. #define CTRL_IDE_IRQB (1 << 30)
  40. #define CTRL_IDE_IRQA (1 << 28)
  41. #define CTRL_LEGIRQ (1 << 11)
  42. #define CTRL_P1F16 (1 << 5)
  43. #define CTRL_P1EN (1 << 4)
  44. #define CTRL_P0F16 (1 << 1)
  45. #define CTRL_P0EN (1 << 0)
  46. /*
  47. * Convert a PIO mode and cycle time to the required on/off times
  48. * for the interface. This has protection against runaway timings.
  49. */
  50. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  51. {
  52. unsigned int cmd_on, cmd_off;
  53. u8 iordy = 0;
  54. cmd_on = (ide_pio_timings[pio].active_time + 29) / 30;
  55. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  56. if (cmd_on == 0)
  57. cmd_on = 1;
  58. if (cmd_off == 0)
  59. cmd_off = 1;
  60. if (pio > 2 || ide_dev_has_iordy(drive->id))
  61. iordy = 0x40;
  62. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  63. }
  64. /*
  65. * Configure the chipset for PIO mode.
  66. */
  67. static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
  68. {
  69. struct pci_dev *dev = HWIF(drive)->pci_dev;
  70. int reg = 0x44 + drive->dn * 4;
  71. u16 drv_ctrl;
  72. drv_ctrl = get_pio_timings(drive, pio);
  73. /*
  74. * Store the PIO timings so that we can restore them
  75. * in case DMA will be turned off...
  76. */
  77. drive->drive_data &= 0xffff0000;
  78. drive->drive_data |= drv_ctrl;
  79. if (!drive->using_dma) {
  80. /*
  81. * If we are actually using MW DMA, then we can not
  82. * reprogram the interface drive control register.
  83. */
  84. pci_write_config_word(dev, reg, drv_ctrl);
  85. pci_read_config_word (dev, reg, &drv_ctrl);
  86. }
  87. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  88. ide_xfer_verbose(pio + XFER_PIO_0),
  89. ide_pio_cycle_time(drive, pio), drv_ctrl);
  90. }
  91. /*
  92. * Configure the chipset for DMA mode.
  93. */
  94. static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
  95. {
  96. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  97. u16 drv_ctrl;
  98. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  99. drive->name, ide_xfer_verbose(speed)));
  100. switch (speed) {
  101. case XFER_MW_DMA_2:
  102. case XFER_MW_DMA_1:
  103. case XFER_MW_DMA_0:
  104. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  105. /*
  106. * Store the DMA timings so that we can actually program
  107. * them when DMA will be turned on...
  108. */
  109. drive->drive_data &= 0x0000ffff;
  110. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  111. /*
  112. * If we are already using DMA, we just reprogram
  113. * the drive control register.
  114. */
  115. if (drive->using_dma) {
  116. struct pci_dev *dev = HWIF(drive)->pci_dev;
  117. int reg = 0x44 + drive->dn * 4;
  118. pci_write_config_word(dev, reg, drv_ctrl);
  119. }
  120. break;
  121. default:
  122. return;
  123. }
  124. }
  125. /*
  126. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  127. * all DMA activity is completed. Sometimes this causes problems (eg,
  128. * when the drive wants to report an error condition).
  129. *
  130. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  131. * state machine. We need to kick this to work around various bugs.
  132. */
  133. static inline void sl82c105_reset_host(struct pci_dev *dev)
  134. {
  135. u16 val;
  136. pci_read_config_word(dev, 0x7e, &val);
  137. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  138. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  139. }
  140. /*
  141. * If we get an IRQ timeout, it might be that the DMA state machine
  142. * got confused. Fix from Todd Inglett. Details from Winbond.
  143. *
  144. * This function is called when the IDE timer expires, the drive
  145. * indicates that it is READY, and we were waiting for DMA to complete.
  146. */
  147. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  148. {
  149. ide_hwif_t *hwif = HWIF(drive);
  150. struct pci_dev *dev = hwif->pci_dev;
  151. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  152. u8 dma_cmd;
  153. printk("sl82c105: lost IRQ, resetting host\n");
  154. /*
  155. * Check the raw interrupt from the drive.
  156. */
  157. pci_read_config_dword(dev, 0x40, &val);
  158. if (val & mask)
  159. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  160. /*
  161. * Was DMA enabled? If so, disable it - we're resetting the
  162. * host. The IDE layer will be handling the drive for us.
  163. */
  164. dma_cmd = inb(hwif->dma_command);
  165. if (dma_cmd & 1) {
  166. outb(dma_cmd & ~1, hwif->dma_command);
  167. printk("sl82c105: DMA was enabled\n");
  168. }
  169. sl82c105_reset_host(dev);
  170. }
  171. /*
  172. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  173. * Winbond recommend that the DMA state machine is reset prior to
  174. * setting the bus master DMA enable bit.
  175. *
  176. * The generic IDE core will have disabled the BMEN bit before this
  177. * function is called.
  178. */
  179. static void sl82c105_dma_start(ide_drive_t *drive)
  180. {
  181. ide_hwif_t *hwif = HWIF(drive);
  182. struct pci_dev *dev = hwif->pci_dev;
  183. sl82c105_reset_host(dev);
  184. ide_dma_start(drive);
  185. }
  186. static void sl82c105_dma_timeout(ide_drive_t *drive)
  187. {
  188. DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
  189. sl82c105_reset_host(HWIF(drive)->pci_dev);
  190. ide_dma_timeout(drive);
  191. }
  192. static int sl82c105_ide_dma_on(ide_drive_t *drive)
  193. {
  194. struct pci_dev *dev = HWIF(drive)->pci_dev;
  195. int rc, reg = 0x44 + drive->dn * 4;
  196. DBG(("sl82c105_ide_dma_on(drive:%s)\n", drive->name));
  197. rc = __ide_dma_on(drive);
  198. if (rc == 0) {
  199. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  200. printk(KERN_INFO "%s: DMA enabled\n", drive->name);
  201. }
  202. return rc;
  203. }
  204. static void sl82c105_dma_off_quietly(ide_drive_t *drive)
  205. {
  206. struct pci_dev *dev = HWIF(drive)->pci_dev;
  207. int reg = 0x44 + drive->dn * 4;
  208. DBG(("sl82c105_dma_off_quietly(drive:%s)\n", drive->name));
  209. pci_write_config_word(dev, reg, drive->drive_data);
  210. ide_dma_off_quietly(drive);
  211. }
  212. /*
  213. * Ok, that is nasty, but we must make sure the DMA timings
  214. * won't be used for a PIO access. The solution here is
  215. * to make sure the 16 bits mode is diabled on the channel
  216. * when DMA is enabled, thus causing the chip to use PIO0
  217. * timings for those operations.
  218. */
  219. static void sl82c105_selectproc(ide_drive_t *drive)
  220. {
  221. ide_hwif_t *hwif = HWIF(drive);
  222. struct pci_dev *dev = hwif->pci_dev;
  223. u32 val, old, mask;
  224. //DBG(("sl82c105_selectproc(drive:%s)\n", drive->name));
  225. mask = hwif->channel ? CTRL_P1F16 : CTRL_P0F16;
  226. old = val = (u32)pci_get_drvdata(dev);
  227. if (drive->using_dma)
  228. val &= ~mask;
  229. else
  230. val |= mask;
  231. if (old != val) {
  232. pci_write_config_dword(dev, 0x40, val);
  233. pci_set_drvdata(dev, (void *)val);
  234. }
  235. }
  236. /*
  237. * ATA reset will clear the 16 bits mode in the control
  238. * register, we need to update our cache
  239. */
  240. static void sl82c105_resetproc(ide_drive_t *drive)
  241. {
  242. struct pci_dev *dev = HWIF(drive)->pci_dev;
  243. u32 val;
  244. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  245. pci_read_config_dword(dev, 0x40, &val);
  246. pci_set_drvdata(dev, (void *)val);
  247. }
  248. /*
  249. * Return the revision of the Winbond bridge
  250. * which this function is part of.
  251. */
  252. static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
  253. {
  254. struct pci_dev *bridge;
  255. /*
  256. * The bridge should be part of the same device, but function 0.
  257. */
  258. bridge = pci_get_bus_and_slot(dev->bus->number,
  259. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  260. if (!bridge)
  261. return -1;
  262. /*
  263. * Make sure it is a Winbond 553 and is an ISA bridge.
  264. */
  265. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  266. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  267. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  268. pci_dev_put(bridge);
  269. return -1;
  270. }
  271. /*
  272. * We need to find function 0's revision, not function 1
  273. */
  274. pci_dev_put(bridge);
  275. return bridge->revision;
  276. }
  277. /*
  278. * Enable the PCI device
  279. *
  280. * --BenH: It's arch fixup code that should enable channels that
  281. * have not been enabled by firmware. I decided we can still enable
  282. * channel 0 here at least, but channel 1 has to be enabled by
  283. * firmware or arch code. We still set both to 16 bits mode.
  284. */
  285. static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
  286. {
  287. u32 val;
  288. DBG(("init_chipset_sl82c105()\n"));
  289. pci_read_config_dword(dev, 0x40, &val);
  290. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  291. pci_write_config_dword(dev, 0x40, val);
  292. pci_set_drvdata(dev, (void *)val);
  293. return dev->irq;
  294. }
  295. /*
  296. * Initialise IDE channel
  297. */
  298. static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
  299. {
  300. unsigned int rev;
  301. DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
  302. hwif->set_pio_mode = &sl82c105_set_pio_mode;
  303. hwif->set_dma_mode = &sl82c105_set_dma_mode;
  304. hwif->selectproc = &sl82c105_selectproc;
  305. hwif->resetproc = &sl82c105_resetproc;
  306. if (!hwif->dma_base)
  307. return;
  308. rev = sl82c105_bridge_revision(hwif->pci_dev);
  309. if (rev <= 5) {
  310. /*
  311. * Never ever EVER under any circumstances enable
  312. * DMA when the bridge is this old.
  313. */
  314. printk(" %s: Winbond W83C553 bridge revision %d, "
  315. "BM-DMA disabled\n", hwif->name, rev);
  316. return;
  317. }
  318. hwif->mwdma_mask = ATA_MWDMA2;
  319. hwif->ide_dma_on = &sl82c105_ide_dma_on;
  320. hwif->dma_off_quietly = &sl82c105_dma_off_quietly;
  321. hwif->dma_lost_irq = &sl82c105_dma_lost_irq;
  322. hwif->dma_start = &sl82c105_dma_start;
  323. hwif->dma_timeout = &sl82c105_dma_timeout;
  324. if (hwif->mate)
  325. hwif->serialized = hwif->mate->serialized = 1;
  326. }
  327. static const struct ide_port_info sl82c105_chipset __devinitdata = {
  328. .name = "W82C105",
  329. .init_chipset = init_chipset_sl82c105,
  330. .init_hwif = init_hwif_sl82c105,
  331. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  332. .host_flags = IDE_HFLAG_IO_32BIT |
  333. IDE_HFLAG_UNMASK_IRQS |
  334. IDE_HFLAG_NO_AUTODMA |
  335. IDE_HFLAG_BOOTABLE,
  336. .pio_mask = ATA_PIO5,
  337. };
  338. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  339. {
  340. return ide_setup_pci_device(dev, &sl82c105_chipset);
  341. }
  342. static const struct pci_device_id sl82c105_pci_tbl[] = {
  343. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
  344. { 0, },
  345. };
  346. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  347. static struct pci_driver driver = {
  348. .name = "W82C105_IDE",
  349. .id_table = sl82c105_pci_tbl,
  350. .probe = sl82c105_init_one,
  351. };
  352. static int __init sl82c105_ide_init(void)
  353. {
  354. return ide_pci_register_driver(&driver);
  355. }
  356. module_init(sl82c105_ide_init);
  357. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  358. MODULE_LICENSE("GPL");