piix.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * linux/drivers/ide/pci/piix.c Version 0.54 Sep 5, 2007
  3. *
  4. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  5. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  6. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  7. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * May be copied or modified under the terms of the GNU General Public License
  10. *
  11. * PIO mode setting function for Intel chipsets.
  12. * For use instead of BIOS settings.
  13. *
  14. * 40-41
  15. * 42-43
  16. *
  17. * 41
  18. * 43
  19. *
  20. * | PIO 0 | c0 | 80 | 0 |
  21. * | PIO 2 | SW2 | d0 | 90 | 4 |
  22. * | PIO 3 | MW1 | e1 | a1 | 9 |
  23. * | PIO 4 | MW2 | e3 | a3 | b |
  24. *
  25. * sitre = word40 & 0x4000; primary
  26. * sitre = word42 & 0x4000; secondary
  27. *
  28. * 44 8421|8421 hdd|hdb
  29. *
  30. * 48 8421 hdd|hdc|hdb|hda udma enabled
  31. *
  32. * 0001 hda
  33. * 0010 hdb
  34. * 0100 hdc
  35. * 1000 hdd
  36. *
  37. * 4a 84|21 hdb|hda
  38. * 4b 84|21 hdd|hdc
  39. *
  40. * ata-33/82371AB
  41. * ata-33/82371EB
  42. * ata-33/82801AB ata-66/82801AA
  43. * 00|00 udma 0 00|00 reserved
  44. * 01|01 udma 1 01|01 udma 3
  45. * 10|10 udma 2 10|10 udma 4
  46. * 11|11 reserved 11|11 reserved
  47. *
  48. * 54 8421|8421 ata66 drive|ata66 enable
  49. *
  50. * pci_read_config_word(HWIF(drive)->pci_dev, 0x40, &reg40);
  51. * pci_read_config_word(HWIF(drive)->pci_dev, 0x42, &reg42);
  52. * pci_read_config_word(HWIF(drive)->pci_dev, 0x44, &reg44);
  53. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x48, &reg48);
  54. * pci_read_config_word(HWIF(drive)->pci_dev, 0x4a, &reg4a);
  55. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x54, &reg54);
  56. *
  57. * Documentation
  58. * Publically available from Intel web site. Errata documentation
  59. * is also publically available. As an aide to anyone hacking on this
  60. * driver the list of errata that are relevant is below.going back to
  61. * PIIX4. Older device documentation is now a bit tricky to find.
  62. *
  63. * Errata of note:
  64. *
  65. * Unfixable
  66. * PIIX4 errata #9 - Only on ultra obscure hw
  67. * ICH3 errata #13 - Not observed to affect real hw
  68. * by Intel
  69. *
  70. * Things we must deal with
  71. * PIIX4 errata #10 - BM IDE hang with non UDMA
  72. * (must stop/start dma to recover)
  73. * 440MX errata #15 - As PIIX4 errata #10
  74. * PIIX4 errata #15 - Must not read control registers
  75. * during a PIO transfer
  76. * 440MX errata #13 - As PIIX4 errata #15
  77. * ICH2 errata #21 - DMA mode 0 doesn't work right
  78. * ICH0/1 errata #55 - As ICH2 errata #21
  79. * ICH2 spec c #9 - Extra operations needed to handle
  80. * drive hotswap [NOT YET SUPPORTED]
  81. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  82. * and must be dword aligned
  83. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  84. *
  85. * Should have been BIOS fixed:
  86. * 450NX: errata #19 - DMA hangs on old 450NX
  87. * 450NX: errata #20 - DMA hangs on old 450NX
  88. * 450NX: errata #25 - Corruption with DMA on old 450NX
  89. * ICH3 errata #15 - IDE deadlock under high load
  90. * (BIOS must set dev 31 fn 0 bit 23)
  91. * ICH3 errata #18 - Don't use native mode
  92. */
  93. #include <linux/types.h>
  94. #include <linux/module.h>
  95. #include <linux/kernel.h>
  96. #include <linux/ioport.h>
  97. #include <linux/pci.h>
  98. #include <linux/hdreg.h>
  99. #include <linux/ide.h>
  100. #include <linux/delay.h>
  101. #include <linux/init.h>
  102. #include <asm/io.h>
  103. static int no_piix_dma;
  104. /**
  105. * piix_set_pio_mode - set host controller for PIO mode
  106. * @drive: drive
  107. * @pio: PIO mode number
  108. *
  109. * Set the interface PIO mode based upon the settings done by AMI BIOS.
  110. */
  111. static void piix_set_pio_mode(ide_drive_t *drive, const u8 pio)
  112. {
  113. ide_hwif_t *hwif = HWIF(drive);
  114. struct pci_dev *dev = hwif->pci_dev;
  115. int is_slave = drive->dn & 1;
  116. int master_port = hwif->channel ? 0x42 : 0x40;
  117. int slave_port = 0x44;
  118. unsigned long flags;
  119. u16 master_data;
  120. u8 slave_data;
  121. static DEFINE_SPINLOCK(tune_lock);
  122. int control = 0;
  123. /* ISP RTC */
  124. static const u8 timings[][2]= {
  125. { 0, 0 },
  126. { 0, 0 },
  127. { 1, 0 },
  128. { 2, 1 },
  129. { 2, 3 }, };
  130. /*
  131. * Master vs slave is synchronized above us but the slave register is
  132. * shared by the two hwifs so the corner case of two slave timeouts in
  133. * parallel must be locked.
  134. */
  135. spin_lock_irqsave(&tune_lock, flags);
  136. pci_read_config_word(dev, master_port, &master_data);
  137. if (pio > 1)
  138. control |= 1; /* Programmable timing on */
  139. if (drive->media == ide_disk)
  140. control |= 4; /* Prefetch, post write */
  141. if (pio > 2)
  142. control |= 2; /* IORDY */
  143. if (is_slave) {
  144. master_data |= 0x4000;
  145. master_data &= ~0x0070;
  146. if (pio > 1) {
  147. /* Set PPE, IE and TIME */
  148. master_data |= control << 4;
  149. }
  150. pci_read_config_byte(dev, slave_port, &slave_data);
  151. slave_data &= hwif->channel ? 0x0f : 0xf0;
  152. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
  153. (hwif->channel ? 4 : 0);
  154. } else {
  155. master_data &= ~0x3307;
  156. if (pio > 1) {
  157. /* enable PPE, IE and TIME */
  158. master_data |= control;
  159. }
  160. master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  161. }
  162. pci_write_config_word(dev, master_port, master_data);
  163. if (is_slave)
  164. pci_write_config_byte(dev, slave_port, slave_data);
  165. spin_unlock_irqrestore(&tune_lock, flags);
  166. }
  167. /**
  168. * piix_set_dma_mode - set host controller for DMA mode
  169. * @drive: drive
  170. * @speed: DMA mode
  171. *
  172. * Set a PIIX host controller to the desired DMA mode. This involves
  173. * programming the right timing data into the PCI configuration space.
  174. */
  175. static void piix_set_dma_mode(ide_drive_t *drive, const u8 speed)
  176. {
  177. ide_hwif_t *hwif = HWIF(drive);
  178. struct pci_dev *dev = hwif->pci_dev;
  179. u8 maslave = hwif->channel ? 0x42 : 0x40;
  180. int a_speed = 3 << (drive->dn * 4);
  181. int u_flag = 1 << drive->dn;
  182. int v_flag = 0x01 << drive->dn;
  183. int w_flag = 0x10 << drive->dn;
  184. int u_speed = 0;
  185. int sitre;
  186. u16 reg4042, reg4a;
  187. u8 reg48, reg54, reg55;
  188. pci_read_config_word(dev, maslave, &reg4042);
  189. sitre = (reg4042 & 0x4000) ? 1 : 0;
  190. pci_read_config_byte(dev, 0x48, &reg48);
  191. pci_read_config_word(dev, 0x4a, &reg4a);
  192. pci_read_config_byte(dev, 0x54, &reg54);
  193. pci_read_config_byte(dev, 0x55, &reg55);
  194. switch(speed) {
  195. case XFER_UDMA_4:
  196. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  197. case XFER_UDMA_5:
  198. case XFER_UDMA_3:
  199. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  200. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  201. case XFER_MW_DMA_2:
  202. case XFER_MW_DMA_1:
  203. case XFER_SW_DMA_2: break;
  204. default: return;
  205. }
  206. if (speed >= XFER_UDMA_0) {
  207. if (!(reg48 & u_flag))
  208. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  209. if (speed == XFER_UDMA_5) {
  210. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  211. } else {
  212. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  213. }
  214. if ((reg4a & a_speed) != u_speed)
  215. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  216. if (speed > XFER_UDMA_2) {
  217. if (!(reg54 & v_flag))
  218. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  219. } else
  220. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  221. } else {
  222. const u8 mwdma_to_pio[] = { 0, 3, 4 };
  223. u8 pio;
  224. if (reg48 & u_flag)
  225. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  226. if (reg4a & a_speed)
  227. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  228. if (reg54 & v_flag)
  229. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  230. if (reg55 & w_flag)
  231. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  232. if (speed >= XFER_MW_DMA_0)
  233. pio = mwdma_to_pio[speed - XFER_MW_DMA_0];
  234. else
  235. pio = 2; /* only SWDMA2 is allowed */
  236. piix_set_pio_mode(drive, pio);
  237. }
  238. }
  239. /**
  240. * init_chipset_ich - set up the ICH chipset
  241. * @dev: PCI device to set up
  242. * @name: Name of the device
  243. *
  244. * Initialize the PCI device as required. For the ICH this turns
  245. * out to be nice and simple.
  246. */
  247. static unsigned int __devinit init_chipset_ich(struct pci_dev *dev, const char *name)
  248. {
  249. u32 extra = 0;
  250. pci_read_config_dword(dev, 0x54, &extra);
  251. pci_write_config_dword(dev, 0x54, extra | 0x400);
  252. return 0;
  253. }
  254. /**
  255. * piix_dma_clear_irq - clear BMDMA status
  256. * @drive: IDE drive to clear
  257. *
  258. * Called from ide_intr() for PIO interrupts
  259. * to clear BMDMA status as needed by ICHx
  260. */
  261. static void piix_dma_clear_irq(ide_drive_t *drive)
  262. {
  263. ide_hwif_t *hwif = HWIF(drive);
  264. u8 dma_stat;
  265. /* clear the INTR & ERROR bits */
  266. dma_stat = inb(hwif->dma_status);
  267. /* Should we force the bit as well ? */
  268. outb(dma_stat, hwif->dma_status);
  269. }
  270. struct ich_laptop {
  271. u16 device;
  272. u16 subvendor;
  273. u16 subdevice;
  274. };
  275. /*
  276. * List of laptops that use short cables rather than 80 wire
  277. */
  278. static const struct ich_laptop ich_laptop[] = {
  279. /* devid, subvendor, subdev */
  280. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  281. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  282. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  283. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on Acer Aspire 2023WLMi */
  284. /* end marker */
  285. { 0, }
  286. };
  287. static u8 __devinit piix_cable_detect(ide_hwif_t *hwif)
  288. {
  289. struct pci_dev *pdev = hwif->pci_dev;
  290. const struct ich_laptop *lap = &ich_laptop[0];
  291. u8 reg54h = 0, mask = hwif->channel ? 0xc0 : 0x30;
  292. /* check for specials */
  293. while (lap->device) {
  294. if (lap->device == pdev->device &&
  295. lap->subvendor == pdev->subsystem_vendor &&
  296. lap->subdevice == pdev->subsystem_device) {
  297. return ATA_CBL_PATA40_SHORT;
  298. }
  299. lap++;
  300. }
  301. pci_read_config_byte(pdev, 0x54, &reg54h);
  302. return (reg54h & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  303. }
  304. /**
  305. * init_hwif_piix - fill in the hwif for the PIIX
  306. * @hwif: IDE interface
  307. *
  308. * Set up the ide_hwif_t for the PIIX interface according to the
  309. * capabilities of the hardware.
  310. */
  311. static void __devinit init_hwif_piix(ide_hwif_t *hwif)
  312. {
  313. hwif->set_pio_mode = &piix_set_pio_mode;
  314. hwif->set_dma_mode = &piix_set_dma_mode;
  315. if (!hwif->dma_base)
  316. return;
  317. if (hwif->ultra_mask & 0x78) {
  318. if (hwif->cbl != ATA_CBL_PATA40_SHORT)
  319. hwif->cbl = piix_cable_detect(hwif);
  320. }
  321. if (no_piix_dma)
  322. hwif->ultra_mask = hwif->mwdma_mask = hwif->swdma_mask = 0;
  323. }
  324. static void __devinit init_hwif_ich(ide_hwif_t *hwif)
  325. {
  326. init_hwif_piix(hwif);
  327. /* ICHx need to clear the BMDMA status for all interrupts */
  328. if (hwif->dma_base)
  329. hwif->ide_dma_clear_irq = &piix_dma_clear_irq;
  330. }
  331. #ifndef CONFIG_IA64
  332. #define IDE_HFLAGS_PIIX (IDE_HFLAG_LEGACY_IRQS | IDE_HFLAG_BOOTABLE)
  333. #else
  334. #define IDE_HFLAGS_PIIX IDE_HFLAG_BOOTABLE
  335. #endif
  336. #define DECLARE_PIIX_DEV(name_str, udma) \
  337. { \
  338. .name = name_str, \
  339. .init_hwif = init_hwif_piix, \
  340. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  341. .host_flags = IDE_HFLAGS_PIIX, \
  342. .pio_mask = ATA_PIO4, \
  343. .swdma_mask = ATA_SWDMA2_ONLY, \
  344. .mwdma_mask = ATA_MWDMA12_ONLY, \
  345. .udma_mask = udma, \
  346. }
  347. #define DECLARE_ICH_DEV(name_str, udma) \
  348. { \
  349. .name = name_str, \
  350. .init_chipset = init_chipset_ich, \
  351. .init_hwif = init_hwif_ich, \
  352. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  353. .host_flags = IDE_HFLAGS_PIIX, \
  354. .pio_mask = ATA_PIO4, \
  355. .swdma_mask = ATA_SWDMA2_ONLY, \
  356. .mwdma_mask = ATA_MWDMA12_ONLY, \
  357. .udma_mask = udma, \
  358. }
  359. static const struct ide_port_info piix_pci_info[] __devinitdata = {
  360. /* 0 */ DECLARE_PIIX_DEV("PIIXa", 0x00), /* no udma */
  361. /* 1 */ DECLARE_PIIX_DEV("PIIXb", 0x00), /* no udma */
  362. /* 2 */
  363. { /*
  364. * MPIIX actually has only a single IDE channel mapped to
  365. * the primary or secondary ports depending on the value
  366. * of the bit 14 of the IDETIM register at offset 0x6c
  367. */
  368. .name = "MPIIX",
  369. .enablebits = {{0x6d,0xc0,0x80}, {0x6d,0xc0,0xc0}},
  370. .host_flags = IDE_HFLAG_ISA_PORTS | IDE_HFLAG_NO_DMA |
  371. IDE_HFLAGS_PIIX,
  372. .pio_mask = ATA_PIO4,
  373. /* This is a painful system best to let it self tune for now */
  374. },
  375. /* 3 */ DECLARE_PIIX_DEV("PIIX3", 0x00), /* no udma */
  376. /* 4 */ DECLARE_PIIX_DEV("PIIX4", ATA_UDMA2),
  377. /* 5 */ DECLARE_ICH_DEV("ICH0", ATA_UDMA2),
  378. /* 6 */ DECLARE_PIIX_DEV("PIIX4", ATA_UDMA2),
  379. /* 7 */ DECLARE_ICH_DEV("ICH", ATA_UDMA4),
  380. /* 8 */ DECLARE_PIIX_DEV("PIIX4", ATA_UDMA4),
  381. /* 9 */ DECLARE_PIIX_DEV("PIIX4", ATA_UDMA2),
  382. /* 10 */ DECLARE_ICH_DEV("ICH2", ATA_UDMA5),
  383. /* 11 */ DECLARE_ICH_DEV("ICH2M", ATA_UDMA5),
  384. /* 12 */ DECLARE_ICH_DEV("ICH3M", ATA_UDMA5),
  385. /* 13 */ DECLARE_ICH_DEV("ICH3", ATA_UDMA5),
  386. /* 14 */ DECLARE_ICH_DEV("ICH4", ATA_UDMA5),
  387. /* 15 */ DECLARE_ICH_DEV("ICH5", ATA_UDMA5),
  388. /* 16 */ DECLARE_ICH_DEV("C-ICH", ATA_UDMA5),
  389. /* 17 */ DECLARE_ICH_DEV("ICH4", ATA_UDMA5),
  390. /* 18 */ DECLARE_ICH_DEV("ICH5-SATA", ATA_UDMA5),
  391. /* 19 */ DECLARE_ICH_DEV("ICH5", ATA_UDMA5),
  392. /* 20 */ DECLARE_ICH_DEV("ICH6", ATA_UDMA5),
  393. /* 21 */ DECLARE_ICH_DEV("ICH7", ATA_UDMA5),
  394. /* 22 */ DECLARE_ICH_DEV("ICH4", ATA_UDMA5),
  395. /* 23 */ DECLARE_ICH_DEV("ESB2", ATA_UDMA5),
  396. /* 24 */ DECLARE_ICH_DEV("ICH8M", ATA_UDMA5),
  397. };
  398. /**
  399. * piix_init_one - called when a PIIX is found
  400. * @dev: the piix device
  401. * @id: the matching pci id
  402. *
  403. * Called when the PCI registration layer (or the IDE initialization)
  404. * finds a device matching our IDE device tables.
  405. */
  406. static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  407. {
  408. return ide_setup_pci_device(dev, &piix_pci_info[id->driver_data]);
  409. }
  410. /**
  411. * piix_check_450nx - Check for problem 450NX setup
  412. *
  413. * Check for the present of 450NX errata #19 and errata #25. If
  414. * they are found, disable use of DMA IDE
  415. */
  416. static void __devinit piix_check_450nx(void)
  417. {
  418. struct pci_dev *pdev = NULL;
  419. u16 cfg;
  420. while((pdev=pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
  421. {
  422. /* Look for 450NX PXB. Check for problem configurations
  423. A PCI quirk checks bit 6 already */
  424. pci_read_config_word(pdev, 0x41, &cfg);
  425. /* Only on the original revision: IDE DMA can hang */
  426. if (pdev->revision == 0x00)
  427. no_piix_dma = 1;
  428. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  429. else if (cfg & (1<<14) && pdev->revision < 5)
  430. no_piix_dma = 2;
  431. }
  432. if(no_piix_dma)
  433. printk(KERN_WARNING "piix: 450NX errata present, disabling IDE DMA.\n");
  434. if(no_piix_dma == 2)
  435. printk(KERN_WARNING "piix: A BIOS update may resolve this.\n");
  436. }
  437. static const struct pci_device_id piix_pci_tbl[] = {
  438. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371FB_0), 0 },
  439. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371FB_1), 1 },
  440. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371MX), 2 },
  441. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371SB_1), 3 },
  442. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371AB), 4 },
  443. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801AB_1), 5 },
  444. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82443MX_1), 6 },
  445. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801AA_1), 7 },
  446. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82372FB_1), 8 },
  447. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82451NX), 9 },
  448. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801BA_9), 10 },
  449. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801BA_8), 11 },
  450. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801CA_10), 12 },
  451. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801CA_11), 13 },
  452. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_11), 14 },
  453. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801EB_11), 15 },
  454. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801E_11), 16 },
  455. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_10), 17 },
  456. #ifdef CONFIG_BLK_DEV_IDE_SATA
  457. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801EB_1), 18 },
  458. #endif
  459. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ESB_2), 19 },
  460. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH6_19), 20 },
  461. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH7_21), 21 },
  462. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_1), 22 },
  463. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ESB2_18), 23 },
  464. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH8_6), 24 },
  465. { 0, },
  466. };
  467. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  468. static struct pci_driver driver = {
  469. .name = "PIIX_IDE",
  470. .id_table = piix_pci_tbl,
  471. .probe = piix_init_one,
  472. };
  473. static int __init piix_ide_init(void)
  474. {
  475. piix_check_450nx();
  476. return ide_pci_register_driver(&driver);
  477. }
  478. module_init(piix_ide_init);
  479. MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
  480. MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
  481. MODULE_LICENSE("GPL");